# MOS Memory Data Book 1984 Commercial and Military Specifications | | · | | |--|---|--| | | | | | | | | | | | | | | | | | | | | | | | | | | • | |----|--------------------------------------------------------| | 1 | Alphanumeric Index, Table of Contents, Selection Guide | | | | | 2 | Interchangeability Guide | | | | | 3 | Glossary/Timing Conventions/Data Sheet Structure | | | , | | 4 | Dynamic RAM and Memory Support Devices | | | , | | 5 | Dynamic RAM Modules | | | | | 6 | EPROM Devices | | | · · · · · · · · · · · · · · · · · · · | | 7 | ROM Devices | | | | | 8 | Static RAM and Memory Support Devices | | | | | 9 | Applications Information | | | | | 10 | Logic Symbols | | | | | 11 | Mechanical Data | | | | | | | | • | | |--|---|--|---|------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - 1 | | | | | | <br> | | | | | | 1 | | | | | | 1 | | | | | | | # MOS Memory Data Book 1984 Commercial and Military Specifications Texas Instruments #### IMPORTANT NOTICE Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. Texas Instruments assumes no responsibility for infringement of patents or rights of others based on Texas Instruments applications assistance or product specifications, since TI does not possess full access to data concerning the use or applications of customer's products. TI also assumes no responsibility for customer product designs. Copyright © 1984 by Texas Instruments Incorporated | Interchangeability Guide | 2 | |--------------------------------------------------|---| | Interchangeability Guide | 2 | | | | | Glossary/Timing Conventions/Data Sheet Structure | 3 | | Dynamic RAM and Memory Support Devices | 4 | | Dynamic RAM Modules | 5 | | EPROM Devices | 6 | | ROM Devices | 7 | | Static RAM and Memory Support Devices | 8 | | Applications Information | 9 | | Logic Symbols 1 | 0 | # ALPHANUMERIC INDEX TO DATA SHEETS | | Page | | Page | |-----------|------------------|----------|-------| | SMJ2516 | 6-1 | TMS2764, | 6-53 | | SMJ2532 | 6-11 | TMS4016 | 8-13 | | SMJ2564 | 6-21 | TMS4044 | 8-19 | | SMJ2708 | <del>6</del> -31 | TMS40L44 | 8-19 | | SMJ27L08 | 6-31 | TMS4116 | 4-1 | | SMJ4164 | 4-39 | TMS4161 | 4-15 | | SMJ4416 | 4-85 | TM\$4164 | 4-39 | | SMJ5517 | 8-25 | TMS4256 | 4-63 | | TM4164EC4 | 5-1 | TMS4257 | 4-63 | | TM4164EL9 | 5-5 | TMS4416 | 4-85 | | TM4164FL8 | 5- <del>9</del> | TMS4464 | 4-107 | | TMS2114 | 8-1 | TMS4500A | 4-125 | | TMS2114L | 8-1 | TMS4664 | 7-1 | | TMS2150 | 8-7 | TMS4732 | 7-7 | | TM\$2516 | 6-1 | TMS4764 | 7-13 | | TMS2532 | 6-11 | TMS4964 | 7-19 | | TMS2564 | 6-21 | TMS27128 | 6-61 | | TM\$2708 | 6-31 | TMS47128 | 7-27 | | TM\$27L08 | 6-31 | TMS47256 | 7-37 | | TMCC7GGA | 6-47 | | | # TABLE OF CONTENTS | ALPHANUMERIC IN | IDEX, TABLE | OF CONTENTS | , SELEC | TION GUI | DE | | | |-----------------|----------------|------------------|-------------|-------------|----------|-----------------------|-----------| | Alphanumeric I | Index to Data | Sheets | | | | <i></i> | 1-1 | | Table of Conte | nts | | . <b></b> | | | | 1-3 | | RAMs, ROMs, | EPROMs Sele | ction Guide | . <b></b> | | | . <b>.</b> | 1-5 | | INTERCHANGEABIL | ITY GUIDE | | | | | | | | Part I - Alt | ernate Vendor | Part Numberin | ıg (Exam | ptes) | | . <b></b> | 2-1 | | | | | _ | - | | | | | Dynamic F | RAMs | | <i></i> . | | | | 2-8 | | Static RAI | Ms <i></i> | | | | | . <i></i> | 2-9 | | EPROMs | | | | | | | 2-10 | | GLOSSARY/TIMING | CONVENTIO | NS/DATA SHE | ET STRU | CTURE | | | | | Part I - Ger | neral Concepts | and Types of | Memoria | as | | . <i></i> | 3-1 | | Part II — Ope | erating Condit | ions and Chara | cteristics | s (Includin | g Letter | Symbols) | 3-3 | | Part III - Tin | ning Diagrams | Conventions | | | | <i></i> | 3-8 | | Part IV - Bas | sic Data Sheet | Structure | . <b></b> . | | | <b></b> | 3-8 | | DYNAMIC RAM and | d MEMORY SI | JPPORT DEVIC | ES | | | | | | ↑ TMS4116 | 16.384-bit | (16K × 1) | | | | | 4-1 | | TMS4161 | 65,536-bit | • • • • | /lemory | | | <i>.</i> | 4-15 | | SMJ4164 | 65,536-bit | (64K × 1) | • | | | <b></b> | | | TMS4164 | 65.536-bit | (64K×1) | | | | | | | TMS4256 | 262,144-bit | (256K × 1) | | | | | | | TMS4257 | 262,144-bit | (256K × 1) | | | | . <b>.</b> | 4-63 | | SMJ4416 | 65,536-bit | (16K×4) | | | | <b></b> | 4-85 | | TMS4416 | 65,536-bit | (16K×4) | | | | <i></i> . | 4-85 | | TMS4464 | 262,144-bit | $(64K \times 4)$ | | <b></b> . | | | 4-107 | | TMS4500A | Dynamic RA | M Controller . | · | | | <b></b> | , . 4-125 | | DYNAMIC RAM MO | DOULES | | | • | | | | | TM4164EC4 | 262,144-bit | (64K×4) | | | | <i></i> | 5-1 | | TM4164EL9 | 589,824-bit | | | | | | | | TM4164FL8 | 524,288-bit | (64K×8) | | | | | 5-9 | | EPROM DEVICES | | | | | | | | | SMJ2516 | 5 V | 16,384-bit | (2K × 8) | | | | 6-1 | | TMS2516 | 5 V | 16.384-bit | (2K × 8) | | | | - | | SMJ2532 | 5 V | 32,768-bit | (4K×8) | | | , <b></b> , , <b></b> | | | TMS2532 | 5 V | 32,768-bit | (4K×8) | | | , <b></b> | 6-11 | | SMJ2564 | 5 V | 65,536-bit | (8K×8) | | | . <b></b> | 6-21 | | TMS2564 | 5 V | 65,536-bit | (8K×8) | | | | 6-21 | | SMJ2708 | 3-Supply | 8,192-bit | (1K×8) | | | | 6-31 | | TMS2708 | 3-Supply | 8,192-bit | (1K×8) | | | . <b></b> | | | SMJ27L08 | 3-Supply | 8,192-bit | (1K×8) | | | | 6-31 | | TMS27L08 | 3-Supply | 8,192-bit | (1K×8) | | | <b></b> | 6-31 | | TMS2716 | 3-Supply | 16,384-bit | (2K×8) | | | | 6-41 | # TABLE OF CONTENTS (Concluded) | | IMS2/32A | 5 V | 32,/68-0IT | (4K×8) | 6-47 | |------|------------------|-------------|----------------|-----------------------------------------|------| | • | TMS2764 | 5 V | 65,536-bit | (8K×8) | 6-53 | | • | TMS27128 | 5 V | 131,072-bit | (16K×8) | 6-61 | | ROM | DEVICES | | | | | | • | TM\$4664 | 5 V | 65,536-bit | (8K×8), | -7-1 | | | TMS4732 | 5 V | 32,768-bit | (4K×8) | 7-7 | | | TM\$4764 | 5 V | 65,536-bit | (8K×8) | 7-13 | | | TMS4964 | 5 V | 65,536-bit | (8K×8) | 7-19 | | | TMS47128 | 5 V | 131,072-bit | (16K×8) | 7-27 | | | TMS47256 | 5 V | 262,144-bit | (32K×8) | 7-37 | | STAT | TIC RAM and M | MEMORY SU | PPORT DEVICE | <b>ES</b> | | | | TMS2114 | 4,096-bit | (1K×4) | ******************************* | 8-1 | | | TMS2114L | 4,096-bit | (1K×4) | | 8-1 | | | TMS2150 | | ress Comparat | | 8-7 | | | TMS4016 | 16,384-bit | - | | 8-13 | | | TMS4044 | 4,096-bit | | | 8-19 | | | TMS40L44 | 4,096-bit | (4K×1) | | 8-19 | | ; | SMJ5517 | 16,384-bit | (2K × 8) | | 8-25 | | APPL | ICATIONS INFO | DRMATION | | | | | | | | Analysis Syst | em Design Considerations | 9-1 | | | | | | | 9-3 | | | • | | | rotection | 9-7 | | | | | • | | 9-11 | | | | | | ν | 9-16 | | | TTL Drivers for | | | | 9-25 | | | TMS4416/7220 | O Graphics | | | 9-31 | | | | | | *************************************** | 9-39 | | | TMS4500A AL | | | | 9-45 | | | TMS4500A DR | AM Control | ler Configured | for the TMS99000 Series | 0.54 | | | | • | | | 9-51 | | | | | | | 9-63 | | | TMS4500A/MC | | | | 9-69 | | | | | | ns and the TMS2150 | 9-85 | | | High Density Re | OMs In Con | sumer Game S | ystems | 9-93 | | | C SYMBOLS | | | | | | | Explanation of I | New Logic S | Symbols for Mo | emories | 10-1 | | MEC | HANICAL DATA | ٩ | | | 11-1 | | | | BITS PER WORD | | |------------|--------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------| | WORDS | <del></del> 1 | BITS PER WORD | T 8 | | 1K | · | (4K)<br>SRAMs<br>TMS2114<br>TMS2114L | (8K) EPROMs TM92708 TM927L08 SMJ2708 SMJ27L08 | | 2K | | | (16K) SRAMs EPROMs TMS4016 TMS2516 SMJ5517 SMJ2516 TMS2716 | | <b>4</b> K | (4KI<br><u>Sram3</u><br>Tms4044<br>Tms40l44 | | (32K) ROMs EPROMs TMS4732 TMS2532 SMJ2532 TMS2732A | | 8K | | | (64K) ROMs EPROMs TMS4664 TMS2564 TMS4764 SMJ2564 TMS4964 TMS2764 | | 16K | (16K)<br><u>DRAMs</u><br>TMS4116 | (64K)<br><u>Drams</u><br>Tms4416<br>SmJ4416 | (128K) ROMs EPROMs TMS47128 TMS27128 | | 32K | | | (256K)<br><u>ROMs</u><br>TMS47256 | | 64K | (64K) <u>DRAMs</u> - TMS4161 - TMS4164 - SMJ4164 | 256K <br> <u>DRAMs</u><br> TMS4464 | | | 256X | (256X)<br>DRAMa<br>TMS4256<br>TMS4257 | | - | (Numbers in parenthesis indicate overall complexity.) | <u></u> | | |--------------------------------------------------------|----------| | Alphanumeric Index, Table of Contents, Selection Guide | 1 | | Interchangeability Guide | 2 | | Glossary/Timing Conventions/Data Sheet Structure | 3 | | Glossary/ Timing Conventions/Data Sheet Structure | <u> </u> | | Dynamic RAM and Memory Support Devices | 4 | | Dynamic RAM Modules | 5 | | EPROM Devices | 6 | | ROM Devices | 7 | | Static RAM and Memory Support Devices | 8 | | Applications Information | 9 | | Logic Symbols | 10 | | Mechanical Data | - 11 | # PART 1 - ALTERNATE VENDOR PART NUMBERING (EXAMPLES) #### **TEXAS INSTRUMENTS (TI)** #### EXAMPLE: <sup>&</sup>lt;sup>7</sup> Inclusion of an "L" in the product identification indicates the device operates at low power. # ADVANCED MICRO DEVICES (AMD) #### AMERICAN MICROSYSTEMS, INC. (AMI) # **ELECTRONIC ARRAYS, INC. (EA)** # EMM/SEMI Max Access A Slow B Fast # **FAIRCHILD** <sup>&</sup>lt;sup>†</sup> May be omitted, <sup>\*</sup> Inclusion of an "L" indicates low power version. # **FUJITSU** MB Fujitsu MBM Industry Standard Prefix - 10 100 ns -12 120 ns -15 150 ns # HITACHI # **INMOS** INTEL # INTERSIL/AMS # MOSTEK <sup>\$ 550</sup> ns for SRAMs and ROMs <sup>†</sup> DRAMs #### MOTOROLA <sup>†</sup> Inclusion of an "L" Indicates law power version. # NATIONAL SEMICONDUCTOR # **OKI SEMICONDUCTOR (OKI)** # NIPPON ELECTRIC CORPORATION (NEC) # SIGNETICS # SYNERTEK <sup>&</sup>quot;Inclusion of an alpha character indicates a device modification. # **TOSHIBA** # VLSI TECHNOLOGY 2 # PART II - SECOND SOURCES\* \*Based on available published data. (Official second sourcing agreements not necessarily implied.) All devices listed operate over the $0\,^{\rm o}{\rm C}$ to $70\,^{\rm o}{\rm C}$ temperature range. # DYNAMIC RAMS | ORGANIZATION | MAN ADDRES | <u> </u> | VENDOR | DADT HUMADED | |--------------|---------------------|--------------------|--------------------|----------------------| | UNGANIZATION | MAX ACCESS | TI | SECOND SOURCES | PART NUMBER | | 16K×1 | Max Access = 250 ns | | | TMS4116 | | (3 Supply) | | [ | AMD | Am9016 | | | | | Fairchild | F4116 | | \ \ | | \ \ \ \ | Fujitsu | MB8116 | | | | | Hitachi | HM4716A | | | | | Intersil | M4116 | | | | | IΠ | ITT4116 | | | | | Mitsubishi | M5K4116 | | | | | Mostek | MK4116 | | | | | Motorola | MCM4116B | | | | | National | MM5290 | | | | | NEC | μPD416 | | | | | Toshiba | TMM416 | | 64K×1 | Max Access = 200 ns | TI | | TMS4164 <sup>†</sup> | | (5 V) | | - - | Fairchild | F4164 | | | | | Fujitsu | MB8264A | | _ | | | Hitachi | HM4864 | | · | | | INMOS | IMS2600 <sup>†</sup> | | , | | | Intel | 2164 | | | | - - | Micron Tech. | MT4264† | | ! | | | Mitsubishi | M5K4164 | | İ | | | Mostek | MK4564 | | | | | Motorola | MCM6665 | | | | i | National | NMC4164 <sup>†</sup> | | ľ | | ] [ | NEC | μPD4164 | | | | | окі | MSM3764 | | | | | Toshiba | TMM4164 | | 16K × 4 | Max Access = 200 ns | <del>- 11-</del> | | TMS4416 | | (5 V) | | | Fujitsu | MB81416 | | | | 1 | Hitachi | HM48416AP | | | | | INMOS | IMS2620 | | 256K × 1 | Max Access = 200 ns | | | TMS4256/TMS4257 | | (5 V) | | ' | Fujitsu | MB81257/MB81256 | | ,= ., | | ļ | Hitachi | HM50257 | | <b>\</b> | | <b>\</b> | Mitsubishi | MSM4256 | | | | | Motorola | MCM6256 | | 1 | | | NEC | μPD41256/μPD41257 | | | | | OKI | MSM37256 | | | | 1 | Toshiba | TMM41256 | | Ţ | | \ | Western Electric | WCM41256 | | | | | 11 Cartain Cloonin | 77011177200 | <sup>&</sup>lt;sup>1</sup>These devices have a 256 cycle, 4 me refresh scheme. All others refresh in 2 ms. # STATIC RAMS | ODG ANIFIATION | MAN ACCION | | VENDOR | DAGT NUMBER | |----------------|---------------------|-----|----------------|------------------| | ORGANIZATION | MAX ACCESS | m | SECOND SOURCES | PART NUMBER | | 4K×1 | Max Access = 450 ns | TI | 1 | TMS4044/TMS40L44 | | (5 V) | | | AMD | Am4044 | | | | | Interșil | IM7141/IM7141L | | | | | Intel | 2141/2141L | | | | | National SC | MM2141 | | | | | Mitsubishi | M5T4044 | | | | | Mostek | MK4104 | | | | - 1 | NEC | μPD4104 | | | | | Synertek | SY2141/SY2141L | | 1K×4 | Max Access = 450 ns | TI | - | TMS2114/TMS2114L | | (5 V) | | | , AMD | Am9114E/91L14E | | | | 1 | EA | EA2114L | | | | | EMM/SEMI | 2114 | | | | 1 | Fairchild | 2114 | | | | 1 | Hitachi | HM472114A | | | | | Intel | 2114A/2114AL | | | | | Mitsubishi | M5L2114L | | | | J | Motorola | MCM2114/MCM21L14 | | | | | National SC | MM2114/MM21L14 | | | | | NEC | μPD2114/μPD2114L | | | | | OKI | MSM2114/MSM2114L | | | | | Synertek | SY2114/SY2114A | | 2K × 8 | Max Access = 250 ns | TI | 1 | TMS4016 | | (5 V) | | | Fairchild | F3528 | | | | ĺ | Fujitsu | MB8128 | | | | | Mitsubishi | M58725 | | | | ĺ | Mostek | MK4802 | | | | | ОКІ | MSM2128 | | | | | Toshiba | TMM2016 | **EPROMS** INTERCHANGEABILITY GUIDE #### VENDOR **ORGANIZATION** MAX ACCESS PART NUMBER ΤI SECOND SOURCES 1K × 8 Max Access = 450 ns Τī TMS2708/TMS27L08 (3 Supply) AMD 2708 Fairchild F2708 Fujitsu MB8518 Intel 2708/2708L Motorola MCM2708 National SC MM2708 OKI MSM2708 2K × 8 Max Access = 450 ns ΤI TMS2716 (3 Supply) Motorola TMS2716/TMS27A16 2K × 8 Max Access = 450 ns TI TMS2516 (5 V) AMD 2716 Fujitsu MBM2716 Hitachi HN482716 Intel 2716 Mitsubishi M5L2716 Mostek MK2716 Motorola MCM2716/MCM27L16 Netional MM2716 NEC µPD2716 OKI MSM2716 Toshiba TMM323 4K × 8 Max Access = 450 ns π TMS2532 (5 V) Hitachi HN62532 Motorola MCM2532/MCM25L32 National MM2532 4K x 8 Max Access = 450 ns ŤΙ TMS2732A (5 V) AMD Am2732 Fairchild F2732 Fuiitsu MBM2732A Hitechi HN462732 Intel 2732A Mitsubishi M5L2732 NEC μPD2732 ÓΚΙ MSM2732 Toshiba TMM2732 8K × 8 Max Access = 450 ns ΤŁ TMS2564 (5 V) MCM68764 Motorola 8K × 8 Max Access = 450 ns TI TMS2764 (5 V) AMD Am2764 Fairchild 2764 Fujitsu MBM2764 Hitachi HN482764 Inte! 2764 Mitsubishi M5L2764 OKI MSM2764A 16K × 8 Max Access = 250 ns ŤΙ TMS27128 (5 V) Fujitsu MBM27128 Intel 27128 | Selection Guide 1 | Alphanumeric Index, Table of Contents, | 1 | |--------------------|----------------------------------------|-----| | - Colection Guide | Applications index, rable of contents, | | | ngeability Guide 2 | Interchar | 2 | | Sheet Structure 3 | Glossary/Timing Conventions/Data 9 | 3 | | | | | | Support Devices 4 | Dynamic RAM and Memory S | 4 | | c RAM Modules 5 | Dynamic | 5 | | | | | | EPROM Devices 6 | | 6 | | ROM Devices 7 | | 7 | | Support Devices 8 | Static RAM and Memory S | 8 | | ons Information 9 | Application | 9 . | | Logic Symbols 10 | | 10 | | Machanical Data 11 | | | #### PART I - GENERAL CONCEPTS AND TYPES OF MEMORIES - Address Any given memory location in which data can be stored or from which it can be retrieved. - Automatic Chip-Select/Power Down (see Chip Enable Input) - Bit = Contraction of Binary dig(T, i.e., a 1 or a 0; in electrical terms the value of a bit may be represented by the presence orabsence of charge, voltage, or current. - Byte A word of 8 bits (see word) - Chip Enable Input A control input to an integrated circuit that when active permits operation of the integrated circuit for input, internal transfer, manipulation, refreshing, and/or output of data and when inactive causes the integrated circuit to be in a reduced power standby mode. - Chip Select Input Chip select inputs are gating inputs that control the input to and output from the memory. They may be of two kinds: - 1. Synchronous - Clocked/latched with the memory clock. Affects the inputs and outputs for the duration of that memory cycle. - 2. Asynchronous - Has direct asynchronous control of inputs and outputs. In the read mode, an asynchronous chip select functions like an output enable. - Column Address Strobe (CAS) A clock used in dynamic RAMs to control the input of column addresses. It can be active high (CAS) or active low (CAS). - Data Any information stored or retrieved from a memory device. - Dynamic (Read/Write) Memory (DRAM) -- A read/write memory in which the cells require the repetitive application of control signals in order to retain the stored data. - NOTES: 1 The words "read/write" may be omitted from the term when no misunderstanding will result. - Such repetitive application of the control signals is normally called a refresh operation, - 3. A dynamic memory may use static addressing or sensing circuits. - This definition applies whather the control signals are generated inside or outside the integrated cir- - Electrically Alterable Read-Only Memory (EAROM) A nonvolatile memory that can be field-programmed like a PROM or EPROM, but that can be electrically erased by a combination of electrical signals at its inputs. - Erasable and Programmable Read-Only Memory (EPROM)/Reprogrammable Read-Only Memory A field-programmable read-only memory that can have the data content of each memory cell altered more than once. - Erase Typically associated with EPROMs and EAROMs. The procedure whereby programmed data is removed and the device returns to its unprogrammed state. - Field-Programmable Read-Only Memory. A read-only memory that after being manufactured, can have the data content of each memory cell altered. - Fixed Memory A common term for ROMs, EPROMs, EAROMs, etc., containing data that is not normally changed. A more precise term for EPROMs and EAROMs is nonvolatile since their data may be easily changed. - Fully Static RAM In a fully static RAM, the periphery as well as the memory array is fully static. The periphery is thus always active and ready to respond to input changes without the need for clocks. There is no precharge required for static periphery. - K When used in the context of specifying a given number of bits of information, $1K = 2^{10} = 1024$ bits. Thus, $64K = 64 \times 1024 = 65.536$ bits. - Large-Scale Integration (LSI) The description of any IC technology that enables condensing more than 100 pates onto a single chip. - Mask-Programmed Read-Only Memory A read-only memory in which the data content of each cell is determined during manufacture by the use of a mask, the data content thereafter being unalterable. - Memory A medium capable of storage of information from which the information can be retrieved. - Memory Cell The smallest subdivision of a memory into which a unit of data has been or can be entered, in which it is or can be stored, and from which it can be retrieved. - Metal-Oxide Semiconductor (MOS) The technology involving photolithographic layering of metal and oxide to produce a semiconductor device. - NMOS A type of MOS technology in which the basic conduction mechanism is governed by electrons. (Short for N-channel MOS) - Nonvolatile Memory -- A memory in which the data content is maintained whether the power supply is connected or not, - Output Enable A control input that, when true, permits data to appear at the memory output, and when false, causes the output to assume a high-impedance state. (See also chip select) - PMOS A type of MOS technology in which the basic conduction mechanism is governed by holes. (Short for P-channel MOS) - Parallel Access A feature of a memory by which all the bits of a byte or word are entered simultaneously at several inputs or retrieved simultaneously from several outputs. - Power Dawn A mode of a memory device during which the device is operating in a low-power or standby mode. Normally read or write operations of the memory are not possible under this condition. - Program Typically associated with EPROM memories, the procedure whereby logical O's (or 1's) are stored into various desired locations in a previously erased device. - Program Enable An input signal that when true, puts a programmable memory device into the program mode. - Programmable Read-Only Memory (PROM) A memory that permits access to any of its address locations in any desired sequence with similar access time to each location. - NOTE: The term as commonly used denotes a read/write memory. - Read A memory operation whereby data is output from a desired address location. - Read-Only Memory (ROM) A memory in which the contents are not intended to be altered during normal operation. - NOTE: Unless otherwise qualified, the term "read-only memory" implies that the content is determined by its structure and is unalterable. - Read/Write Memory A memory in which each cell may be selected by applying appropriate electrical input signals and the stored data may be either (a) sensed at appropriate output terminals, or (b) changed in response to other similar electrical input signals. - Row Address Strobe (RAS) A clock used in dynamic RAMs to control the input of the row addressed. It can be active high (RAS) or active low (RAS). - Scaled-MOS (SMOS) MOS technology under which the device is scaled down in size in three dimensions and in operating voltages allowing improved performance. - Semi-Static (Quasi-Static, Pseudo-Static) RAM In a semi-static RAM, the periphery is clock-activated (i.e., dynamic). Thus the periphery is inactive until clocked, and only one memory cycle is permitted per clock. The peripheral circuitry must be allowed to reset after each active memory cycle for a minimum precharge time. No refresh is required. - Serial Access A feature of a memory by which all the bits are entered sequentially at a single input or retrieved sequentially form a single output. - Static RAM (SRAM) A read/write random-access device within which information is stored as latched voltage levels. The memory cell is a static latch that retains data as long as power is applied to the memory array. No refresh is required. The type of periphery circuitry sub-categorizes static RAMs. Very-Large-Scale Integration (VLSI) — The description of any IC technology that is much more complex than large-scale integration (LSI), and involves a much higher equivalent gate count. At this time an exact definition including a minimum gate count has not been standardized by JEDEC or the IEEE. Volatile Memory - A memory in which the data content is lost when power supplied is disconnected. Word - A series of one or more bits that occupy a given address location and that can be stored and retrieved in parallel. Write - A memory operation whereby data is written into a desired address location. Write Enable — A control signal that when true causes the memory to assume the write mode, and when false causes it to assume the read mode. #### PART II - OPERATING CONDITIONS AND CHARACTERISTICS (INCLUDING LETTER SYMBOLS) #### Capacitance The inherent capacitance on every pin, which can vary with various inputs and outputs. #### Example symbology: Ci(D) C<sub>i</sub> Input capacitance Co Output capacitance Input capacitance, data input #### Current #### High-level input current, I<sub>IH</sub> The current into an input when a high-level voltage is applied to that input. #### High-level output current, IOH The current into\* an output with input conditions applied that according to the product specification will establish a high level at the output. #### Low-level input current, I<sub>[L]</sub> The current into an input when a low-level voltage is applied to that input. #### Low-level output current, IOL The current into\* an output with input conditions applied that according to the product specification will establish a low level at the output. #### Off-state (high-impedance-state) output current (of a three-state output), Inz. The current into\* an output having three-state capability with input conditions applied that according to the product specification will establish the high-impedance state at the output. #### Short-circuit output current, los The current into \* an output when the output is short-circuited to ground (or other specified potential) with input conditions applied to establish the output logic level farthest from ground potential (or other specified potential). #### Supply current IBB, ICC, IDD, IPP The current into, respectively, the VBB, VCC, VDD, Vpp supply terminals. #### Operating Free-Air Temperature The temperature (TA) range over which the device will operate and meet the specified electrical characteristics. #### Operating Case Temperature The case temperature (Tc) range over which the device will operate and meet the specified electrical characteristics. Current out of a terminal is given as a negative value. #### Voltage #### High-level input voltage, VIH An input voltage within the more positive (less negative) of the two ranges of values used to represent the binary variables. NOTE: A minimum is specified that is the least positive value of high-level input voltage for which operation of the logic element within specification limits is guaranteed. #### High-level output voltage, VOH The voltage at an output terminal with input conditions applied that according to the product specification will establish a high level at the output. #### Low-level input voltage, Vit. An input voltage level within the less positive (more negative) of the two ranges of values used to represent the binary variables. NOTE: A maximum is specified that is the most positive value of low-level input voltage for which operation of the logic element within specification limits is guaranteed. #### Low-level output voltage, Vol. The voltage at an output terminal with input conditions applied that according to the product specification will establish a low level at the output. #### Supply Voltages, VBB, VCC, VDD, Vpp The voltages supplied to the corresponding voltage pins that are required for the device to function. From one to four of these supplies may be necessary, along with ground, VSS. #### Time Intervals New or revised data sheets in this book use letter symbols in accordance with standards recently adopted by JEDEC, the IEEE, and the IEC. Two basic forms are used. The first form is usually used in this book when intervals can easily be classified as access, cycle, disable, enable, hold, refresh, setup, transition, or valid times and for pulse durations. The second form can be used generally but in this book is used primarily for time intervals not easily classifiable. The second (unclassified) form will be described first. Since some manufacturers use this form for all time intervals, symbols in the unclassified form are given with the examples for most of the classified time intervals. #### Unclassified time intervals Generalized letter symbols can be used to identify almost any time interval without classifying it using traditional or contrived definitions. Symbols for unclassified time intervals identify two signal events listed in from to sequence using the format: #### tAB-CD Subscripts A and C indicate the names of the signals for which changes of state or level or establishment of state or level constitute signal events assumed to occur first and last, respectively, that is, at the beginning and end of the time interval. Every effort is made to keep the A and C subscript length down to one letter, if possible (e.g., R for RAS and C for CAS of TMS 4116). Subscripts B and D indicate the direction of the transitions and/or the final states or levels of the signals represented by A and C, respectively. One or two of the following is used: H = high or transition to high L = low or transition to low V = a valid steady-state level X = unknown, changing, or "don't care" level Z = high-impedance (off) state The hyphen between the B and C subscripts is omitted when no confusion is likely to occur, For examples of symbols of this type, see TMS 4116 (e.g., tpLCL). #### Classified time Intervals (general comments, specific times follow) Because of the information contained in the definitions, frequently the identification of one or both of the two signal events that begin and end the intervals can be significantly shortened compared to the unclassified forms. For example, it is not necessary to indicate in the symbol that an access time ends with valid data at the output. However, if both signals are named (e.g., in a hold time), the from-to sequence is maintained. #### Access time The time interval between the application of a specific input pulse and the availability of valid signals at an output. # Example symbology: | Classified | Unclassified | Description | |------------------------|----------------|-------------------------------------------------------------| | ta(A)<br>ta(S), ta(CS) | tAVQV<br>tSLQV | Access time from address Access time from chip select (low) | #### Cycle time The time interval between the start and end of a cycle. NOTE: The cycle time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval that must be allowed for the digital circuit to perform a specified function (e.g., read, write, etc.) correctly. #### Example symbology: | Classified | Unclassified | Description | |---------------------------------------|----------------------|------------------| | <sup>t</sup> c(R), <sup>t</sup> c(rd) | <sup>‡</sup> AVAV(R) | Read cycle time | | <sup>t</sup> c(W) | <sup>‡</sup> AVAV(W) | Write cycle time | NOTE: R is usually used as the abbreviation for "read"; however, in the case of dynamic memories, "rd" is used to permit R to stand for RAS. #### Disable time (of a three-state output) The time interval between the specified reference points on the input and output voltage waveforms, with the threestate output changing from either of the defined active levels (high or low) to a high-impedance (off) state. #### Example symbology: | Classified | Unclassified | Osscription | |---------------------|--------------|----------------------------------------------| | <sup>t</sup> dis(S) | †SHQZ | Output disable time after chip select (high) | | †dis(W) | tWLQZ | Output disable time after write enable (low) | These symbols superseds the older forms towz or toxz. #### Enable time (of a three-state output) The time interval between the specified reference points on the input and output voltage waveforms, with the three-state output changing from a high-impedence (off) state to either of the defined active levels (high or law). NOTE: For memories these intervals are often classified as access times. #### Example symbology: | Classified | Unclassified | Description | |---------------------|--------------|------------------------------------------| | <sup>t</sup> en(SL) | †SLQV | Output enable time after chip select low | These symbols supercede the older form tpzv. #### Hold time The time interval during which a signal is retained at a specified input terminal after an active transition occurs at another specified input terminal. NOTES: - The hold time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed. - The hold time may have a negative value in which case the minimum limit defines the longest interval (between the release of the signal and the active transition) for which correct operation of the digital circuit is quaranteed. #### Example symbology: | Classified | Unclassified | Description | |------------|--------------|----------------------------------------------------| | th(D) | tWHDX | Data hold time (after write high) | | th(RHrd) | trhwh | Read (write enable high) hold time after RAS high) | | th(CHrd) | †CHWH | Read (write enable high) hold time after CAS high) | | th(CLCA) | ¹CL-CAX | Column address hold time after CAS low | | th(RLCA) | tRL-CAX | Column address hold time after RAS low | | th(RA) | trl-RAX | Row address hold time (after RAS low) | These last three symbols supersede the older forms: | OLD FORM | |----------| | th(ACL) | | th(ARL) | | th(AR) | | | NOTE: The from-to sequence in the order of subscripts in the unclassified form is maintained in the classified form. In the case of hold times, this causes the order to seem reversed from what would be suggested by the terms. #### Pulse duration (width) The time interval between specified reference points on the leading and trailing edges of the pulse waveform. #### Example symnbology: | Classified | Unclassified | Description | |---------------------|-------------------|-------------------------| | t <sub>W</sub> (W) | <sup>†</sup> WLWH | Write pulse duration | | t <sub>W</sub> (RL) | <sup>†</sup> RLRH | Pulse duration, RAS low | #### Refresh time interval The time interval between the beginnings of successive signals that are intended to restore the level in a dynamic memory cell to its original level. NOTE: The refresh time interval is the actual time interval between two refresh operations and is determined by the system in which the digital circuit operates. A maximum value is specified that is the longest interval for which correct operation of the digital circuit is guaranteed. #### Example symbology: | Classified | Unclassified | Description | |------------|--------------|-----------------------| | tef | | Refresh time interval | #### Setup time The time interval between the application of a signal at a specified input terminal and a subsequent active transition at another specified input terminal. NOTES: - The setup time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed. - The setup time may have a negative value in which case the minimum limit defines the longest interval (between the active transition and the application of the other signal) for which correct operation of the digital circuit is guaranteed. #### Example symbology: | Classif | fied Unclassified | Description | |----------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------| | t <sub>su(D)</sub><br>t <sub>su(CA</sub><br>t <sub>su(RA</sub> | tCAV-CL | Data setup time (before write high) Column address setup time (before CAS low) Row address setup time (before RAS low) | #### Transition times (also called rise and fall times) The time interval between two reference points (10% and 90% unless otherwise specified) on the same waveform that is changing from the defined low level to the defined high level (rise time) or from the defined high level to the defined low level (fall time). #### Example symbology: | Classified | Unclassified | Description | |--------------------------------|-------------------------|------------------------------------------------------------------------------------------| | †t<br>†t(CH)<br>†r(C)<br>†f(C) | tCHCH<br>tCHCH<br>tCLCL | Transition time (general) Low-to-high transition time of CAS CAS rise time CAS fall time | #### Valid time (a) General The time interval during which a signal is (or should be) valid. (b) Outout data-valid time The time interval in which output data contines to be valid following a change of input conditions that could cause the output data to change at the end of the interval. #### Example symbology: | Classified | Unclassified | Description | |------------|-------------------|-------------------------------------------------| | $t_{V(A)}$ | XDXA <sup>†</sup> | Output data valid time after change of address. | This supersedes the older form tpvx. #### PART III - TIMING DIAGRAMS CONVENTIONS | | MEANING | | | | |--------------------------|-------------------------------|------------------------------------------------------------------------------|--|--| | TIMING DIAGRAM<br>SYMBOL | INPUT FORCING FUNCTIONS | OUTPUT<br>RESPONSE FUNCTIONS | | | | | Must be steady high or low | Will be steady high or low | | | | | High-to-low changes permitted | Will be changing from high<br>to low some time during<br>designated interval | | | | | Low-to-high changes permitted | Will be changing from low to high sometime during designated interval | | | | XXXXXXXX | Don't Care | State unknown or changing | | | | <b>&gt;&gt;&gt;</b> | (Does not apply) | Centerline represents high-<br>impedance (off) state. | | | #### PART IV - BASIC DATA SHEET STRUCTURE The front page of the data sheet begins with a list of key *features* such as organization, interface, compatibility, operation (static or dynamic), access and cycle times, technology (N or P channel, silicon or metal oxide gate), and power. In addition, the top view of the device is shown with the *pinout* provided. Next a general *description* of the device, system interface considerations, and elaboration on other device chracteristics are presented. The next section is an explanation of the device's *operation* which includes the function of each pin (i.e., the relationship between each input (output) and a given type of memory). The functions basically involve starting, achieving, and ending a given type of memory cycle (e.g., programming or erasing EPROMs, or reading a memory location). Augmenting the descriptive text there appears a *logic symbol* prepared in accordance with forthcoming IEEE and IEC standards and explained in the section of this book following this one. Following the symbol is usually a *functional black diagram*, a flow chart of the basic internal structure of the device showing the signal paths for data, addresses, and control signals, as well as the internal architecture. Usually the next few pages contain the absolute maximum ratings (e.g., voltage supplies, input voltage, and temperature) applicable over the *operating free-air temperature range*. If the device is used outside of these values, it may be permanently destroyed or at least it would not function as intended. Next, typically, are the *recommended operating conditions* (e.g., supply voltages, input voltages, and operating temperature). The memory device is guaranteed to work reliably and to meet all data sheet parameters when operated in accord with the recommended operating conditions and within the specified timing. If the device is operated outside of these limits (minimum/maximum), the device's operation is no longer guaranteed to meet the data sheet parameters. Operation beyond the absolute maximum ratings as just described can result in catastrophic failures. The next section provides a table of electrical characteristics over full ranges of recommended operating conditions (e.g., input and output currents, output voltages, etc.). These are presented as minimum, typical, and maximum values. Typical values are representative of operation at an ambient temperature of TA = 25°C with all power supply voltages at nominal value. Next, input and output capacitances are presented. Each pin has a capacitance (whether an input, an output, or control pin). Minimum capacitances are not given, as the typical and maximum values are the most crucial. The next few tables involve the device timing characteristics. The parameters are presented as minimum, typical (or nominal), and maximum. The timing requirements over recommended supply voltage range and operating free-air temperature indicate the device control requirements such as hold times, setup times, and transition times. These values are referenced to the relative positioning of signals on the timing diagrams, which follow. The switching characteristics over recommended supply voltage range are device performance characteristics inherent to device # GLOSSARY/TIMING CONVENTIONS/DATA SHEET STRUCTURE operation once the inputs are applied. These parameters are guaranteed for the test conditions given. The interrelationship of the timing requirements to the switching characteristics is illustrated in *timing diagrams* for each type of memory cycle (e.g., read, write, program). At the end of a data sheet additional applications information may be provided such as how to use the device, graphs of electrical characteristics, or other data on electrical characteristics. | Alphanumeric Index, Table of Contents, Selection Guid | |-------------------------------------------------------| | | | Interchangeability Guid | | | | Glossary/Timing Conventions/Data Sheet Structure | | Dynamic RAM and Memory Support Devices | | Dynamic NAM and memory dupport bevices | | Dynamic RAM Modules | | | | EPROM Devices | | ROM Devices | | | | Static RAM and Memory Support Devices | | Applications Information | | Applications information | | Logic Symbols | | | | Mechanical Data | #### ATTENTION These devices contain circuits to protect the inputs and outputs against damage due to high static voltages or electrostatic fields; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. Unused inputs must always be connected to an appropriate logic voltage level, preferably either supply voltage or ground. Additional information concerning the handling of ESD sensitive devices is available from Texas Instruments in a document entitled "Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies." Please contact Texas Instruments P.O. Box 401560 Dallas, Texas 75240 to obtain this brochure. - 16,384 X 1 Organization - 10% Tolerance on All Supplies - All Inputs Including Clocks TTL-Compatible - Unlatched Three-State Fully TTL-Compatible Output - 3 Performance Ranges: | | ACCESS | ACCESS | READ | READ, | |------------|---------|---------|--------|--------------------| | | TIME | TIME | OR | MODIFY- | | | ROW | COLUMN | WRITE | WRITE <sup>†</sup> | | | ADDRESS | ADDRESS | CYCLE | CYCLE | | | (MAX) | (MAX) | (MIN) | {MIN} | | TMS4116-15 | 150 ns | 100 ns | 375 ns | 375 ns | | TMS4116-20 | 200 ns | 135 ns | 375 ns | 375 ns | | TMS4116-25 | 250 ns | 165 ns | 410 ns | 515 ns | - Page-Mode Operation for Faster Access Time - Common I/O Capability with "Early Write" Feature - Low-Power Dissipation - Operating 462 mW (Max) - Standby 20 mW (Max) - 1-T Cell Design, N-Channel Silicon-Gate Technology - 16-Pin 300-Mil (7.62 mm) Package Configuration | TMS4116<br>(T | | . NL P.<br>VIEW) | | |-----------------|---|------------------|-------------------| | V <sub>BB</sub> | ī | U18 | ] ∨ <sub>SS</sub> | | ₽□ | 2 | 15 | CAS | | ₩□ | 3 | 14 | ] a | | RAS | 4 | 13 | ] A6 | | A0 🗌 | 5 | 12 | A3 | | A2 🔲 | 6 | 11[ | ] A4 | | A1 🗀 | 7 | 10 | A5 | | VDD 🗔 | 8 | 9 | J∨cc | | | | | | | PIN NOMENCLATURE | | | | |------------------|-----------------------|--|--| | | | | | | A0-A6 | Addresses | | | | CAS | Column Address Strobe | | | | D | · Data Input | | | | a | Data Output | | | | RAS | Row Address Strobe | | | | V <sub>BB</sub> | 5-V Power Supply | | | | Vcc | F5-V Power Supply | | | | VDD | + 12-V Power Supply | | | | Vss | Ground | | | | ₩ | Write Enable | | | #### description The TMS4116 series is composed of monolithic high-speed dynamic 16,384-bit MOS random-access memories organized as 16,384 one-bit words, and employs single-transistor storage cells and N-channel silicon-gate technology. All inputs and outputs are compatible with Series 74 TTL circuits including clocks: Row Address Strobe $\overline{\text{RAS}}$ (or $\overline{\text{R}}$ ) and Column Address Strobe $\overline{\text{CAS}}$ (or $\overline{\text{C}}$ ). All address lines (A0 through A6) and data in (D) are latched on chip to simplify system design. Data out (Q) is unlatched to allow greater system flexibility. Typical power dissipation is less than 350 milliwatts active and 6 milliwatts during standby (VCC is not required during standby operation). To retain data, only 10 milliwatts average power is required which includes the power consumed to refresh the contents of the memory. The TMS4116 series is offered in a 16-pin dual-in-line plastic (NL suffix) package and is guaranteed for operation from 0°C to 70°C. Package is designed for insertion in mounting-hole rows on 300-mil (7.62 mm) centers. <sup>†</sup> The term "read-write cycle" is sometimes used as an alternative title to "read-modify-write cycle". #### operation #### address (A0 through A6) Fourteen address bits are required to decode 1 of 16,384 storage cell locations. Seven row-address bits are set up on pins A0 through A6 and latched onto the chip by the row-address strobe (RAS). Then the seven column-address bits are set up on pins A0 through A6 and latched onto the chip by the column-address trobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the column decoder and the input and output buffers. #### write enable (W) The read or write mode is selected through the write enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ , data-out will remain in the high-impedance state for the entire cycle permitting common I/O operation. #### data-in (D) Data is written during a write or read-modify write cycle. Depending on the mode of operation, the falling edge of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ strobes data into the on-chip data latch. This latch can be driven from standard TTL circuits without a pull-up resistor. In an early write cycle, $\overline{\text{W}}$ is brought low prior to $\overline{\text{CAS}}$ and the data is strobed in by $\overline{\text{CAS}}$ with setup and hold times referenced to this signal. In a delayed write or read-modify write cycle, $\overline{\text{CAS}}$ will already be low, thus the data will be strobed in by $\overline{\text{W}}$ with setup and hold times referenced to this signal. #### data-out (Q) The three-state output buffer provides direct TTL compatibility (no pull-up resistor required) with a fan-out of two Series 74 TTL loads. Data-out is the same polarity as data-in. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle, the output goes active after the enable time interval $t_{a(C)}$ that begins with the negative transition of $\overline{CAS}$ as long as $t_{a(R)}$ is satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{CAS}$ is low; $\overline{CAS}$ going high returns it to a high-impedance state. In an early write cycle, the output is always in the high-impedance state. In a delayed write or read-modify-write cycle, the output will follow the sequence for the read cycle. #### refresh A refresh operation must be performed at least every two milliseconds to retain data. Since the output buffer is in the high-impedance state unless $\overline{CAS}$ is applied, the $\overline{RAS}$ only refresh sequence avoids any output during refresh. Strobing each of the 128 row addresses (AO through A6) with $\overline{RAS}$ causes all bits in each row to be refreshed. $\overline{CAS}$ remains high (inactive) for this refresh sequence, thus conserving power. #### page-mode Page-mode operation allows effectively faster memory access by keeping the same row address and strobing successive column addresses onto the chip. Thus, the time required to setup and strobe sequential row addresses on the same page is eliminated. To extend beyond the 128 column locations on a single RAM, the row address and RAS is applied to multiple 16K RAMs; CAS is decoded to select the proper RAM. #### power-up VBB must be applied to the device either before or at the same time as the other supplies and removed last. Failure to observe this precaution will cause dissipation in excess of the absolute maximum ratings due to internal forward bias conditions. This also applies to system use, where failure of the VBB supply must immediately shut down the other supplies. After power up, eight RAS cycles must be performed to achieve proper device operation. # lagic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. #### functional block diagram #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup> | Voltage on any pin (see Note 1) | -0.5 V to 20 V | |--------------------------------------------------|----------------| | Voltage on VCC, VDD supplies with respect to VSS | 1 V to 15 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | . 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods reflect device reliability. #### recommended operating conditions | P | PARAMETER | | | MAX | UNIT | |-------------------------------------------|-----------------------------------|------|-----|------|------| | Supply voltage, VBB | | -4.5 | - 5 | -5.5 | V | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | V | | Supply voltage, V <sub>DD</sub> | <del>`</del> | 10.8 | 12 | 13.2 | V | | Supply voltage, VSS | | | ٥ | | V. | | I first beset in a section of the | All Inputs except RAS, CAS, WRITE | 2.4 | | 7 | J ,, | | High-level input voltage, V <sub>IH</sub> | RAS, CAS, WRITE | 2.7 | | 7 | l v | | Low-level input voltage, VIL (see Note 2 | | -1 | 0 | 8.0 | V | | Operating free-air temperature, TA | , | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. #### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|----------------------------|--------------------------------------------------------------------------------------------------------|-----|------------------|------------|----------| | νон | High-level output voltage | iOH = -5 mA | 2.4 | | | V | | Vol | Low-level output voltage | 10L = 4.2 mA | | | 0.4 | ٧ | | Ч | Input current (leakage) | $V_{\parallel} = 0 \text{ V to } 7 \text{ V}$ ,<br>All other pins = 0 V except $V_{BB} = -5 \text{ V}$ | | • | 10 | μΑ | | o | Output current (leakage) | V <sub>O</sub> = 0 to 5.5 V,<br>CAS high | | | ± 10 | μА | | <sup>1</sup> 881 | Average operating current | Minimum cycle time | | 50 | 200<br>4 § | μA<br>mA | | DD1 | during read or write cycle | ······· | | 27 | 35 | mA | | 882 | | After 1 memory cycle | | 10 | 100 | μA | | JCC2 | Standby current | RAS and CAS high | | | ±10 | μА | | IDD2 | | nas and das nigh | | 0.5 | 1.5 | mΑ | | IBB3 | | Minimum cycle time | | 50 | 200 | μА | | lCC3 | Average refresh current | RAS cycling. | | | ±10 | μА | | <sup>‡</sup> DD3 | | CAS high | | 20 | 27 | mA | | !BB4 | | Minimum cycle time | | 50 | 200 | μΑ | | ICC4 <sup>2</sup> | Average page-mode current | RAS low, | | | 45 | mA | | 1004 | | CAS cycling | | 20 | 27 | mA | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A}\,=\,25\,^{o}\text{C}$ and nominal supply voltages. NOTE 1: Under absolute maximum ratings, voltage values are with respect to the most-negative supply voltage, VBB (substrate), unless otherwise noted. Throughout the remainder of this data sheet, voltage values are with respect to VSS. <sup>\*</sup> VCC is applied only to the output buffer, so ICC depends on output loading. Output loading two standard TTL loads. # TMS4116 16,384-BIT DYNAMIC RANDOM-ACCESS MEMORY # capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | | PARAMETER | | MAX | UNIT | |-------------------|---------------------------------------|---|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 4 | 5 | ρF | | C <sub>i(D)</sub> | Input capacitance, data input | 4 | 5 | pF | | Citro | Input capacitance, strobe inputs | 8 | 10 | рF | | C <sub>i(W)</sub> | Input capacitance, write enable input | 8 | 10 | рF | | Co | Output capacitance | 5 | 7 | pF | # switching characteristics over recommended supply voltage range and operating free-air temperature range | | PARAMETER | TECT COMPUTIONS | ALT. | TMS41 | 16-16 | TMS41 | 116-20 | TMS4 | 116-25 | | |----------------------|---------------------------------------|------------------------------------------------------------------|------------------|-------|-------|-------|--------|------|--------|------| | | PARAMETER | TEST CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | TIMU | | <sup>t</sup> a(C) | Access time from CAS | C <sub>L</sub> = 100 pF,<br>Load = 2 Series,<br>74 TTL gates | †GAC | | 100 | _ | 135 | | 165 | ns | | t <sub>a(R)</sub> | Access time from RAS | trlcl = MAX,<br>CL = 100 pF,<br>Load = 2 Series,<br>74 TTL gates | †RAC | | 150 | | 200 | | 250 | ns | | <sup>†</sup> dis{CH} | Output disable time<br>after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series<br>74 TTL gates | <sup>t</sup> OFF | 0 | 40 | 0 | 50 | 0 | 60 | ns | <sup>&</sup>lt;sup>‡</sup> All typical values are at T<sub>A</sub> = 25°C and nominal supply voltages. # timing requirements over recommended supply voltage range and operating free-air temperature range | DADAMETEO | | ALT. | TMS4 | 1116-15 | TMS4 | 116-20 | TMS4116-25 | | | |-----------------------|----------------------------------------------------------------------------------------------|------------------|------|---------|------|--------|------------|--------|------| | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>c(P)</sub> | Page-mode cycle time | t <sub>PC</sub> | 170 | | 225 | | 275 | | ns | | tc(rd) | Read cycle time | <sup>t</sup> RC | 375 | | 375 | | 410 | | ภร | | ¹c(W) | Write cycle time | twc | 375 | | 375 | | 410 | | ns | | tc(rdW) | Read, modify-write cycle time | TRWC | 375 | | 375 | | 515 | | ПŜ | | tw(CH) | Pulse width, CAS high (precharge time) | 1CP | 60 | | 80 | | 100 | | ns | | tw(CL) | Pulse width, CAS low | t <sub>CAS</sub> | 100 | 10,000 | 135 | 10,000 | 165 | 10,000 | NS | | tw(RH) | Pulse width RAS high (precharge time) | tRP. | 100 | | 120 | | 150 | | វាន | | t <sub>W</sub> (RL) | Pulse width, RAS low | tRAS | 150 | 10,000 | 200 | 10,000 | 250 | 10,000 | ήŝ | | t <sub>W</sub> (W) | Write pulse width | 1WP | 45 | | 55 | | 75 | | ⊓\$ | | tę | Transition times (rise and fall) for RAS and CAS | ŧτ | 3 | 35 | 3 | 50 | 3 | 50 | ns | | tsu(CA) | Column address setup time | TASC | - 10 | | - 10 | | - 10 | | ПŚ | | t <sub>su(RA)</sub> | Row address setup time | TASR | 0 | | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Data setup time | tos | 0 | | 0 | | 0 | | ns | | tsu(rd) | Read command setup time | 1RCS | 0 | | 0 | | 0 | | ПS | | t <sub>su</sub> (WCH) | Write command setup time<br>before CAS high | ¹cwL | 60 | | 80 | | 100 | | กร | | t <sub>su(WRH)</sub> | Write command setup time<br>before RAS high | tawr. | 60 | • | 80 | • | 100 | | nş | | th(CLCA) | Column address hold time<br>after CAS low | <sup>t</sup> CAH | 45 | | 55 | | 75 | | פת | | th(RA) | Row address hold time | †BAH | 20 | | 25 | · | 35 | | ns | | th(RLCA) | Column address hold time<br>after RAS low | tAR | 95 | | 120 | | 160 | • | ns | | th(CLD) | Data hold time after CAS low | tDH | 45 | | 55 | | 75 | | пŝ | | th(BLD) | Data hold time after RAS low | †DHR | 95 | | 120 | | 150 | | ris | | th(WLD) | Data hold time after W low | tDH . | 45 | | 55 | | . 75 | | ns | | th(rd) | Read command hold time | <sup>t</sup> RCH | 0 | | 0 | | 0 | | ns | | th(CLW) | Write command hold time<br>after CAS low | tWCH | 45 | · | 55 | | 75 | | ns | | th(RLW) | Write command hold time<br>after RAS low | twcr | 95 | | 120 | | 160 | | រាន | | †RLCH | Delay time, RAS low to CAS high | tcsH | 150 | | 200 | | 250 | | nş | | tCHRL | Delay time, CAS high to RAS low | tCRP | - 20 | | -20 | | - 20 | | ПŚ | | CLRH | Delay time, CAS low to RAS high | tRSH | 100 | | 135 | | 165 | | ns | | tCLWL | Delay time, CAS low to W low (read, modify-write-cycle only) | t¢WD | 70 | | 95 | _ | 125 | | Π5 | | TRLCL . | Delay time, RAS low to CAS low<br>(maximum value specified only<br>to guarantee access time) | <sup>†</sup> RCD | 20 | 50 | 25 | 65 | 35 | 85 | ns | | †RLWL | Delay time, RAS low to W low (read, modify-write-cycle only) | tRWD | 120 | | 160 | | 200 | | ns. | | tWLCL | Delay time, W low to CAS low<br>(early write cycle) | twcs | -20 | | -20 | | - 20 | | пв | | <sup>t</sup> rf | Refresh time interval | tref | | 2 | l | 2 | | 2 | ms | #### read cycle timing early write cycle timing # write cycle timing <sup>&</sup>lt;sup>†</sup> The enable tima (t<sub>en</sub>) for a writa cycle is equal in duration to the access time from CAS (t<sub>alCl</sub>) in a read cycle; but the active levels at the output are invalid. # read-write/read-modify-write cycle timing TEXAS INSTRUMENTS POST OFFICE BOX 278917 \* DALLAS, TEXAS 75265 Dynamic RAM and Memory Support Devices page-mode write cycle timing TMS4116 16,384-BIT DYNAMIC RANDOM-ACCESS MEMORY # TMS4116 16,384-BIT DYNAMIC RANDOM-ACCESS MEMORY #### CYCLE RATE (& TIME) VS TEMPERATURE # t<sub>o(rd)</sub> - Cycle Time - ns 1000 500 4001 300 250 1 70 TA (MAX) 60 1 2 3 4 103/t<sub>o(rd)</sub> - Cycle Rate - MHz # CYCLE RATE (& TIME) VS MAX SUPPLY CURRENT, IDD1 # CYCLE RATE (& TIME) VS MAX SUPPLY CURRENT, IDD3 # PAGE-MODE CYCLE RATE (& TIME) VS MAX SUPPLY CURRENT, 1004 Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. - Dual Accessability ~ One Port Sequential Access, One Port Random Access - Four Cascaded 64-Bit Serial Shift Registers for Sequential Access Applications - Shift Register Loaded Once Every 64, 128, 192, or 256 Shift Cycles as Desired by User - Fast Serial Port . . . 25 MHz Shift Rate - TR/QE as Output Enable Allows Direct Connection of D, Q and Address Lines to Simplify System Design - Random Access Port Looks Exactly Like a TMS4164 - Separate Serial In and Serial Out to Allow Simultaneous Shift In and Out - 65.536×1 Organization - Maximum Access Time from RAS Less Than 150 ns - Minimum Cycle Time (Read or Write) Less Than 260 ns - Long Refresh Period . . . 4 Milliseconds - Low Refresh Overhead Time . . . As Low As 1.6% of Total Refresh Period - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Unlatched Outputs for Both Random and Serial Access - Common I/O Capability with "Early Write" Feature - Page-Mode Operation for Faster Access - Low Power Dissipation (TMS4161-15) - Operating . . . 175 mW (Typical)Standby . . . 40 mW (Typical) - New SMOS (Scaled-MOS) N-Channel Technology - SOE Simplifies Multiplexing of Video Data Streams | TMS416 | | . NL F<br>VIEW | PACKAGE<br>() | |-------------------|----|----------------|---------------| | sin [ | 17 | U20 | ∐∨ss | | SCLK [ | 2 | 19 | SOUT | | SOE [ | 3 | 18 | | | DΓ | 4 | 17 | CAS | | ₩□ | 5 | 16 | <u>]</u> o | | RAS | 6 | 15 | A0 | | A6 [ | 77 | 14 | A1 | | A5 🗆 | 8 | 13 | A2 | | A4 [ | ]9 | 12 | A3 | | v <sub>oo</sub> [ | 10 | 11 | A7 | | | PIN NOMENCLATURE | |-----------------|-----------------------------------| | | | | A0-A7 | Address Inputs | | CAS | Column Address Strobe | | ם | Random Access Data-In | | α | Random Access Date-Out | | RAS | Row Address Strobe | | SCLK | Serial Data Clock | | SIN | Serial Data-In | | SOE | Serial Output Enable | | SOUT | Serial Data-Out | | TR/QE | Register Transfer/Q Output Enable | | w . | Write Enable | | V <sub>DD</sub> | + 5-V Supply | | Vss | Ground | Available with MIL-STD-883B Processing and L(0°C to 70°C), E(-40°C to 85°C), or S(-55°C to 100°C) Temperature Ranges in the Future #### description The TMS4161 is a high-speed, dual-access 65,536-bit dynamic random-access memory. The random-access port makes the memory look like it is organized as 65,538 words of one bit each like the TMS4164. The sequential access port is interfaced to an internal 256-bit dynamic shift register organized as four 64-bit shift registers which makes the memory look like it is organized as up to 256 words of up to 256 bits each which are accessed serially. One, two, three, or four 64-bit shift registers can be sequentially read out depending on a two-bit code applied to the two most significant column address inputs. The TMS4161 employs state-of-the-art SMOS (Scaled-MOS) N-channel double level polysilicon gate technology for very high performance combined with low cost and improved reliability. The TMS4161 features full asynchronous dual access capability except when transferring data between the shift register and the memory array. Refresh period is extended to 4 milliseconds, and during this period each of the 256 rows must be strobed with RAS in order to rotain data. CAS can remain high during the refresh sequence to conserve power. Note that the transfer of a row of data from the memory array to the shift register also refreshes that row. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All address lines and data-in are latched on chip to simplify system design. Data-out is unlatched to allow greater system flexibility. The TMS4161 is offered in a 20-pin dual-in-line-plastic package and is guaranteed for operation from 0°C to 70°C. Packages are designed for insertion in mounting-hole rows on 300-mil (7,62 mm) centers. #### random access address space to sequential address space mapping The TMS4161 is designed with each row divided into four, 64-column sections. The first column section to be shifted out is selected by the two most significant column address bits. If the two bits represent binary 00, then one to four registers can be shifted out in order. If the two bits represent binary 01, then only 1 to 3 (the most significant) registers can be shifted out in order. If the two bits represent 10, then one to two of the most significant registers can be shifted out order. Finally, if the two bits represent 11 only the most significant register can be shifted out. All registers are shifted out with the least significant bit (bit 0) first and the most significant bit (bit 63) last. Note that if the two column address bits equal 00 during the last register transfer cycle (TR/QE equal to 0) a total of 256 bits can be sequentially read out. #### functional block diagram #### random access operation #### TR/OF The $\overrightarrow{TR}/\overrightarrow{QE}$ pin has two functions. First, it selects either register transfer or random-access operation as $\overrightarrow{RAS}$ falls, and second, if this is a random-access operation, it functions as an output enable after $\overrightarrow{CAS}$ falls. To use the TMS4161 in the random-access mode, $\overline{TR}/\overline{QE}$ must be high as $\overline{RAS}$ falls. Holding $\overline{TR}/\overline{QE}$ high disconnects the 256 elements of the shift registers from the corresponding 256 bit lines of the memory array. If data is to be shifted, the shift registers must be disconnected from the bit lines. Holding $\overline{TR}/\overline{QE}$ low enables the 256 switches that connect the shift registers to the bit lines and indicates that a transfer will occur between the shift registers and one of the memory rows. Once $\overline{CAS}$ has been pulled low, $\overline{TR}/\overline{QE}$ controls when the data will appear at the Q output (if this is a read cycle). Whenever $\overline{TR}/\overline{QE}$ is held high, the Q output will be in the high-impedance state. This feature removes the possibility of an overlap between data on the address lines and data appearing on the Q output making it possible to connect the address lines to the Q and D lines (Use of this organization prohibits the use of the early write cycle.). #### address (A0 through A7) Sixteen address bits are required to decode 1 of 65,536 storage cell locations. Eight row-address bits are set up on pins A0 through A7 and latched onto the chip by the row-address strobe $(\overline{RAS})$ . Then the eight column-address bits are set up on pins A0 through A7 and latched onto the chip by the column-address strobe $(\overline{CAS})$ . All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the column decoder and the input and output buffers. #### write enable (W) The read or write mode is selected through the write enable $\{\overline{W}\}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ , data-out will remain in the high-impedance state for the entire cycle permitting common I/O operation. #### data-in (D) Data is written during a write or read-modify-write cycle. The falling edge of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. This latch can be driven from standard TTL circuits without a pull-up resistor. In an early write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{CAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. #### data-out (0) The three-state output buffer provides direct TTL compatibility (no pull-up resistor required) with a fan-out of two Series 74 TTL loads. Data-out is the same polarity as data-in. The output is in the high-impedance (floating) state as long as CAS or TR/QE is held high. Data will not appear on the output until after both CAS and TR/QE have been brought low. In a read cycle, the guaranteed maximum output enable access time is valid only if toge is greater than toge MAX, and together than the cutput together than the together than #### refresh A refrosh operation must be performed at least every four milliseconds to retain data. Since the output buffer is in high-impedance state unless CAS is applied, the RAS only refresh sequence avoids any output during refresh. Strobing each of the 256 row addresses (AO through A7) with RAS causes all bits in each row to be refreshed. CAS can remain high (inactive) for this refresh sequence to conserve power. Note that the shift registers are also dynamic storage elements and that the data hold in the registers will be lost unless SCLK goes high to shift the data one bit position or else the data is reloaded from the memory array. See specifications for maximum register data retention times. #### page-mode Page-mode operation allows effectively faster memory access by keeping the same row address and strobing successive column addresses onto the chip. Thus, the time required to setup and strobe sequential row addresses for the same page is eliminated. To extend beyond the 256 column locations on a single RAM, the row address and RAS are applied to multiple 64K RAMs. CAS is then decoded to select the proper RAM. #### sequential access operation #### TR/QE Memory operations involving parallel use of the shift register are first indicated by bringing $\overline{TR}/\overline{QE}$ low before $\overline{RAS}$ falls low. This enables the switches connecting the 256 elements of the shift register to the 256 bit lines of the memory array. The $\overline{W}$ line determines whether the data will be transferred from or to the shift registers. # write enable (W) In the sequential access mode, $\overline{W}$ determines whether a transfer will occur from the shift registers to the memory array, or from the memory array to the shift registers. To transfer from the shift registers to the memory array, $\overline{W}$ is held low as $\overline{RAS}$ falls, and, to transfer from the memory array to the shift registers, $\overline{W}$ is held high as $\overline{RAS}$ falls. Thus, reads and writes are always with respect to the memory array. The write setup and hold times are referenced to the falling edge of $\overline{RAS}$ for this mode of operation. #### row address (A0 through A7) Eight address bits are required to select one of the 256 possible rows involved in the transfer of data to or from the shift registers. The A0-A7, $\overline{W}$ , and the $\overline{TR/DE}$ line are latched on the falling edge of $\overline{RAS}$ . #### register column address (A7, A6) To select one of the four shift registers (transfer from memory to register only), the appropriate 2-bit column address (A7, A6) must be valid when CAS falls. However, the CAS and register address signals need not be supplied every cycle, only when it is desired to change or select a new register. #### SCLK Data is shifted in and out on the rising edge of SCLK. This makes it possible to view the shift registers as though it were made of 256 rising edge D flip-flops connected D to Q. The TMS4161 is designed to work with a wide range duty cycle clock to simplify system design. Note that data will appear at the SOUT pin not only on the rising edge of SCLK but also after an access time of ta(RSO) from RAS high during a parallol load of the shift registers. #### SIN and SOUT Data is shifted in through the SIN pin and is shifted out through the SOUT pin. The TMS4161 is designed such that it requires 0 ns hold time on SIN as SCLK rises. SOUT is guaranteed not to change for at least 8 ns after SLCK rises. These features make it possible to easily connect TMS4161s together, to allow SOUT to be connected to SIN, and to give external circuitry a full SLCK cycle time to allow manipulation of the serial data. To guarantee proper serial clock sequence after power up, a transfer cycle must be initiated before serial data is applied at SIN. #### SOE The serial output enable pin controls the impedance of the serial output allowing multiplexing of more than one bank of TMS4161 memories into the same external video circuitry. When SOE is at a low logic level, SOUT will be enabled and the proper data read out. When SOE is at a high logic level, SOUT will be disabled and be in the high-impedance state. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $^{\dagger}$ | Voltage on any pin except VDD and data out (see Note 1) | 1.5 V to 10 V | |---------------------------------------------------------|----------------| | Voltage on Vpp supply and data out with respect to Vss | -1 V to 6 V | | Short circuit output current | ,,,, 50 mA | | Power dissipation | ., | | Operating free-air temperature range | | | Storage temperature range | −65°C to 150°C | <sup>†</sup> Stress beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to Vss. #### recommended operating conditions | PARAMETER | MIN | NOM _ | MAX | UNIT | |-------------------------------------------------------|-----|-------|-------------------------|------| | Supply voltage, V <sub>DD</sub> | 4.5 | 5 | 5.5 | ٧ | | Supply voltage, VSS | | ,o | | ٧ | | High-level input voltage. VIH | 2.4 | | $V_{\mathrm{DD}} + 0.3$ | ٧ | | Low-level input voltage, V <sub>IL</sub> (see Note 2) | -1 | | 0.8 | V | | Operating free-air temperature, T <sub>A</sub> | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative tless positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. #### electrical characteristics over full range of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST | TEST TMS4161-15 | | 15 | TMS4161-20 | | UNIT | | |--------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|------|------------|------------------|------|------| | | PARAMETER | CONDITIONS | MIN | TYP <sup>†</sup> | MAX | MIN | ΤΥΡ <sup>†</sup> | MAX | UNII | | Vон | High-level output<br>voltage (Q, SOUT) | I <sub>OH</sub> = -5 mA | 2.4 | _ | | 2.4 | | | ٧ | | VOL | Low-level output<br>voltage (Q, SOUT) | I <sub>OL</sub> = 4,2 mA | | | 0.4 | | | 0.4 | v | | 4 | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V,<br>V <sub>DD</sub> = 5 V,<br>All other pins = 0 V | | | ±10 | | | ±10 | μΛ | | lo | Output current (leakage) | $V_{O} = 0.4 \text{ V to } 5.5 \text{ V},$ $V_{DD} = 5 \text{ V}$ | | | ± 10 | , | | ± 10 | μΑ | | lopi | Average operating current during read or write cycle | t <sub>c(rd)</sub> = minimum cycle time,<br>TR/QE low after RAS falls, <sup>‡</sup><br>SCLK and SiN low,<br>SOE high | | 35 | 50 | | 30 | 45 | mA | | I <sub>DD2</sub> § | Standby current | After 1 — RAS cycle, RAS and CAS high, SCLK low, SIN low, SOE high | | В | 10 | | 6 | 8 | mA | | I <sub>DD3</sub> | Average refresh current | t <sub>c(rd)</sub> = minimum cycle time,<br>CAS high,<br>SCLK low,<br>SIN low,<br>SOE high,<br>TR/QE high | | 30 | 40 | | 25 | 35 | mA | | I <sub>DD4</sub> | Average page-mode current | t <sub>c(P)</sub> = minimum cycle time, RAS low, CAS cycling, TR/QE low after RAS falls, <sup>‡</sup> SCLK and SIN low, SQE high | | 30 | 40 | | 20 | 32 | mА | | I <sub>DD5</sub> I | Average shift register current (includes IDD2) | RAS high,<br>CAS high,<br>tc(SCLK) = 100 ns | | 16 | 27 | | 15 | 25 | mA | NOTE: IDD1 thru IDD5 assume no load on Q and SOUT. Additional information on these parameters on last page. <sup>&</sup>lt;sup>†</sup> All typical values are at T<sub>A</sub> = 25 °C and nominal supply voltages. <sup>&</sup>lt;sup>1</sup> See appropriate timing diagram. $<sup>\</sup>frac{5}{2} V_{IL} > -0.6 V.$ See power versus cycle time derating curve on last page. # capacitance over recommended supply voltage and operating free-air temperature range, f = 1 MHz | | PARAMETER | TYP | MAX | UNIT | |---------------------|--------------------------------------------|-----|-----|------| | Ci(A) | Input capacitance, address inputs | 4 | 5 | рF | | C <sub>i(D)</sub> | Input capacitance, data input | 4 | 5 | pF_ | | C <sub>I(RC)</sub> | Input capacitance, strobe inputs | 8 | 10 | pF | | C <sub>i(W)</sub> | Input capacitance, write enable input | 8 | 10 | pF | | CitCKI | Input capacitance, serial clock | В | 10 | pF | | C <sub>i(SI)</sub> | Input capacitance, serial in | 4 | 5 | рF | | C <sub>i(SOE)</sub> | Input capacitance, serial output enable | 4 | 5 | рF | | Ci(TR) | Input capacitance, register transfer input | 4 | 5 | рF | | ColOl | Output capacitance, random-access data | 5 | 7 | pF | | Co(SOUT) | Output capacitance, serial out | 5 | 7 | рF | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A}\,=\,25\,^{\circ}\text{C}$ and nominal supply voltages. # switching characteristics over recommended supply voltage range and operating free-air temperature range (see figure 1) | | ta(C) Access time from CAS Access time of Q from TR/OE low ta(R) Access time from RAS ta(RSO) SOUT access time from RAS high Access time from SOE low to SOUT ta(SO) Access time from SCLX Q access time from SCLX Q output disable time from CAS high Q output disable time from TR/OE high | TEST CONDITIONS | ALT. | TM\$4161-15 | TMS4161-20 | UNIT | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|-------------|------------|----------| | <u></u> | PANAMETER | SYMBOL | | MIN MAX | MIN MAX | UNII | | ta(C) | Access time from CAS | $C_{\perp} = 100 \text{ pF}$ | ¹CAC | 100 | 135 | | | ta(QE) | | CL = 100 pF | | 40 | 40 | | | ta(R) | Access time from RAS | tRLCL = MAX,<br>CL = 100 pF | †RAC | 150 | 200 | | | ta(RSO) | | C <sub>L</sub> = 50 pF | 1 | 60 | 60 | | | <sup>†</sup> a(SOE) | | C <sub>L</sub> = 50 pF | | 20 | 25 | ns | | ta(SQ) | Access time from SCLK | Cլ = 50 pF | 1 | 30 | 30 | 1 | | <sup>‡</sup> dis(CH) <sup>‡</sup> | <u></u> | | †OFF | 20 | 25 | | | tdis(QE) | | | | 20 | 25 | ] | | <sup>†</sup> dis(SOE) | Serial output disable time from SOE high | | | 20 | 25 | <u> </u> | <sup>&</sup>lt;sup>‡</sup> The maximum values for t<sub>dis(CH)</sub>, t<sub>dis(QE)</sub>, and t<sub>dis(SOE)</sub> define the time at which the output achieves the open circuit condition and an not referenced to VOH or VOL. # timing requirements over recommended supply voltage range and operating free-air temperature range | TARAMETER | | ALT. | TMS4161-15 | TMS4161-20 | | |-----------------------|------------------------------------------|------------------|------------|------------|------| | | PARAMETER | SYMBOL | MIN MAX | MIN MAX | UNIT | | 1c(P) | Page-mode cycle time | tPC | 160 | 225 | ns | | to(rd) | Read cycle time <sup>†</sup> | †RC | 235 | 310 | ns | | t <sub>c(W)</sub> | Write eyele time | twc | 235 | 310 | nş | | tc(rdW) | Read-write/read-modify-write cycle time | ¹RWC | 260 | 325 | пѕ | | tc(SCLK) | Serial clock cycle time | †SCC | 40 50,000 | 40 50,000 | nş | | tw(CH) | Pulse width, CAS high (precharge time) * | 1CP | 50 | 80 | ns | | tw(CL) | Pulse width, CAS low § | 1CAS | 100 10,000 | 135 10,000 | Пŝ | | tw(BH) | Pulse width, RAS high (precharge time) | tRP | 75 | 100 | ns | | t <sub>w(RL)</sub> | Pulse width, RAS low | tRAS | 150 10,000 | 200 10,000 | ns | | t <sub>w</sub> (w) | Write pulse width | twp | 45 | 45 | ns | | tw(CKL) | Pulse width, SCLK low | | 10 | 10 | ns | | tw(CKH) | Pulse width, SLCK high | | 10 | 10 | ns | | tw(QE) | TR/QE pulse width low time | • | 40 | 40 | ns | | | Transition times (rise and fall) | | 3 50 | 3 50 | | | <sup>1</sup> t | RAS, CAS, and SCLK | t⊤ | 3 50 | 3 50 | ns | | t <sub>su(CA)</sub> | Column address setup time | 1ASC | 0 | 0 | пѕ | | tsu(BA) | Row address serup time | tASR | 0 | 0 | ns | | | W setup time before RAS low | | | | | | t <sub>su(RW)</sub> | with TR/QE low | | О. | 0 | ns | | t <sub>su(D)</sub> | Data setup time | ¹DS | 0 | 0 | ПБ | | tsu(rd) | Read command setup time | tRCS | 0 | 0 | ns | | • | Early write command setup time | tues | -5 | -5 | ns | | tsu(WCL) | before CAS low | twcs | | | 1115 | | t <sub>sul</sub> WCH) | Write command setup time before CAS high | <sup>t</sup> CWL | 60 | 80 | ns | | tsu(WBH) | Write command setup time before RAS high | †RWL | 60 | 80 | nş | | t <sub>SU</sub> (SI) | Scrial data setup time before SCLK high | | 10 | 10 | ns | | t <sub>SU(TR)</sub> | TR/QE setup time before RAS low | • | 0 | 0 | nş | | th(CLCA) | Column address hold time after CAS low | <sup>1</sup> CAH | 45 | 55 | ns | | th(RA) | Row address hold time | t <sub>RAH</sub> | 20 | 25 | ns | | th(RW) | W hold time after RAS low with TR/QE low | | 20 | 20 | П\$ | | th(RLCA) | Column address hold time after RAS low | †AR | 95 | 140 | nş | | th(CLD) | Data hold time after CAS low | tDH | 60 | 80 | ns | | th(RLD) | Data hold time after RAS low | tDHR | 110 | 145 | กร | | th(WLD) | Data hold time after W low | тон | 45 | 55 | ns | | th(CHrd) | Read command hold time after CAS high | <sup>t</sup> RCH | 0 | 0 | ns | | tn(RHrd) | Read command hold time after RAS high | t <sub>RRH</sub> | 5 | 5 | nŝ | | th(CLW) | Write command hold time after CAS low | <sup>t</sup> WCH | 60 | 80 | ns | | th(RLW) | Write command hold time after RAS low | <sup>1</sup> WCR | 110 | 145 | лs | | | Serial data out hold time after | | 30 | 30 | | | th(R\$O) | RAS low with TR/QE low | | 30 | | пѕ | | th(SI) | Serial data in hold time after SCLK high | | 0 | 0 | nş | #### (continued next page) NOTE: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>IL</sub> max and V<sub>IH</sub> min must be met at the 10% and 90% points. - † All cycle times assume t<sub>T</sub> = 5 ns. - Page-mode only. - In a read-modify-write cycle, totwo and tellword must be observed. Depending on the user's transition times, this may require additional CAS low time (twict). This applies to page-mode read-modify-write also. - In a read-modify-write cycle, t<sub>RLWL</sub> and t<sub>SufWRH</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>w(RL)</sub>). # timing requirements over recommended supply voltage range and operating free-air temperature range (continued) | | ALT. | TMS4 | 1161-15 | TMS4161-20 | | UNIT | | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|------------|-----|--------|------| | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNII | | <sup>1</sup> h(SO) | Serial data out hold time after SCLK high | | 8 | | 8 | | Пŝ | | th(TB) | TR/QE hold time after RAS low | | 20 | | 20 | | пз | | <sup>t</sup> RLCH | Delay time, RAS low to CAS high | tcsH | 150 | | 200 | | ns | | tCHRL | Dolay time, CAS high to RAS low | tCRP | 0 | | 0 | | ns | | †CLQEH | Delay time, CAS low to QE high | | 100 | | 135 | | ns | | tCLRH | Delay time, CAS low to RAS high | 1R\$H | 100 | | 135 | | ns | | †CLWL | Delay time, CAS low to W low<br>fread-modify-write cycle only) | tCWD | 60 | | 65 | | ns | | tCQE | Delay time, $\overline{CAS}$ low to $\overline{QE}$ low (maximum value specified only to guarantee $t_a(\overline{QE})$ access time) | | | 60 | | 95 | nş | | <sup>t</sup> RHSC | Delay time, RAS high to SCLK high | | 50 | 50,000 | 50 | 50,000 | ns | | <sup>‡</sup> RLCL | Delay time, RAS low to CAS low (maximum value specified only to guarantee ta(R)) | <sup>t</sup> RCD | 20 | 50 | 25 | 65 | ns | | IRLWL | Delay time, RAS low to W low (read-modify-write cycle only) | 1RWD | 110 | | 130 | | nş | | ¹CKRL | Delay time, SCLK high before<br>RAS low with TR/QE low \ | | 10 | 50,000 | 10 | 50,000 | nş | | trí | Refresh time interval | <sup>t</sup> REF | | 4 | | 4 | ms | NOTE: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>IL</sub> max and V<sub>IH</sub> min must be net at the 10% and 90% points. #### PARAMETER MEASUREMENT INFORMATION FIGURE 1 - LOAD CIRCUIT SCLK be high or low during twiRL). read cycle timing # early write cycle timing write cycle timing <sup>\*</sup> The enable time (t<sub>en</sub>) for a write cycle is equal in duration to the access time from CAS (t<sub>a(C)</sub>) in a read cycle; but the active levels at the output are invalid. page-mode read cycle timing TMS4161 65,536-BIT MULTIPORT MEMORY NOTE: Timing is for non-multiplexed D, Q, and Address lines. 4-29 Timing is for non-multiplexed D, Q, and Address lines. TMS4161 65,536-BIT MULTIPORT MEMORY # RAS only refresh timing shift register to memory timing NOTES: 1. The shift register to memory cycle is used to transfer data from the shift register to the memory array. Every one of the 256 locations in the shift register is written into the 256 columns of the selected row. Note that the data that was in the shift register may have resulted, either from a serial shift in or from a parallel load of the shift register from one of the memory great rows. - 2. SOE assumed low. - 3. SCLK may be high or low during $t_{\mathbf{W}(RL)}$ . 1, ## memory to shift register timing NOTES: 1. The memory to shift register cycle is used to load the shift register in parallel from the memory array. Every one of the 256 locations in the shift register re written into from the 256 columns of the selected row. Note that the data that is loaded into the shift register may be either shifted out or written back into another row. - 2. SOE assumed low. - 3. SCLK may be high or low during twiRth. serial data transfer timing NOTE: While shilting data through the serial shift register, the state of TR/OE is a don't care as long as TR/OE is held high when RAS goas low and t<sub>su(TR)</sub>. and there; timings are observed. This requirement avoids the initiation of a register-to-memory or memory-to-register data transfer operation. The serial data transfer cycle is used to shift data in and/or out of the shift register. shift register ö memory multiple timing 4-35 \* CAS and register address need not be supplied every cyclo, only when it is desired to change or select a new register length. - NOTES: 1. The shift register to memory multiple cycle is used to write the shift register data to more than one row of the memory array. An application of this could be clearing all memory. To do this, the SIN line would be held at 0 to fill all locations in the shift register with 0's. The shift register would then be written into all 256 rows of the memory array in 256 cycles. The random output port Q will be in a high-impedance state as long as register transfer cycles are selected. - 2, SOE assumed low. memory 8 memory multiple timing \* CAS and register address need not be supplied every cycle, only when it is desired to change from one register address to another. NOTES: 1. The memory to shift register to memory multiple cycle is used to reorder the rows within the memory erray itself. First, the data in a row is stored in the shift register and than it is written into other selected rows. The random output port Q will be in a high-impedance state as long as register transfer cycles are selected. <sup>2.</sup> SOE assumed low. :4 Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. | • | 65. | 536 | Х | 1 | Organization | |---|-----|-----|---|---|--------------| |---|-----|-----|---|---|--------------| - Single +5-V Supply (10% Tolerance) - JEDEC Standardized Pin-Out in Dual-In-Line Packages - Upward Pin Compatible with TMS4116 (16K Dynamic RAM) - First Military Version of 64K DRAM - Available Temperature Ranges: - M... 55°C to 125°C - S . . . −55°C to 100°C - E... -40°C to 85°C - L...0°C to 70°C - Long Refresh Period . . . 4 milliseconds - Low Refresh Overhead Time . . . As Low As 1.8% of Total Refresh Period - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Unlatched Output - Common I/O Capability with "Early Write" Feature - Page-Mode Operation for Faster Access - Low Power Dissipation - Operating . . . 125 mW (TYP) - Standby . . . 17.5 mW (TYP) - Performance Ranges (S, E, L Temperature Ranges): | nanges). | ACCESS | ACCESS | READ | READ- | |----------|---------|---------|--------|--------| | | TIME | TIME | OR | MODIFY | | | ROW | COLUMN | WRITE | WRITE | | | ADDRESS | ADDRESS | CYCLE | CYCLE | | | (MAX) | (MAX) | (MIN) | (MIN) | | 4164-12 | 120 ns | 70 ns | 230 ns | 260 ns | | 4164-15 | 150 ns | 85 ns | 260 ns | 285 ns | | 4164-20 | 200 ns | 135 ns | 325 ns | 345 ns | New SMOS (Scaled-MOS) N-Channel Technology #### description The '4164 is a high-speed, 65,536-bit, dynamic random-access memory, organized as 65,536 words of one bit each. It employs state-of-the-art SMOS (scaled MOS) N-channel double-level polysilicon gate technology for very high performance combined with low cost and improved reliability. # SMJ4164 . . . FE PACKAGE (TOP VIEW) | Р | N NOMENCLATURE | |-----------------|-----------------------| | AQ-A7 | Address Inputs | | CAS | Column Address Strobe | | 0 | Data-In | | NC | No-Connection | | a | Data-Out | | RAS | Row Address Strobe | | V <sub>DD</sub> | +5-V Supply | | v <sub>ss</sub> | Ground | | 8 | Write Enable | ADVANCE INFORMATION MILITARY PRODUCTS (SMJ) ONLY The '4164 features RAS access times of 120 ns, 150 ns, and 200 ns maximum. Power dissipation is 125 mW typical operating and 17.5 mW typical standby. Refresh period is extended to 4 milliseconds, and during this period each of the 256 rows must be strobed with RAS in order to retain date. CAS can remain high during the refresh sequence to conserve power. All inputs and outputs, including clocks, are compatible with Series 64/74 TTL. All address lines and data-in are latched on chip to simplify system design. Data-out is unlatched to allow greater system flexibility. Pin 1 has no internal connection to allow compatibility with other 64K RAMs that use this pin for an additional function. The TMS4184 is offered in a 16-pin dual-in-line plastic package and is guaranteed for operation from 0 °C to 70 °C. This package is designed for insertion in mounting-hole rows on 300 mil (7,62 mm) centers. An 18-pin plastic chip carrier (FP suffix) package is also available. The SMJ4164 is offered in a 16-pin duel-in-line ceramic sidebraze package (JD) and in leadless ceramic chip carrier packages (FE and FG). The JD package is designed for insertion in mounting-hole rows on 300 mil (7,62 mm) centers whereas the FE and FG packages are intended for surface mounting on solder lands on 0.050 inch (1,27 mm) centers. The FE package offers a three layer, 28-pad, rectangular chip carrier with dimensions of 0.350 × 0.550 × 0.072 inches (8,89 × 13,97 × 1,83 mm). The FG package is a three layer, 18-pad, rectangular chip carrier with dimensions of 0.290 × 0.425 × 0.065 inches (7,37 × 10,8 × 1,65 mm). #### operation #### address (A0 through A7) Sixteen address bits are required to decode 1 of 65,536 storage cell locations. Eight row-address bits are set up on pins A0 through A7 and latched onto the chip by the row-address strobe (RAS). Then the eight column-address bits are set up on Pins A0 through A7 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the column decoder and the input and output buffers. #### write enable (W) The read or write mode is selected through the write enable $|\overline{W}|$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ , data-out will remain in the high-impedance state for the entire cycle permitting common I/O operation. #### data-in (D) Data is written during a write or read-modify write cycle. Depending on the mode of operation, the falling edge of CAS or W strobes data into the on-chip data latch. This latch can be driven from standard TTL circuits without a pull-up resistor. In an early-write cycle, W is brought low prior to CAS and the data is strobed in by CAS with setup and hold times referenced to this signal. In a delayed write or read-modify write cycle, CAS will already be low, thus the data will be strobed in by W with setup and hold times referenced to this signal. #### data-out (Q) The three-state output buffer provides direct TTL compatibility (no pull-up resistor required) with a fan-out of two Series $\underline{54/74}$ TTL loads. Data-out is the same polarity as data-in. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle the output goes active after the access time interval $t_{a(C)}$ that begins with the negative transition of $\overline{CAS}$ as long as $t_{a(R)}$ is satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{CAS}$ is low; $\overline{CAS}$ going high returns it to a high-impedance state. In an early-write cycle, the output is always in the high-impedance state. In a delayed-write or read-modify-write cycle, the output will follow the sequence for the read cycle. ## TMS4164, SMJ4164 65.536-BIT DYNAMIC RANDOM-ACCESS MEMORY #### refresh A refresh operation must be performed at least every four milliseconds to retain data. Since the output buffer is in the high-impedance state unless $\overline{CAS}$ is applied, the $\overline{RAS}$ -only refresh sequence avoids any output during refresh. Strobing each of the 256 row addresses (AO through A7) with $\overline{RAS}$ causes all bits in each row to be refreshed. $\overline{CAS}$ can remain high (inactive) for this refresh sequence to conserve power. #### page-mode Page-mode operation allows effectively faster memory access by keeping the same row address and strobing successive column addresses onto the chip. Thus, the time required to setup and strobe sequential row addresses for the same page is eliminated. To extend beyond the 256 column locations on a single RAM, the row address and RAS are applied to multiple 64K RAMs. CAS is then decoded to select the proper RAM. #### DOWER-UD After power-up, the power supply must remain at its steady-state value for 1 ms. In addition, RAS must remain high for 100 µs immediately prior to initialization. Initialization consists of performing eight RAS cycles before proper device operation is achieved, #### logic symbol† <sup>†</sup> This symbol is in accordance with IEEE Std 91/ANSI Y32.34 and recent decisions by IEEE and IEC. See explanation on page 10-1. ## TMS4164, SMJ4164 65,536-BIT DYNAMIC RANDOM-ACCESS MEMORY #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Voltage on any pin except VDD and d | ata out (see Note 1) | <br>–1.5 V to 10 V | |---------------------------------------|---------------------------------|--------------------| | Voltage on VDD supply and data out it | with respect to VSS | <br>– 1 V to 6 V | | Short circuit output current | | <br>50 mA | | Power dissipation | .,, | <br>, 1 W | | Operating free-air temperature range: | TMS' | <br>0°C to 70°C | | Operating case temperature range: | SMJ' - M version | <br>~55°C to 125°C | | | <ul> <li>S version .</li> </ul> | <br>-55°C to 100°C | | | <ul> <li>E version .</li> </ul> | <br>-40°C to 85°C | | Storage temperature range | <del></del> | <br>-65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent demage to the device. This is a stress reting only end functional operation of the device at these or any other conditions beyond those indicated in the "flecommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to V<sub>SS</sub>. ## TMS4164 65,536-BIT DYNAMIC RANDOM-ACCESS MEMORY ## recommended operating conditions | | DADAMETER | 1 | ΠMS416 | 4 | | |-----------------------------------------------|-------------------------|------|--------|-----|------| | | PARAMETER | MIN | NOM | MAX | UNIT | | Supply voltage, VDD | • | 4.5 | 5 | 5.5 | V - | | Supply voltage, VSS | | | 0 | | ٧ | | High lavel land valence Mark | V <sub>DD</sub> = 4.5 V | 2.4 | | 4.8 | v | | High-level Input voltage, V <sub>IH</sub> | V <sub>DD</sub> = 5.5 V | 2.4 | | 6 | ľ | | Low-level input voltage, V <sub>II</sub> (see | Notes 2 and 3) | -0.6 | | 0.8 | V | | Operating free-air temperature, 1 | A | 0 | | 70 | °C | - NOTES: 2. The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage lavels only. - 3. Due to input protection circultry, the applied voltage may begin to clamp at ~0.6 V. Test conditions should comprehend this occurrence. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | | TEST | TI | AS4164 | -12 | TMS4164-15 | | | UNIT | |--------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|------------------|------|------------|------|-----|------------| | | PARAMETER | CONDITIONS | MIN | TYP <sup>†</sup> | MAX | MIN | TYP1 | XAM | UNII | | Уон | High-level output voltage | 1 <sub>0H</sub> = −5 mA | 2.4 | | | 2.4 | | | ٧ | | VOL | Law-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | | 0.4 | ٧ | | lį | Input current (leakage) | V <sub>I</sub> =0 V to 5.8 V, V <sub>DD</sub> =5 V,<br>All other pins = 0 V | | · | ± 10 | | | ±10 | μА | | 10 | Output current (leakage) | $V_{O} = 0.4 \text{ to } 5.5 \text{ V},$ $\frac{V_{DD}}{CAS} = 5 \text{ V},$ $\frac{V_{DD}}{CAS} = 5 \text{ Migh}$ | | | ± 10 | | | ±10 | μА | | IDD1‡ | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle | | 40 | 48 | | 35 | 45 | m <b>A</b> | | I <sub>DD2</sub> § | Standby current | After 1 memory cycle, RAS and CAS high | | 3.5 | 5 | | 3.5 | 5 | mA | | I <sub>DD3</sub> ‡ | Average refresh current | t <sub>C</sub> = minimum cycle, RAS low, CAS high | | 28 | 40 | | 25 | 37 | mA | | I <sub>DD4</sub> | Average page-mode current | t <sub>C</sub> (P) = minimum cycle, RAS low, CAS cycling | | 28 | 40 | | 25 | 37 | mA | $<sup>^{\</sup>dagger}$ All typical values are at $\Upsilon_{\Delta} \, \Rightarrow \, 25\,^{\circ}\text{C}$ and nominal supply voltages. <sup>&</sup>lt;sup>4</sup> Additional information on last page. $<sup>^{\$}</sup>V_{IL} > -0.6 \text{ V}.$ ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST | TA | 154184 | 20 | | |------------------------|------------------------------------------------------|------------------------------------------------------------------------------|----------|--------|------|------| | | PAHAMETER | CONDITIONS | MIN | TYP† | MAX | UNIT | | VoH | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | _ | | ٧ | | VOL | Low-level output voltage | 1 <sub>OL</sub> = 4.2 mA | <u>.</u> | | 0.4 | ٧ | | 4 | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V, V <sub>DD</sub> = 5 V<br>All other pins = 0 V | | | ±10 | μА | | ю | Output current (leakage) | V <sub>O</sub> = 0.4 to 5.5 V,<br>V <sub>DD</sub> = 5 V,<br>CAS high | , | | ± 10 | μА | | I <sub>DD1</sub> ‡ | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle | | 27 | 37 | mΑ | | DD2 <sup>§</sup> | Standby current | After 1 memory cycle, RAS and CAS high | | 3.5 | 5 | mΑ | | -<br>IDD3 <sup>‡</sup> | Average refresh current | t <sub>C</sub> = minimum cycle,<br>RAS low,<br>CAS high | | 20 | 32 | mΑ | | I <sub>DD4</sub> | Average page-mode current | t <sub>c(P)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | • | 20 | 32 | πА | $<sup>^{\</sup>dagger}$ All typical values are at TA $\,=\,25\,^{\circ}\text{C}$ and nominal supply voltages. ## capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | | PARAMETER | TMS | 4164 | UNIT | |--------------------|---------------------------------------|------|--------------------------------------------------|-------| | L | FARAMETER | TYP1 | MAX 7 7 7 10 10 10 10 10 10 10 10 10 10 10 10 10 | DIALI | | C <sub>i(A)</sub> | Input capacitance, address inputs | 4 | 7 | pF | | C <sub>i(D)</sub> | Input capacitance, data input | 4 | 7 | βF | | C <sub>i(RC)</sub> | Input capacitance strobe inputs | 8 | 10 | pF | | C <sub>i(W)</sub> | Input capacitance, write enable input | 8 | 10 | рF | | Co | Output capacitance | 5 | 8 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $T_A = 25~^{\circ}\text{C}$ and nominal supply voltages. ## switching characteristics over recommended supply voltage range and operating free-air temperature range | PARAMETER | | TEST CONDITIONS | ALT. | TMS4 | TMS4164-12 | | TM\$4164-15 | | |----------------------|---------------------------------------|----------------------------------------------------------|------------------|------|------------|-----|-------------|------| | | PANAINE I EN | TEST CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | UNIT | | t <sub>a</sub> (C) | Access time from CAS | $C_L = 100 \text{ pF}$ ,<br>Load = 2 Series 74 TTL gates | †CAC | | 70 | | 85 | ns | | t <sub>a</sub> (R) | Access time from RAS | t <sub>RLCL</sub> = MAX,<br>Load = 2 Series 74 TTL gates | <sup>t</sup> RAC | | 120 | | 150 | nş | | <sup>t</sup> dis(CH) | Output disable time<br>after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>†</sup> OFF | 0 | 40 | 0 | 40 | ņs | <sup>&</sup>lt;sup>‡</sup> Additional information on last page. $<sup>^{5}</sup>$ V<sub>II</sub> > -0.6 V. ## TMS4164 65,536-BIT DYNAMIC RANDOM-ACCESS MEMORY switching characteristics over recommended supply voltage range and operating free-air temperature range | | PARAMETER | TEST CONDITIONS | ALT. | TMS41 | TMS4164-20 | | |-------------------|---------------------------------------|---------------------------------------------------------|------------------|-------|------------|------| | | PANAMETER | TEST CONDITIONS | SYMBOL | MIN | MAX | UNIT | | t <sub>a(C)</sub> | Access time from CAS | C <sub>L</sub> = 100 pF<br>Load = 2 Series 74 TTL gates | ¹CAC | | 135 | กร | | ta(R) | Access time from RAS | trick = MAX,<br>Load = 2 Series 74 TTL gates | †RAC | | 200 | пŝ | | 'dis(CH) | Output disable time<br>after CAS high | CL = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>‡</sup> OFF | 0 | 50 | ns | ## TMS4164 65.536-BIT DYNAMIC RANDOM-ACCESS MEMORY #### timing requirements over recommended supply voltage range and operating free-air temperature range | • ' | | ALT. | TMS4 | 164-12 | TMS4 | 1164-15 | | |-----------------------|--------------------------------------------------|------------------|------|--------|------|---------------|------| | | PARAMETER | SYMBOL | MtN | MAX | MIN | MAX | UNIT | | t <sub>c(P)</sub> | Page mode cycle time | <sup>‡</sup> PC | 130 | | 160 | | กร | | t <sub>c(rd)</sub> | Read cycle time <sup>†</sup> | t <sub>BC</sub> | 230 | | 260 | | ns | | t <sub>c(W)</sub> | Write cycle time | ¹wc | 230 | | 260 | | пв | | tc(rdW) | Read-write/read-modify-write cycle time | †RWC | 260 | | 285 | | ns | | tw(CH) | Pulse width, CAS high (precharge time) | *CP | 50 | | 50 | | ns | | tw(CL) | Pulse width, CAS low <sup>5</sup> | tCAS | 70 | 10,000 | 85 | 10,000 | ns | | tw(RH) | Pulse width, RAS high (precharge time) | tRP | 08 | | 100 | · · · · · · · | ns | | tw(BL) | Pulse width, RAS low | tRAS | 120 | 10,000 | 150 | 10,000 | ពន | | tw(W) | Write pulse width | twe | 40 | | 45 | | ns | | tt | Transition times (rise and fall) for RAS and CAS | tŢ | 3 | 50 | 3 | 50 | ns | | t <sub>su(CA)</sub> | Column address setup time | tASC | -5 | | -5 | | ns | | t <sub>su(RA)</sub> | Row address setup time | <sup>t</sup> ASR | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Data setup time | tDS | 0 | | 0 | | ns | | tsu(rd)* | Read command setup time | tRCS | 0 | | 0 | | ns | | t <sub>su(WCH)</sub> | Write command setup time before CAS high | tCWL | 50 | | 50 | | ns | | t <sub>su</sub> (WRH) | Write command setup time before RAS high | †RWL | 50 | | 50 | | ńś | | th(CLCA) | Column address hold time after CAS low | t <sub>CAH</sub> | 40 | | 45 | | nş | | th(BA) | Row address hold time | tRAH | 15 | | 20 | | ns | | thiRLCAL | Column address hold time after RAS low | t <sub>AR</sub> | 85 | | 95 | | ns | | th(CLD) | Data hold time after CAS low | tDH. | 40 | | 45 | | ns | | ¹h(BLD) | Data hold time after RAS low | <sup>‡</sup> DHR | 85 | | 95 | | ns | | th(WLD) | Data hold time after W low | tDH. | 40 | | 45 | | nş | | th(CHrd) | Read command hold time after CAS high | tRCH | 0 | | 0 | _ | ns | | ¹h(RHrd) | Read command hold time after RAS high | . tran | - 5 | | 5 | | ns | | th(CLW) | Write command hold time after CAS low | twch | 40 | | 45 | | ns | | ¹h(RLW) | Write command hold time after RAS low | twca | 85 | | 95 | | nş | | <sup>1</sup> BLCH | Delay time, HAS low to CAS high | tCSH | 120 | | 150 | | nş. | | 1CHRL | Delay time, CAS high to RAS low | <sup>t</sup> CRP | 0 | | 0 | | nş | | ICLRH . | Delay time, CAS low to RAS high | trsh | 60 | · | 100 | | ns | | | Delay time, CAS low to W low | 4 | 40 | | 60 | | ns | | tCLWL | (read-modify-write cycle only) | †CWD | _ 40 | | 1 60 | | ns | | | Delay time, RAS low to CAS low | | | | | | | | <sup>1</sup> RLCL | (maximum value specified only | <sup>t</sup> RCD | 15 | 50 | 20 | 65 | ns | | | to guarantee access time) | | 1 | | | | 1 | | touten | Delay time, RAS low to W low | terre | 85 | | 100 | | ns | | <sup>t</sup> RLWL | (read-modify-write cycle only) | †RWD | 05 | | 100 | | ris | | ***** | Delay time, W low to CAS | ***** | -5 | | 5 | | | | tWLCL | low (early write cycle) | twcs | -5 | | -5 | | TIS. | | t <sub>rf</sub> | Refresh time interval | tREF | 1 | 4 | Ī | 4 | ms | NOTE: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>IL</sub> max and V<sub>IH</sub> min must be met at the 10% and 90% points. <sup>†</sup> All cycle times assume t<sub>t</sub> = 5 ns. <sup>\*</sup> Page mode only. <sup>5</sup> In a read-modify-write cycle, t<sub>CLWL</sub> and t<sub>SU(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>W(CL)</sub>). This applies to page mode read-modify-write also. In a read-modify-write cycle, tREWL and t<sub>SU[WRH]</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (IW(RL)). ## TMS4164 65,536-BIT DYNAMIC RANDOM-ACCESS MEMORY #### timing requirements over recommended supply voltage range and operating free-air temperature range | | DADAMETER | ALT. | TMS4 | 164-20 | | |-----------------------|--------------------------------------------------|------------------|------|--------|------| | | PARAMETER | SYMBOL | MIN | XAM | UNIT | | t <sub>C</sub> (P) | Page mode cycle time | <sup>†</sup> PC | 206 | | ns | | <sup>†</sup> c(rd) | Read cycle time <sup>†</sup> | <sup>t</sup> RC | 326 | | NS. | | t <sub>c(W)</sub> | Write cycle time | twc | 326 | | คร | | tc(rdW) | Read-write/read-modify-write cycle time | ¹RWC | 345 | | nş | | <sup>‡</sup> w(CH) | Pulse width, CAS high (precharge time) ‡ | †CP | 80 | | nş | | tw(CL) | Pulse width, CAS low <sup>§</sup> | †CAS | 135 | 10,000 | ns | | ¹w(RH) | Pulse width, RAS high (precharge time) | tep | 120 | | ns | | tw(RL) | Pulse width, RAS low | †RAS | 200 | 10,000 | ns | | tw(W) | Write pulse width | tWP | 55 | | ns | | tt | Transition times (rise and fall) for RAS and CAS | t <sub>T</sub> · | 3 | 50 | ns | | t <sub>Su(CA)</sub> | Column addressesetup time | <sup>1</sup> ASC | -5 | | | | t <sub>su(RA)</sub> | Row address setup time | †ASR | 0 | | ns | | t <sub>su(D)</sub> | Data setup time | tDS | 0 | | ns | | t <sub>su(rd)</sub> | Read command setup time | †RCS | 0 | | ns | | t <sub>su</sub> (WCH) | Write command setup time before CAS high | <sup>t</sup> CWL | 60 | | ns | | t <sub>su</sub> (WRH) | Write command setup time before RAS high | †RWL | 60 | | ns | | th(CLCA) | Column address hold time after CAS low | †CAH | 55 | | ns | | th(HA) | Row address hold time | †RAH | 25 | | ns | | th(RLCA) | Column address hold time after RAS low | t <sub>AR</sub> | 120 | | ns | | th(CLD) | Data hold time after CAS low | tDH. | 55 | | ns | | th(ALD) | Data hold time after RAS low | <sup>†</sup> DHR | 145 | | ns | | th(WLD) | Data hold time after W low | <sup>t</sup> DH | 55 | | ns | | th(CHrd) | Read command hold time after CAS high | †RCH | 0 | | ns | | th(RHrd) | Read command hold time after RAS high | trrh | . 5 | | ns | | th(CLW) | Write command hold time after CAS low | twch | 55 | | ns | | th(RLW) | Write command hold time after RAS low | twca | 145 | | ns | | TRLCH | Delay time, RAS low to CAS high | 1CSH | 200 | | ns | | CHRL | Delay time, CAS high to RAS low | ‡CRP | 0 | | ns | | <sup>t</sup> CLRH | Delay time, CAS low to RAS high | ¹RSH | 135 | | ns | | * | Delay tims, CAS low to W low | | 65 | | ns | | *CLWL | (read-modify-write cycle only) | tCWD | 05 | | 115 | | | Delay time, RAS low to CAS low | | | | | | tRLCL | (maximum value specified only | <sup>t</sup> RCD | 25 | . 65 | ns | | | to guarantee access time) | | | | | | ******* | Delay time, RAS low to W low | torre | 130 | | | | trlWL | (read-modify-write cycle only) | <sup>†</sup> RWD | | | ns | | * | Delay time, W low to CAS | ****** | -5 | | | | <sup>†</sup> WLCL | low (early write cycle) | twcs | -9 | | ns | | trf | Refresh time interval | <b>TREF</b> | i i | 4 | rms | NOTE: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>IL</sub> max and V<sub>IH</sub> min must be met at the 10% and 90% points. $<sup>^{\</sup>dagger}$ All cycle times assume $t_{t} = 5$ ns. <sup>&</sup>lt;sup>‡</sup> Page mode only. In a read-modify-write cycle, totawa and t<sub>sufWCHI</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time two(CL). This applies to page mode read-modify-write also. In a read-modify-write cycle, tREWL and t<sub>sulWRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (tw(RL)). #### recommended operating conditions | | SMJ4164 | | | | | | | | _ ' | | |--------------------------------------------------------------------|---------|----------|----------------------|-----------|-----|----------------------|-----------|-----|----------------------|------| | PARAMETER | | M VERSIO | N | S VERSION | | | E VERSION | | | TINU | | | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | | | Supply voltage, V <sub>DD</sub> | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.6 | 4.5 | 5 | 5.5 | ٧ | | Supply voltage, VSS | | 0 | | | 0 | | | 0 | | | | High-level Input<br>voltage, V <sub>IH</sub> | 2.4 | | V <sub>CC</sub> +0.3 | 2.4 | - | V <sub>CC</sub> +0.3 | 2.4 | | V <sub>CC</sub> +0.3 | v | | Low-level input<br>voltage, V <sub>(L</sub><br>(see Notes 2 and 3) | -0.6 | | 0.8 | ~ O.6 | | 0.8 | -O.B | | 0.8 | ٧ | | Operating case<br>temperature, T <sub>C</sub> | -55 | | 125 | - 55 | | 100 | - 40 | | 85 | ۰c | 2. The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. 3. Due to input protection circuitry, the applied voltage may begin to clamp at -0.6 V. Test conditions should comprehend this occurrence. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST | | WJ4164 | | SMJ4164-20<br>M VERSION | | | דואט | |--------------------|------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------|--------|--------------|-------------------------|--|------|------| | | FANAMETEN | CONDITIONS | M VERSION MIN TYP <sup>†</sup> MAX | | MIN TYPT MAX | | | | | | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | | 2.4 | | | V | | VOL | Low-level output voltage | loL = 4.2 mA | | | 0.4 | | | 0.4 | ٧ | | Ų | Input current (leakage) | V <sub>I</sub> =0 V to 5.8 V, V <sub>DD</sub> =4.5 V<br>to 5.5 V, output open | | | ± 10 | | | ± 10 | μА | | ю | Output current (leakage) | V <sub>O</sub> = 0 V to 5.5 V,<br>V <sub>DD</sub> = 5 V,<br>CAS high | | | ±10 | | | ± 10 | μА | | 1001 | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle | | | 48 | | | 45 | mA | | I <sub>DD2</sub> § | Standby current | After 1 memory cycle,<br>RAS and CAS high | | | 7 | | | 7 | mA | | \$coa | Average refresh current | t <sub>G</sub> = minimum cycle,<br>RAS low,<br>CAS high | | | 40 | | | 37 | mA | | I <sub>DD4</sub> | Average page-mode current | t <sub>c(P)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | | 40 | | | 37 | mΑ | $<sup>^{7}</sup>$ All typical values are at $T_{C}=25\,^{\circ}\text{C}$ and nominal supply voltages. $^{4}$ Additional information on last page. $V_{1L} > -0.6 \text{ V}$ # 65.536-BIT DYNAMIC RANDOM-ACCESS MEMORY ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | ···· | | TEST | SI | <b>VJ4164</b> | -12 | SM | <b>Л</b> Ј4164 | -15 | i | |-------------------|------------------------------------------------------|---------------------------------------------------------------------------------|--------------|---------------|------|-----|------------------|------|------| | | PARAMETER | CONDITIONS | S,E VERSIONS | | | S,E | VERSI | ONS | TINU | | | | CONDITIONS | MIM | TYPT | MAX | MIN | TYP <sup>†</sup> | MAX | | | Voн | High-level output voltage | $I_{OH} = -5 \text{ mA}$ | 2.4 | | | 2.4 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | | 0.4 | V | | ų . | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V, V <sub>DD</sub> = 4.5 V<br>to 5.5 V, output open | | | ± 10 | | | ± 10 | μA | | o o | Output current (leakage) | V <sub>O</sub> = 0 V to 5.5 V,<br>V <sub>DD</sub> = 5 V,<br>CAS high | | | ± 10 | | | ± 10 | μА | | IDD1 <sup>‡</sup> | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle | i | 40 | 48 | | 35 | 45 | mA | | DD2 <sup>§</sup> | Standby current | After 1 memory cycle,<br>RAS and CAS high | | 3.5 | 5 | | 3.5 | 5 | mA | | lpp3 <sup>‡</sup> | Average refresh current | t <sub>C</sub> = minimum cycle,<br>RAS low,<br>CAS high | | 28 | 40 | | 25 | 37 | mA | | DD4 | Average page-mode current | t <sub>c(P)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | 28 | 40 | | 25 | 37 | mA | $<sup>^{\</sup>dagger}$ All typical values are at $T_C\sim25\,^{o}C$ and nominal supply voltages. $^{t}$ Additional information on last page. $^{5}$ V<sub>IL</sub> >-0.6 V. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST | | SMJ4164-20<br>S,E VERSIONS | | | |--------------------|------------------------------------------------------|---------------------------------------------------------------------------------|-----|----------------------------|-----|------| | | PARAMETER | CONDITIONS | MIN | | | UNIT | | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | 2,4 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | ν | | Ŋ | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V, V <sub>DD</sub> = 4.5 V<br>to 5.5 V, output open | | | ±10 | μΑ | | ю | Output current (leakage) | V <sub>O</sub> = 0 V to 5.5 V,<br>V <sub>DD</sub> = 5 V,<br>CAS high | | | ±10 | μΑ | | I <sub>DD1</sub> ‡ | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle | | 27 | 37 | m.A | | DD2 <sup>§</sup> | Standby current | After 1 memory cycle, RAS and CAS high | | 3.5 | 5 | mA | | ‡ £dal | Average refresh current | t <sub>c</sub> = minimum cycle,<br>RAS low,<br>CAS high | | 20 | 32 | mA | | IDD4 | Average page-mode current | t <sub>c(P)</sub> = minimum cycle,<br>FIAS low.<br>CAS cycling | | 20 | 32 | mA | $<sup>^{\</sup>dagger}$ All typical values are at $T_{C}=25\,^{\circ}C$ and nominal supply voltages. ## capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | | DIDINITIO | | 4164 | 413117 | |--------------------|---------------------------------------|-----|------|--------| | | PARAMETER | TYP | MAX | UNIT | | Ci(A) | Input capacitance, address inputs | 4 | 7 | pF | | C <sub>i(D)</sub> | Input capacitance, data input | 4 | 7 | ρF | | C <sub>i(RC)</sub> | Input capacitance strobe inputs | 8 | 10 | ρF | | C <sub>i</sub> (W) | Input capacitance, write enable input | | 10 | ρF | | Co | Output capacitance | 5 | 8 | ρF | $<sup>^\</sup>dagger$ All typical values are at TA = 25 $^{\rm o}C$ and nominal supply voltages. ## switching characteristics over recommended supply voltage range and operating free-air temperature range | PARAMETER | | TEST CONDITIONS | ALT. | SMJ4164-15<br>M VERSION | SMJ4164-20<br>M VERSION | | UNIT | |----------------------|---------------------------------------|------------------------------------------|--------|-------------------------|-------------------------|-----|--------| | | , www.t.t.eu | real combilions | SYMBOL | MIN MAX | MIN | MAX | J OAII | | t <sub>a(C)</sub> | Access time from CAS | C <sub>L</sub> = 80 pF,<br>see Figure 1 | †CAC | 100 | | 135 | ns | | t <sub>a(R)</sub> | Access time from RAS | t <sub>RLCL</sub> = MAX,<br>see Figure 1 | *RAC | 150 | | 200 | ns | | <sup>t</sup> dis(CH) | Output disable time<br>after CAS high | CL = 80 pF,<br>see Figure 1 | †OFF | 0 50 | 0 | 60 | ns | <sup>&</sup>lt;sup>‡</sup> Additional information on last page. <sup>§</sup> VIL > -0.6 V. ## SMJ4164 65,536-BIT DYNAMIC RANDOM-ACCESS MEMORY ## switching characteristics over recommended supply voltage range and operating free-air temperature range | | | | ALT. | | 164-12 | | | | |----------------------|---------------------------------------|-----------------------------------------|------------------|--------|--------|--------|--------|------| | | PARAMETER | TEST CONDITIONS | SYMBOL | S,E VE | MAX | S,E VE | RSIONS | UNIT | | | | | | INTER | (Y)ALK | rail/d | MMA | ļ | | ta(C) | Access time from CAS | C <sub>L</sub> = 80 pF,<br>see Figure 1 | tCAC | | 70 | | 85 | ns | | (R)s <sup>†</sup> | Access time from RAS | tRLCL = MAX,<br>see Figure 1 | <sup>t</sup> RAC | | 120 | | 150 | ns | | t <sub>dis(CH)</sub> | Output disable time<br>after CAS high | C <sub>L</sub> = 80 pF,<br>see Figure 1 | <sup>t</sup> OFF | 0 | 40 | 0 | 40 | ns | ## switching characteristics over recommended supply voltage range and operating free-air temperature range | | PARAMETER | TEST CONDITIONS | ALT.<br>Symbol | SMJ4164-20<br>S,E VERSION<br>MIN MAX | UNIT | |----------------------|---------------------------------------|-----------------------------------------|------------------|--------------------------------------|------| | ta(C) | Access time from CAS | C <sub>L</sub> ≃ 80 pF,<br>see Figure 1 | <sup>t</sup> CAC | 135 | ns | | t <sub>a(R)</sub> | Access time from RAS | tRLCL = MAX,<br>sea Figure 1 | tRAC | 200 | ns | | t <sub>dis(CH)</sub> | Output disable time<br>after CAS high | CL = 80 pF,<br>see Figure 1 | †OFF | 0 50 | ns | #### timing requirements over recommended supply voltage range and operating free-air temperature range | | | A1.7 | SMJ4 | 164-15 | SMJ4164-20 | | | |-----------------------|-----------------------------------------------------|------------------|------------|--------|------------|-------|------| | | PARAMETER | ALT. | M VE | RSION | M VE | RSION | UNIT | | | | SYMBOL | MIN | MAX | MIN | MAX | | | tc(P) | Page mode cycle time | tPC | 160 | | 225 | | ns | | to(rd) | Read cycle time <sup>†</sup> | †RC | 330 | | 410 | | ns | | to(W) | Write cycle time | twc | 330 | | 410 | | ПS | | <sup>t</sup> c(rdW) | Read-write/read-modify-write cycle time | †RWC | 345 | | 425 | | ns | | <sup>t</sup> w(CH) | Pulse width, CAS high (precharge time) <sup>‡</sup> | t <sub>CP</sub> | 50 | | 80 | • | пѕ | | tw(CL) | Pulse width, CAS low § | tCAS | 100 | 1,500 | 135 | 1,500 | an | | tw(RH) | Pulse width, RAS high (precharge time) | tRP | 160 | | 200 | | ns | | tw(RL) | Pulse width, RAS low¶ | (RAS | 150 | 1,500 | 200 | 1,500 | ns | | tw(W) | Write pulse width | twp | 45 | | 55 | | ns | | tı | Transition times (rise and fall) for RAS and CAS | tŢ | 3 | 20 | 3 | 20 | ns | | tsu(CA) | Column address setup time | †ASC | 0 | | 0 | | ns | | tsu(RA) | Row address setup time | tASR | 5 | | 5 | | an | | t <sub>su(D)</sub> | Data setup time | tos | 0 | | 0 | | пs | | t <sub>su(rd)</sub> | Read command setup time | †RCS | 0 | | 0 | | ns | | t <sub>su</sub> (WCH) | Write command setup time before CAS high | tCWL | 60 | | 80 | | an | | t <sub>su(WRH)</sub> | Write command setup time before RAS high | <sup>t</sup> RWL | 60 | | 80 | | ns | | th(CLCA) | Column address hold time after CAS low | †CAH | 60 | | 70 | | กร | | th(RA) | Row address hold time | †RAH | 20 | | 25 | | ns | | th(RLCA) | Column address hold time after RAS low | <sup>†</sup> AR | 95 | | 140 | | ns | | th(CLD) | Data hold time after CAS low | †DH | 70 | | 90 | | กร | | th(RLD) | Data hold time after RAS low | †DHR | 125 | | 160 | | ns | | th(WLD) | Data hold time efter W low | †DH | 50 | · | 60 | | ns | | th(CHrd) | Read command hold time after CAS high | †RCH | 0 | | 0 | | ns | | th(RHrd) | Read command hold time after RAS high | tana | 5 | | 5 | | ns | | th(CLW) | Write command hold time after CAS low | tWCH | 70 | | 90 | | ns | | th(BLW) | Write command hold time after RAS low | twcn | 125 | | 160 | | ns | | t <sub>RLCH</sub> | Delay time, RAS low to CAS high | <sup>t</sup> CSH | 150 | | 200 | | nş | | tCHRL | Delay time, CAS high to RAS low | tCRP | 0 | | , 0 | | ns | | <sup>t</sup> CLRH | Delay time, CAS low to RAS high | tRSH | 100 | | 135 | | ns | | | Delay time, CAS low to W low | | | | | | | | <sup>†</sup> CLWL | (read-modify-write cycle only) | †CMD | 60 | | 65 | | ns | | | Delay time, RAS low to CAS low | | | | | | | | †RLCL | (maximum value specified only | tRCD | 20 | 50 | 25 | 65 | ns | | | to guarantee access time) | | | | i | | | | • | Delay time, RAS low to W low | • | 110 | | 130 | | | | †RLWL | (read-modify-write cycle only) | †RWD | 1 ''' | | 130 | | ns | | | Delay time, W low to CAS | | Ţ <u>,</u> | | | | | | †WLCL | low (early write cycle) | twcs | 5 | | 5 | | ns | | trf | Refresh time interval | tref | 1 | 4 | | 4 | ms | NOTE: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, VIL max and VIH min must be met at the 10% and 90% points. $<sup>^{\</sup>dagger}$ All cycle times assume $t_{\xi}=5$ ns. <sup>&</sup>lt;sup>‡</sup> Page mode only. Fige mode only. In a read-modify-write cycle, t<sub>CLWL</sub> and t<sub>sufWCH</sub>, must be observed. Depending on the user's transition times, this may require additional CAS low time tw<sub>(CL)</sub>. This applies to page mode read-modify-write also. In a read-modify-write cycle, t<sub>RLWL</sub> and t<sub>sufWRH1</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time ltw(RL)1. ## SMJ4164 65.536-BIT DYNAMIC RANDOM-ACCESS MEMORY ## timing requirements over recommended supply voltage range and operating free-air temperature range | · | | i | SMJ4 | 164-12 | SMJ4 | 164-15 | | |-----------------------|--------------------------------------------------|------------------|--------|--------|-------|---------------|------| | | PARAMETER | ALT. | S.E VE | RSIONS | S,E V | ERSIONS | UNIT | | | | SYMBOL | MIN | MAX | MIN | MAX | | | t <sub>c(P)</sub> | Page mode cycle time | tPC | 130 | | 160 | | пѕ | | tc(rd) | Read cycle time <sup>†</sup> | <sup>t</sup> RC | 230 | | 260 | | ns | | tc(W) | Write cycle time | tWC | 230 | | 260 | | ns | | <sup>t</sup> c(rdW) | Read-write/read-modify-write cycle time | <sup>t</sup> BWC | 260 | | 285 | | nş | | tw(CH) | Pulse width, CAS high (precharge time) ‡ | †CP | 50 | | 50 | | ns | | tw(CL) | Pulse width, CAS low <sup>5</sup> | tCAS | 70 | 10,000 | 85 | 10,000 | nş | | tw(RH) | Pulse width, RAS high (precharge time) | tgp | 80 | | 100 | | nş | | tw(RL) | Pulse width, RAS low | †RAS | 120 | 10,000 | 150 | 10,000 | ап | | tw(W) | Write pulse width | twp | 40 | | 45 | | ns | | tt | Transition times (rise and fall) for RAS and CAS | t <sub>T</sub> | 3 | 50 | 3 | 50 | ns | | t <sub>su(CA)</sub> | Column address sotup time | TASC | -5 | | -5 | <del></del> - | กร | | f <sub>SU</sub> (RA) | Row address setup time | †ASR | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Data setup time | tos | 0 | | 0 | | na | | tsu(rd) | Read command setup time | tRCS | 0 | | 0 | | ns | | ¹su(WCH) | Write command setup time before CAS high | †CWL | 50 | | 50 | - | ns | | t <sub>su</sub> (WRH) | Write command setup time before RAS high | TRWL | 50 | | 50 | | ns | | thickeal | Column address hold time after CAS low | <sup>t</sup> CAH | 40 | | 45 | | ກຣ | | th(BA) | Row address hold time | t <sub>RAH</sub> | 15 | _ | 20 | | ns | | th(RLCA) | Column address hold time after RAS low | ₹AR | 85 | | 95 | | ns | | th(CLD) | Data hold time after CAS low | ₹DH | 40 | | 45 | | us . | | th(RLD) | Data hold time after RAS low | <sup>t</sup> DHR | 85 | | 95 | | пв | | th(WLD) | Data hold time after W low | t <sub>DH</sub> | 40 | | 45 | | ns | | th(CHrd) | Read command hold time after CAS high | tRCH | 0 | | 0 | | ns | | th(RHrd) | Read command hold time after RAS high | tran | 5 | | 5 | | ns | | th(CLW) | Write command hold time after CAS low | tWCH | 40 | | 45 | | ns | | th(RLW) | Write command hold time after RAS low | twcn | 85 | | 95 | | ns · | | <sup>t</sup> RLCH | Delay time, RAS low to CAS high | †CSH | 120 | | 150 | | nş | | †CHRL | Delay time, CAS high to RAS low | tcae | 0 | | 0 | | nş | | †CLAH | Delay time, CAS low to RAS high | tRSH | 60 | | 100 | | ns | | ****** | Delay time, CAS low to W low | • • • • • | 40 | | 60 | | ns | | tCLWL | (read-modify-write cycle only) | tCWD | 40 | | - 60 | | 118 | | | Delay time, RAS low to CAS low | | | | | | | | †RLCL | (maximum value specified only | <sup>t</sup> RCD | 15 | 50 | 20 | 65 | กร | | | to guarantee access time) | | | | | | | | 450.140 | Delay time, RAS low to W low | 101140 | DF | | 100 | | | | 1RLWL | (read-modify-write cycle only) | ‡RWD | 85 | | 100 | | ns | | **** | Delay time, W low to CAS | • | T | | F | | | | ₩LCL | low (early write cycle) | twcs | -5 | | ~5 | | ns | | t <sub>rf</sub> | Refresh time interval | t <sub>REF</sub> | | 4 | | 4 | ms | NOTE: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>II,</sub> max and V<sub>IH</sub> min must be met at the 10% and 90% points. $<sup>^{\</sup>dagger}$ All cycle times assume $t_{\uparrow}=5$ ns. Page mode only. In a read-modify-write cycle, t<sub>CLWL</sub> and t<sub>SU(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>W(CL)</sub>). This applies to page mode read-modify-write also. In a read-modify-write cycle, t<sub>RLWL</sub> and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>w(RL)</sub>). #### timing requirements over recommended supply voltage range and operating free-air temperature range | | | ALT. | SMJ4164- | 20 | |-----------------------|--------------------------------------------------|------------------|------------|---------| | | PARIAMETER | | S,E VERSIO | NS UNIT | | | | SYMBOL | MIN: M. | AX | | t <sub>c(P)</sub> | Page mode cycle time | †PC | 206 | ns | | tc(rd) | Read cycle time <sup>†</sup> | †RC | 326 | ns | | to(W) | Write cycle time | twc | 326 | ns | | t <sub>c(rdW)</sub> | Read-write/read-modify-write cycle time | †RWC | 345 | ns | | <sup>t</sup> w(CH) | Pulse width, CAS high (precharge time) ‡ | tCP | 80 | ns | | Tyv(CL) | Pulse width, CAS low 5 | tCAS | 135 10,0 | 00 ns | | tw(RH) | Pulse width, RAS high (precharge time) | tRP | 120 | ns | | <sup>‡</sup> w(BL) | Pulse width, RAS low | †RAS | 200 10,0 | 00 ns | | t <sub>W</sub> (W) | Write pulse width | twp | 55 | ns | | tt | Transition times (rise and fall) for RAS and CAS | tŢ | 3 | 50 ns | | tsu(CA) | Column address setup time | †ASC | -5 | пѕ | | tsu(RA) | Row address setup time | †ASR | 0 | ns | | t <sub>su(D)</sub> | Data setup time | tps | 0 | ns | | t <sub>su(rd)</sub> | Read command setup time | tRCS | 0 | ns | | t <sub>su</sub> (WCH) | Write command setup time before CAS high | tcWL | 60 | ns | | t <sub>su</sub> (WRH) | Write command setup time before RAS high | tRWL | 60 | пѕ | | th(CLCA) | Column address hold time after CAS low | tCAH | 55 | ns | | th(RA) | Row address hold time | †RAH | 25 | пѕ | | th(ALCA) | Column address hold time after RAS low | tAR | 120 | ns | | th(CLD) | Data hold time after CAS low | †DH | 55 | ns | | th(RLD) | Data hold time after RAS low | †DHR | 145 | ns | | th(WLD) | Data hold time after W low | <sup>t</sup> DH | 55 | ns | | th(CHrd) | Read command hold time after CAS high | <sup>†</sup> RCH | 0 | ns | | th(AHrd) | Read command hold time after RAS high | <sup>t</sup> RRH | 5 | an | | th(CLW) | Write command hold time after CAS low | ¹WCH | 55 | វាទ | | th(RLW) | Write command hold time after RAS low | twcn | 145 | , ns | | †RLCH | Delay time, RAS low to CAS high | †CSH | 200 | กร | | tCHRL | Delay time, CAS high to RAS low | tCRP | 0 | ng | | <sup>†</sup> CLRH | Delay time, CAS low to RAS high | trsh | 135 | กร | | | Delay time, CAS low to W low | | 65 | | | *CLWL | (read-modify-write cycle only) | tCMD | 99 | ns | | | Delay time, RAS low to CAS low | <u> </u> | | | | <sup>t</sup> RLCL | (maximum value specified only | †RCD | 25 | 65 ns | | | to guarantee access time) | | | | | • | Delay time, RAS low to W low | | 130 | | | <sup>t</sup> RLWL | (read-modify-write cycle only) | <sup>t</sup> RWD | 130 | ns | | | Delay time, W low to CAS | | | | | †WLCL | low (early write cycle) | twcs | -5 | nş | | trf | Refresh time interval | TREF | | 4 ms | NOTE: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>IL</sub> max and V<sub>IH</sub> min must be met at the 10% and 90% points. $<sup>^{\</sup>dagger}$ All cycle times assume $t_{\uparrow} = 5$ ns. <sup>&</sup>lt;sup>‡</sup> Page mode only. In a read-modify-write cycle, totwt, and tsufwich; must be observed. Depending on the user's transition times, this may require additional CAS low time (tw/Ct\_1). This epplies to page mode read-modify-write also. In a read-modify-write cycle, truw and t<sub>sulWRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (tw/RL). ## PARAMETER MEASUREMENT INFORMATION FIGURE 1 - LOAD CIRCUIT ## read cycle timing early write cycle timing ## write cycle timing <sup>†</sup> The enable time (t<sub>en)</sub> for a write cycle is equal in duration to the access time from CAS (t<sub>el</sub>(c)) in a read cycle; but the active levels at the output are invalid. RAS CAS $\overline{\mathbf{w}}$ D Q read-write/read-modify-write cycle timing page-mode read cycle timing Dynamic RAM and Memory Support Devices 4-59 are not violated. TMS4164, SMJ4164 65,536-BIT DYNAMIC RANDOM-ACCESS MEMORY Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. - Single +5-V Supply (10% Tolerance) - JEDEC Standardized Pin Out - Upward Pin Compatible with TMS4164 (64K Dynamic RAM) - Performance Ranges: | | ACCESS | ACCESS | READ | |--------------|---------|---------|---------| | <b>\</b> | TIME | TIME | OR ' | | DEVICE | ROW | COLUMN | WRITE | | | ADDRESS | ADDRESS | CYCLE | | | (MAX) | (MAX) | (MIN) | | TMS4256-10 | 100 ns | 50 ns | 200 ns | | TMS4257-10 | 100 118 | 50 118 | 200 118 | | TM\$4256-12 | 120 ns | 60 ns | 230 ns | | _TMS4257-12_ | 120 ns | OU IIS | 230 HS | | TMS4256-15 | 150 ns | 75 ns | 260 ns | | TMS4257-15 | 150 08 | / 3 IIS | 200 118 | | TMS4256-20 | 200 ns | 100 ns | 330 ns | | TMS4257-20 | 200 115 | 100 ns | 330 118 | TMS4256, TMS4257 . . . JL OR NL PACKAGE (TOP VIEW) | PIN NOMENCLATURE | | | | | | |------------------|-----------------------|--|--|--|--| | A0-A8 | Address Inputs | | | | | | CAS | Column Address Strobe | | | | | | D | Data-In | | | | | | a | Data-Out | | | | | | RAS | Row Address Strobe | | | | | | w | Write Fnable | | | | | | VDD | +5-V Supply | | | | | | VSS | Ground | | | | | - Long Refresh Period . . . 4 ms (MAX) - Low Refresh Overhead Time . . . As Low As 1.3% of Total Refresh Period - On-Chip Substrate Blas Generator - All Inputs, Outputs, and Clocks Fully TTL Compatible - 3-State Unlatched Output - Common I/O Capability with "Early Write" Feature - Page ('4256) or Nibble-Mode ('4257) Options for Faster Access Operation - Power Dissipation As Low As: Operating . . . 225 mW (TYP) Standby . . . 12.5 mW (TYP) - RAS-Only Refresh Mode - Hidden Refresh Mode - CAS-Before-RAS Refresh Mode (Optional) - Available with MIL-STD-883B Processing and L(0°C to 70°C), E(-40°C to 85°C), or S(-55°C to 100°C) Temperature Ranges in the Future #### description The '4256 and '4257 are high-speed, 262,144-bit dynamic random-access memories, organized as 262,144 words' of one bit each. They employ state-of-the-art SMOS (scaled MOS) N-channel double-level polysilicon gate technology for very high performance combined with low cost and improved reliability. These devices feature maximum RAS access times of 100 ns, 120 ns, 150 ns, or 200 ns. Typical power dissipation is as low as 225 mW operating and 12.5 mW standby. New SMOS technology permits operation from a single + 5-V supply, reducing system power supply and decoupling Texas Instruments Dynamic RAM and Memory Support Devices requirements, and easing board layout. $I_{DD}$ peaks are 150 mA typical, and a -1-V input voltage undershoot can be tolerated, minimizing system noise considerations. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All address and data-in lines are latched on chip to simplify system design. Data-out is unlatched to allow greater system flexibility. The '4256 and '4257 are offered in a 16-pin dual-in-line ceramic or plastic package and are guaranteed for operation from 0°C to 70°C. These packages are designed for insertion in mounting-hole rows on 300 mil (7,62 mm) centers. #### operation #### address (A0 through A8) Eighteen address bits are required to decode 1 of 262,144 storage cell locations. Nine row-address bits are set up on pins A0 through A8 and latched onto the chip by the row-address strobe $(\overline{RAS})$ . Then the nine column-address bits are set up on Pins A0 through A8 and latched onto the chip by the column-address strobe $(\overline{CAS})$ . All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the column decoder and the input and output buffers. #### write enable (W) The read or write mode is selected through the write enable $\overline{(W)}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ , data-out will remain in the high-impedance state for the entire cycle permitting common I/O operation. #### data-in (D) Data is written during a write or read-modify write cycle. Depending on the mode of operation, the falling edge of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ strobes data into the on-chip data latch. This latch can be driven from standard TTL circuits without a pull-up resistor. In an early-write cycle, $\overline{\text{W}}$ is brought low prior to $\overline{\text{CAS}}$ and the data is strobed in by $\overline{\text{CAS}}$ with setup and hold times referenced to this signal. In a delayed write or read-modify write cycle, $\overline{\text{CAS}}$ will already be low, thus the data will be strobed in by $\overline{\text{W}}$ with setup and hold times referenced to this signal. #### data-out (Q) The three-state output buffer provides direct TTL compatibility (no pull-up resistor required) with a fan-out of two Series 74 TTL loads. Data-out is the same polarity as data-in. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle the output goes active after the access time interval $t_{a(C)}$ that begins with the negative transition of $\overline{CAS}$ as long as $\underline{t_{a(R)}}$ is satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{CAS}$ is low; $\overline{CAS}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output will follow the sequence for the read cycle. #### refresh A refresh operation must be performed at least once every four milliseconds to retain data. This can be achieved by strobing each of the 256 rows (AO-A7). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\parallel}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified pre-charge period, similar to a " $\overline{\text{RAS}}$ -only" refresh cycle. #### CAS-before-RAS refresh (optional) The optional CAS-before-RAS refresh is utilized by bringing CAS low earlier than RAS (see parameter tCLRL) and holding it low after RAS falls (see parameter tRLCHR). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. For devices with this option, the external address is also ignored during the hidden refresh cycles. ## TMS4256, TMS4257 262.144-BIT DYNAMIC RANDOM-ACCESS MEMORIES #### page-mode (TMS4256) Page-mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to sotup and strobe sequential row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by $t_{W(RL)}$ , the maximum RAS low pulse width. For example, with a minimum cycle time $(t_{C(P)} = 100 \text{ ns})$ approximately 100 of the 512 columns specified by column A0 to column A8 can be accessed. Row A8 provided in the first page cycle, specifies which group of 512 columns, out of the 1024 internal columns is to be paged. #### nibble-mode (TMS4257) Nibble-mode operation allows high-speed serial read, write, or read-modify-write access of 1 to 4 bits of data. The first bit is accessed in the normal manner with read data coming out at t<sub>a(C)</sub> time. The next sequential nibble bits can be read or written by cycling CAS while RAS remains low. The first bit is determined by the row and column addresses, which need to be supplied only for the first access. Row A8 and column A8 provide the two binary bits for initial selection, with row A8 being the least significant address. Thereafter, the falling edge of CAS will access the next bit of the circular 4-bit nibble in the following sequence: In nibble-mode, all normal memory operations (read, write, or ready-modify-write) may be performed in any desired combination. #### power-up To achieve proper device operation, an initial pause of 200 $\mu s$ is required after power up followed by a minimum of eight initialization cycles. #### logic symbol<sup>†</sup> <sup>1</sup> This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. ## TMS4256, TMS4257 262,144-BIT DYNAMIC RANDOM ACCESS MEMORIES #### functional block diagram RAS CAS TIMING AND CONTROL ROW 32K ARRAY 32K ARRAY DECODE RO₩ 256 SEKSE AMPS 256 SERSE AMPS ADURESS BUFFERS BOW DATA [8] 32K ARRAY 32K ARRAY DECODE REG BUFFERS COLUMN DECODE 1 of 4 SELEC DATA TION DUT ROW 32K ARRAY 32K ARRAY AZ REG COLUMN DECODE ADDRESS BUFFERS 256 SENSE AMPS 256 SENSE AMPS 185 BDW 32K ARRAY 32K ARRAY DECODE COLUMN RNW ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Voltage on any pin including VDD supply (see Note 1) | -1 V to 7 V | |------------------------------------------------------|-------------| | Short circuit output current | 50 mA | | Power dissipation | ,, 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range68 | °C to 150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |------------------------------------------------|-----|-----|----------------------|------| | Supply voltage, V <sub>DD</sub> | 4.5 | 5 | 5.5 | V | | Supply voltage, VSS | | 0 | | V | | High-level input voltage, VIH | 2.4 | | V <sub>DD</sub> +0.3 | V | | Low-level input voltage, VIL (see Note 2) | -1 | | 0.8 | ٧ | | Operating free-air temperature, T <sub>A</sub> | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as maximum, is used in this data sheet for logic voltage levels only. # TMS4256, TMS4257 262,144-BIT DYNAMIC RANDOM-ACCESS MEMORIES ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER TEST CONDITIONS | | TMS4256-10<br>TMS4257-10 | | | TMS4256-12<br>TMS4257-12 | | | UNIT | |------------------|------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------|-----|------|--------------------------|------|------|------------| | l . | | CONDITIONS | | TYP | MAX | MIN | TYP1 | MAX | 1 | | ∨он | High-level output voltage | l <sub>OH</sub> = -5 mA | 2.4 | | | 2.4 | | | V | | VOL | Low-level output voltage | loL = 4.2 mA | L | | 0.4 | | | 0.4 | V | | IJ | input current (leakage) | V <sub>I</sub> =0 V to 5.8 V, V <sub>DD</sub> = 5 V,<br>All other pins = 0 V to 5.8 V | | | ± 10 | | | ± 10 | μA | | ΙD | Output current (leakage) | V <sub>O</sub> = 0 V to 5.5 V,<br>V <sub>DD</sub> = 5 V,<br>CAS high | | | ± 10 | | | ± 10 | μ <b>Α</b> | | DD1 | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle | | 75 | TBD | | 65 | TBD | mA | | I <sub>DD2</sub> | Standby current | After 1 memory cycle, RAS and CAS high | | 2.5 | 5 | '- | 2.5 | 5 | mA | | 1DD3 | Average refresh current | t <sub>C</sub> = minimum cycle,<br>RAS low,<br>CAS high | | 60 | TBD | | 50 | TBD | mA | | <sup>J</sup> DD4 | Average page-mode current | t <sub>C(P)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | 50 | TBD | | 40 | TBD | :<br>mA | | <sup>I</sup> DD5 | Average nibble-mode current | t <sub>C[N]</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | 45 | TBD | | 35 | TBD | mA | $<sup>^{\</sup>dagger}$ All typical values are at $T_A=25\,^{\circ}\text{C}$ and nominal supply voltages. | PARAMETER | | PARAMETER TEST CONDITIONS | | TMS4256-15<br>TMS4257-15 | | TMS4256-20<br>TMS4257-20 | | | UNIT | |------------------|------------------------------------------------------|----------------------------------------------------------------------------------------|-----|--------------------------|------|--------------------------|------------------|------|------| | | i | CONDITIONS | MIN | TYP <sup>1</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | | | Voн | High-level output voltage | 10H = -5 mA | 2.4 | | | 2.4 | | | | | Vol | Low-level output voltage | I <sub>QL</sub> = 4.2 mA | | | 0.4 | | | 0.4 | V | | ŋ | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V, V <sub>DD</sub> = 5 V,<br>All other pins = 0 V to 5.8 V | | | ± 10 | | | ±10 | μА | | ю | Output current (leakage) | V <sub>O</sub> = 0 V to 5.5 V,<br>V <sub>OD</sub> = 5 V,<br>CAS high | | • | ± 10 | | | ± 10 | μА | | וססי | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle | | 55 | TBD | | 45 | TBD | mA | | I <sub>DD2</sub> | Standby current | After 1 memory cycle,<br>RAS and CAS high | | 2.5 | 5 | | 2.5 | 5 | mΑ | | I <sub>DD3</sub> | Average refresh current | t <sub>C</sub> = minimum cycle,<br>RAS low,<br>CAS high | | 45 | TBD | | 35 | TED | mA | | I <sub>DD4</sub> | Average page-mode current | t <sub>C(P)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | 35 | TBD | | 25 | TBD | mΑ | | IDD5 | Average nibble-mode current | t <sub>C(N)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | 30 | TBD | | 20 | TBD | mΑ | $<sup>^</sup>f$ All typical values are at $T_{\mbox{\scriptsize A}}~=~25\,^{\circ}\mbox{\scriptsize C}$ and nominal supply voltages. ## TMS4256, TMS4257 262.144-BIT DYNAMIC RANDOM-ACCESS MEMORIES capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | | PARAMETER | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|------------| | Ci(A) | Input capacitance, address inputs | 4 | 7 | pF | | C <sub>i(D)</sub> | Input capacitance, data input | . 4 | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance strobe inputs | 8 | 10 | ₽ <b>F</b> | | C <sub>i(W)</sub> | Input capacitance, write enable input | 8 | 10 | pF | | Co | Output capacitance | . 5 | 10 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A}\,=\,25\,^{\circ}\text{C}$ and nominal supply voltages. ## switching characteristics over recommended supply voltage range and operating free-air temperature range | PARAMETER | | TEST CONDITIONS | ALT.<br>SYMBOL | TMS4256-10<br>TMS4257-10 | | 0 TMS4267-12 | | UNIT | |----------------------|---------------------------------------|----------------------------------------------------------------------------------|------------------|--------------------------|-----|--------------|-----|------| | | | | | MIN | MAX | MIN | MAX | | | ₹a(C) | Access time from CAS | t <sub>RLCL</sub> ≥MAX, C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL getes | †CAC | | 50 | | 60 | ns | | ta(R) | Access time from RAS | tRLCL = MAX, CL = 100 pF<br>Load = 2 Series 74 TTL gates | <sup>‡</sup> RAC | | 100 | | 120 | ns | | <sup>t</sup> dis(CH) | Output disable time<br>after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL getes | <sup>†</sup> OFF | 0 | 30 | 0 | 30 | пв | | | PARAMETER TEST CONDITIONS | | ALT.<br>SYMBOL | TMS425 | | | | UNIT | |----------------------|------------------------------------|----------------------------------------------------------------------------------|------------------|--------|-----|-----|-----|------| | | | ' | BIINBOL | MIN | MAX | MIN | MAX | L | | ta(C) | Access time from CAS | t <sub>RLCL</sub> ≥MAX, C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | †CAC | | 75 | | 100 | пѕ | | ta(R) | Access time from RAS | tRLCL = MAX, CL = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>t</sup> RAC | | 150 | | 200 | ns | | <sup>t</sup> dis(CH) | Output disable time after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | †0FF | ٥ | 30 | 0 | 35 | វាន | # TMS4256, TMS4257 262,144-BIT DYNAMIC RANDOM-ACCESS MEMORIES timing requirements over recommended supply voltage range and operating free-air temperature range | | | ALT. | | 256-10 | | 256-12 | | |----------------------|--------------------------------------------------|------------------|--------------------------------------------------|--------|-------------|-------------|----------| | | PARAMETER | SYMBOL | TMS4 | 257-10 | TMS4 | 257-12 | UNI | | | | 31HIOOL | MIN | MAX | MIN | MAX | | | t <sub>c(P)</sub> | Page-mode cycle time (read or write cycle) | tpc | 100 | | 120 | | nş | | t <sub>c(PM)</sub> | Page-mode cycle time (read-modify-write cycle) | tPCM | 135 | | 165 | | nş | | t <sub>c(rd)</sub> | Read cycle time † | t <sub>R</sub> C | 200 | | 230 | | ns | | t <sub>c</sub> (W) | Write cycle time | twc | 200 | | 230 | | ns | | tc(rdW) | Read-write/read-modify-write cycle time | tRWC | 235 | | 270 | | ns | | tw(CH)P | Pulse duration, CAS high (page mode) | tCP | 40 | | 50 | | ns | | tw(CH) | Pulse duration, CAS high (non-page mode) | <sup>t</sup> CPN | 40 | | 50 | | ns | | tw(CL) | Pulse duration, CAS low <sup>‡</sup> | tCAS . | 50_ | 10,000 | 60 | 10,000 | ns | | t <sub>w</sub> (RH) | Pulse duration, RAS high (precharge time) | t <sub>RP</sub> | 90 | | 100 | | ns | | tw(RL) | Pulse duration, RAS low § | TRAS | 100 | 10,000 | 120 | 10,000 | ns | | tw(W) | Write pulse duration | twp | 35 | | 40 | | nş | | t <sub>t</sub> _ | Transition times (rise and full) for RAS and CAS | t <del>y</del> | 3 | 50 | 3 | 50 | пѕ | | tsu(CA) | Column address setup time | †ASC | 0 | | 0 | | ns | | tsu(RA) | Row address setup time | tASR | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Data setup time | †DS | 0 | | 0 | | ns | | tsu(rd) | Read command setup time | <sup>t</sup> RCS | 0 | | 0 | | ПS | | t <sub>su(WCL)</sub> | Early write command setup time<br>before CAS low | †wcs | 0 | | 0 | | ńs | | †su{WCH} | Write command setup time before CAS high | tCWL | 30 | | 40 | | ns | | t <sub>su(WRH)</sub> | Write command setup time before RAS high | tawr | 30 | | 40 | | ns | | th(CLCA) | Column address hold time after CAS low | tCAH | 20 | | 20 | | пѕ | | th(RA) | Row address hold time | tRAH | 15 | | 15 | | ns | | th(RLCA) | Column address hold time after RAS low | <sup>t</sup> AR | 70 | | BO | | ns | | th(CLD) | Data hold time after CAS low | tDH | 30 | | 35 | | лѕ | | th(RLD) | Data hold time after RAS low | tDHR | 80 | | 95 | | ns | | th(WLD) | Data hold time after W low | tDH | 30 | | 35 | | ns | | th(CHrd) | Read command hold time after CAS high | tRCH | <del> </del> | | 0 | <del></del> | ns | | th(BHrd) | Read command hold time after RAS high | TRAH | 10 | | 10 | | ns | | th(CLW) | Write command hold time after CAS low | twch | 30 | | 35 | | ns | | th(RLW) | Write command hold time after RAS low | twcn | 80 | | 95 | | пѕ | | †RLCHR | Delay time, RAS low to CAS high | <sup>t</sup> CHR | 20 | | 25 | | กร | | tRLCH | Delay time, RAS low to CAS high | tcsH | 100 | | 120 | - | ns | | *CHRL | Delay time, CAS high to RAS low | tCBP | 0 | | 0 | - | пѕ | | tCLRH | Delay time, CAS low to RAS high | TRSH | 50 | | 60 | | пв | | tCLRL | Delay time, CAS low to RAS low1 | tCSR | 20 | | 25 | | ns | | CLIN | Delay time, CAS low to W low | Guil | <del> </del> | | | | | | tCLWL | (read-modify-write cycle only) | tCWD | 50 | | 50 | | an | | - | Delay time, RAS low to CAS low | <del></del> | + | | <del></del> | | ├─ | | *RLCL | (maximum value specified only | tRCD | 25 | 50 | 25 | 60 | лs | | THECE | to guarantee access time) | INCO | 2 | - | ~~ | 00 | l ''' | | | Delay time, RAS low to W low | | + | | | | $\vdash$ | | <sup>†</sup> RLWL | (read-modify-write cycle only) | <sup>t</sup> RWD | 100 | | 120 | | រាទ | | trf | Refresh time interval | tref | + | 4 | | 4 | ms | NOTE: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>IL</sub> max and V<sub>IH</sub> min must be met at the 10% and 90% points. $<sup>^{\</sup>dagger}$ All cycla times assume $t_{t}=5~\mathrm{ns}.$ this aread-modify-write cycle, total and t<sub>suf(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time {t<sub>w(CL)</sub>}. This applies to page-mode read-modify-write also. In a read-modify-write cycle, t<sub>RLWL</sub> and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (fuller). <sup>1</sup> CAS before RAS refresh only. # TMS4256, TMS4257 262.144-BIT DYNAMIC RANDOM-ACCESS MEMORIES timing requirements over recommended supply voltage range and operating free-air temperature range | | PARAMETER | ALT. | | 1258-15<br>1257-15 | l | 1256-20<br>1257-20 | UNIT | |-----------------------|--------------------------------------------------|------------------|-----|--------------------|-----|--------------------|----------| | | | SYMBOL | MIN | MAX | MIN | MAX | | | t <sub>C</sub> (P) | Page-mode cycle time (read or write cycle) | tPC | 145 | | 190 | | ns | | t <sub>c</sub> (PM) | Page-mode cycle time (read-modify-write cycle) | <sup>†</sup> PCM | 190 | | 245 | | ns | | tc(rd) | Read cycle time † | †RC | 260 | | 330 | | ns | | to(W) | Write cycle time | tWC | 260 | | 330 | | ns | | to(rdW) | Read-write/read-modify-write cycle time | tRWC | 305 | | 370 | | nş. | | tw(CH)P | Pulse duration, CAS high (page mode) | †CP | 60 | | 80 | | n\$ | | tw(CH) | Pulse duration, CAS high (non-page mode) | <sup>†</sup> CPN | 60 | | 80 | | ns | | tw(CL) | Pulse duration, CAS low <sup>‡</sup> | tCAS | 75 | 10,000 | 100 | 10,000 | n\$ | | t <sub>w</sub> (RH) | Pulse duration, RAS high (precharge time) | tgp | 100 | | 120 | | ns | | t <sub>W</sub> (RL) | Pulse duration, RAS low § | tRAS_ | 150 | 10,000 | 200 | 10,000 | пѕ | | tw(W) | Write pulse duration | twp | 45 | | 55 | | ns | | tt | Transition times (rise and fall) for RAS and CAS | t <sub>T</sub> | 3 | 50 | 3 | 50 | ns | | t <sub>su(CA)</sub> | Column address setup time | †ASC | 0 | | 0 | | ns | | t <sub>su(RA)</sub> | Row address setup time | <sup>t</sup> ASR | 0 | | 0 | | nş | | t <sub>su(D)</sub> | Data satup time | tDS | 0 | | 0 | | ns | | †su(rd) | Read command setup time | †RCS | 0 | | 0 | | пѕ | | t <sub>su(WCL)</sub> | Early write command setup time | ¹wcs | 0 | | 0 | | ns | | SULVICE! | before CAS low | -WC5 | | | | | 1113 | | t <sub>su</sub> (WCH) | Write command setup time before CAS high | †CWL | 45 | | 60 | | ns | | tsu(WAH) | Write command setup time before RAS high | tRWL | 45 | | 60 | | ns | | th(CLCA) | Column address hold time after CAS low | <sup>‡</sup> ÇAH | 25 | | 45 | | ns | | th(BA) | Row address hold time | HAR | 15 | | 20 | | ns | | th(RLCA) | Column address hold time after RAS low | TAR | 100 | | 145 | | រាន | | †h(CLD) | Data hold time after CAS low | †DH | 45 | | 55 | | ns | | th(RLD) | Data hold time after RAS low | tohn . | 120 | | 155 | | ns | | <sup>t</sup> h(WLD) | Data hold time after W low | ₹DH | 45 | | 55 | | ns | | th(CHrd) | Read command hold time after CAS high | . tRCH | 0 | | 0 | | ns | | th(RHrd) | Read command hold time efter RAS high | TRRH | 10 | | 15 | | ភទ | | th(CLW) | Write command hold time after CAS low | tWCH_ | 45 | | 55 | | лs | | th(RLW) | Write command hold time after RAS low | <sup>1</sup> WCR | 120 | | 155 | | ns | | tRLCHR | Delay time, RAS low to CAS high | tCHR | 30 | | 35 | | กร | | tRLCH | Dalay time, RAS low to CAS high | tcsH | 150 | | 200 | | пs | | tCHBL | Delay time, CAS high to RAS low | †CBP | 0 | | 0 | | ns | | tCLRH . | Delay time, CAS low to RAS high | <sup>t</sup> RSH | 75 | | 100 | | กร | | †CLRL | Delay time, CAS law to RAS low | tCSR | 30 | | 35 | | ns | | | Delay time, CAS low to W low | | 70 | | 90 | | | | *CLWL | (read-modify-write cycle only) | tCMD | | | | | ns | | | Delay time, RAS low to CAS low | | | | | | | | tRLCL. | (maximum value specified only | <sup>t</sup> RCD | 25 | 75 | 30 | 100 | ns | | | to guarantee access timel | | | | l | | } | | | Delay time, RAS low to W low | 45-1 | 1 | | 475 | | <b>_</b> | | tRLWL | fread-modify-write cycle only) | tRWD | 145 | | 175 | | ns | | <sup>t</sup> rf | Refresh time interval | †HEF | 1 | 4 | | 4 | ms | NOTE: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>L</sub> max and V<sub>H</sub> min must be met at the 10% and 90% points. 11 <sup>&</sup>lt;sup>†</sup> All cycle times assume t<sub>T</sub> = 5 ns. <sup>&</sup>lt;sup>2</sup> In a read-modify-write cycle, t<sub>CLWL</sub> and t<sub>sufWCHI</sub> must be observed. Depending on the user's transition times, this may require additional CAS law time [t<sub>WlCLi</sub>). This epplies to page-mode-read-modify-write elso. In a read-modify-write cycle, tal we and t<sub>sut</sub>want must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>w(RL)</sub>). <sup>(</sup>t<sub>W(RL)</sub>). 1 CAS before RAS refresh option only. ## NIBBLE MODE CYCLE switching characteristics over recommended supply voltage range and operating free-air temperature range (unless otherwise noted) | PARAMETER | ALT. | ALT. TMS4257-10 TMS | | | | | | |-----------------------------------------|--------|---------------------|----|-----|-----|------|--| | PARAMETER | SYMBOL | | AX | MIN | MAX | UNIT | | | ta(CN) Nibble mode access time from CAS | *NCAC | 25 | | 30 | | ns | | | | • | ALT. | TMS4 | 257-15 | TMS4 | UNIT | | | |--------|----------------------------------|--------|---------|--------|------|------|------|--| | | PARAMETER | SYMBOL | MIN MAX | | MIN | MAX | UNIT | | | ta(CN) | Nibble mode access time from CAS | †NCAC | 40 | | 50 | | ns | | timing requirements over recommanded supply voltage range and operating free-air temperature range (unless otherwise noted) | | DA DALACTED | . ALT. | TMS4 | TMS4257-10 | | TMS4257-12 | | |------------------------|------------------------------------------------------|---------------------|------|------------|-----|------------|--------------| | 1 | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNIT | | tc(N) | Nibble mode cycle time | <sup>†</sup> NC | 50 | | 60 | | | | te(rdWN) | Nibble mode read-modify-write cycle time | INRMW | 70 | | 85 | | | | †CLRHN | Nibble mode delay time, CAS low to RAS high | <sup>t</sup> NRSH | 25 | | 30 | | ) | | *CLWLN | Nibble mode delay time, CAS to W delay | 1NCWD | 20 | | 25 | | ns | | ¹w(CLN) | Nibble mode pulse duration, CAS low | <sup>t</sup> NÇAS | 25 | | 30 | | ) " <u>"</u> | | Tw(CHN) | Nibble mode pulse duration, CAS high | †NCP | 15 | | 20 | | | | t <sub>su</sub> (WCHN) | Nibble mode write command setup time before CAS high | <sup>t</sup> NCWL . | '20 | | 25 | | | timing requirements over recommended supply voltage range and operating free-air temperature range (unless otherwise noted) | | DAGAMETED | ALT. | TMS4 | 257-15 | TMS42 | UNIT | | |-----------------------|---------------------------------------------|--------|------|--------|-------|------|------| | 1 | PARAMETER _ | SYMBOL | MIN | MAX | MIN | MAX | ONIT | | t <sub>C</sub> (N) | Nibble mode cycle time | tNC | 75 | | 90 | | | | t <sub>C</sub> (rdWN) | Nibble mode read-modify-write cycle time | tnrmw | 105 | | 130 | | | | <sup>†</sup> CLRHN | Nibble mode delay time, CAS low to RAS high | INRSH | 40 | | 50 | | | | *CLWLN | Nibble mode delay time, CAS to W delay | ₹NÇWD | 30 | | 40 | | ns | | tw(CLN) | Nibble mode pulse duration, CAS low . | INCAS | 40 | | 50 | | 113 | | tw(CHN) | Nibble mode pulse duration, CAS high | tNCP | 25 | | 30 | | | | • | Nibble mode write command setup | tarmen | 35 | | 45 | | | | tsu(WCHN) | time before CAS high | †NCWL | 33 | | 40 | | _ | # read cycle timing ## early write cycle timing write cycle timing RAS $V_{\text{IL}}$ CAS ¹su(RA) th(RA) A0-A8 XXX DON'T CAREX $\overline{\mathsf{w}}$ - th(WLD) 🖚 th(CLD) D VALID DATA tdis(CH) νон a NOT VALID VOL <sup>†</sup> The enable time (t<sub>ent)</sub> for a write cycle is equal in duration to the access time from CAS (t<sub>a(C)</sub>) in a read cycle; but the active levels at the output are invalid. ## read-write/read-modify-write cycle timing nibble mode read cycle timing # nibble mode write cycle timing nibble mode read-modify-write-cycle timing page-mode read cycle timing TEXAS INSTRUMENTS POST OFFICE BOX 225012 • DALLAS TEXAS 75785 A write cycle or a read-modify-write cycle can be intermixed with read cycles as long as the write and read-modify-write timing specifications are not violated. violated. page-mode write cycle timing TMS4256, TMS4257 262,144-BIT DYNAMIC RANDOM-ACCESS MEMORIES 4-81 ## RAS-only refresh cycle timing ## hidden refresh cycle timing T For devices with CAS before RAS refresh option only. \* Row address is "don't care" for devices without CAS before RAS refresh option. Row address is "don't care" for devices with the CAS before RAS refresh option. # automatic (CAS before RAS) refresh cycle timing Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. 14 TMS4416 . . . NL PACKAGE SMJ4416 . . . JD PACKAGE (TOP VIEW) 5 HITT Performance Ranges: | Perrorman | ice Hanges: | | | | с Ц¹ О₁8∐ Vss | |-----------|-----------------------|--------------------------|---------------------|---------------------------|--------------------------------------| | | ACCESS<br>TIME<br>ROW | ACCESS<br>TIME<br>COLUMN | READ<br>OR<br>WRITE | READ-<br>MODIFY-<br>WRITE | DQ1 | | | ADDRESS<br>(MAX) | ADDRESS<br>(MAX) | CYCLE<br>(MIN) | CYCLE<br>(MIN) | RAS ☐ 5 14 ☐ AO<br>A6 ☐ 6 13 ☐ A1 | | 4416-12 | 120 ns | 70 ns | 230 ns | 320 ns | A5 ☐ 7 12 ☐ A2<br>A4 ☐ 8 11 ☐ A3 | | '4416-15 | 150 ns | 80 ns | 260 ns | 330 ns | | | '4416-20 | 200 ns | 120 ns | 330 ns | 440 ns | V <sub>DD</sub> <u>↓{9 10</u> , ∫ A7 | - Available Temperature Ranges\*: - S . . . -55°C to 100°C - E... -40°C to 85°C - L . . . 0°C to 70°C - Long Refresh Period . . . 4 milliseconds - Low Refresh Overhead Time . . . As Low As 1.7% of Total Refresh Period - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Unlatched Outputs - Early Write or G to Control Output Buffer Impedance - Page-Mode Operation for Faster Access - Low Power Dissipation - Operating . . . 200 mW (TYP) - Standby . . . 17.5 mW (TYP) - New SMOS (Scaled-MOS) N-Channel Technology | | PIN NOMENCLATURE | |----------|-----------------------| | A0-A7 | Address Inputs | | CAS | Column Address Strobe | | DQ1-DQ4 | Data In/Data Out | | G | Output Enable | | RAS | Row Address Strobe | | $v_{DD}$ | ÷5-V Supply | | Vss | Ground | | W | Write Enable | #### description 4 The '4416 is a high-speed, 65,536-bit, dynamic, random-access memory, organized as 16,384 words of 4 bits each. It employs state-of-the-art SMOS (scaled MOS) N-channel double-level polysilicon gate technology for very high performance combined with low cost and improved reliability. The '4416 features RAS access times to 120 ns maximum. Power dissipation is 200 mW typical operating, 17.5 mW typical standby. New SMOS technology permits operation from a single $\pm 5$ -V supply, reducing system power supply and decoupling requirements, and easing board layout. Ipp peaks have been reduced to 60 mA typical, and a $\pm 1$ -V input voltage undershoot can be tolerated, minimizing system noise considerations. Input clamp diodes are used to ease system design. Refresh period is extended to 4 milliseconds, and during this period each of the 256 rows must be strobed with RAS in order to retain data. CAS can remain high during the refresh sequence to conserve power. All inputs and outputs, including clocks, are compatible with Series 54/74 TTL. All address lines and data-in are latched on chip to simplify system design. Data-out is unlatched to allow greater system flexibility. Copyright © 1984 by Texas instruments Incorporated Dynamic RAM and Memory Support Devices M temperature range ( – 65°C to 125°C) to be available in future. The TMS4416 is offered in 18-pin plastic dual-in line and 18-pin plastic chip carrier packages. It is guaranteed for operation from 0°C to 70°C. The SMJ4416 is offered in 18-pin ceramic side-braze dual-in-line and 18-pin ceramic chip carrier packages. It is available in −55 °C to 100 °C and −40 °C to 85 °C temperature ranges. Dual-in-line packages are designed for insertion in mounting-hole rows on 300-mil (7.62 mm) centers. #### operation #### address (A0 through A7) Fourteen address bits are required to decode 1 of 16,384 storage locations. Eight row-address bits are set up on pins A0 through A7 and latched onto the chip by the row-address strobe (RAS). Then the six column-address bits are set up on pins A1 through A6 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the column decoder and the input and output buffers. #### write enable (W) The read or write mode is selected through the write enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When W goes low prior to CAS, data-out will remain in the high-impedance state allowing a write cycle with G grounded. #### data-in (DQ1 through DQ4) Data is written during a write or read-modify write cycle. Depending on the mode of operation, the falling edge of CAS or W strobes data into the on-chip data latches. These latches can be driven from standard TTL circuits without a pull-up resistor. In an early-write cycle, W is brought low prior to CAS and the data is strobed in by CAS with setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, CAS will already be low, thus the date will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. In delayed or read-modify-write, G must be high to bring the output buffers to high impedance prior to impressing data on the I/O lines. #### data-out (DQ1 through DQ4) The three-state output buffer provides direct TTL compatibility (no pull-up resistor required) with a fan-out of two Series 54/74 TTL loads. Data-out is the same polarity as data-in. The output is in the high-impedance (floating) state until CAS is brought low. In a read cycle the output goes active after the access time interval ta(c) that begins with the negative transition of $\overline{\mathsf{CAS}}$ as long as $\mathsf{ta}_{\mathsf{R}[1]}$ and $\mathsf{ta}_{\mathsf{R}[2]}$ are satisified. The output becomes valid after the access time has elapsed and remains valid while CAS and G are low. CAS or G going high returns it to a high impedance state. In an early-write cycle, the output is always in the high impedance state. In a delayed-write or read-modifywrite cycle, the output must be put in the high impedance state prior to applying data to the DQ input. This is accomplished by bringing G high prior to applying data, thus satisfying touch. #### output enable (G) The $\overline{G}$ controls the impedance of the output buffers. When $\overline{G}$ is high, the buffers will remain in the high impedance state, Bringing G low during a normal cycle will activate the output buffers putting them in the low impedance state. It is necessary for both RAS and CAS to be brought low for the output buffers to go into the low impedance state. Once in the low impedance state, they will reamin in the low impedance state until $\overline{G}$ or $\overline{CAS}$ is brought high. #### refresh A refresh operation must be performed at least every four milliseconds to retain data. Since the output buffer is in the high-impedance state unless CAS is applied, the RAS-only refresh sequence avoids any output during refresh. Strobing each of the 256 row addresses (A0 through A7) with RAS causes all bits in each row to be refreshed. CAS can remain high (inactive) for this refresh sequence to conserve power. 18 #### ebom egsq Page mode operation allows effectively faster memory access by keeping the same row address and strobing successive column addresses onto the chip. Thus, the time required to setup and strobe sequential row addresses for the same page is eliminated. To extend beyond the 64 column locations on a single RAM, the row address and RAS are applied to multiple 16K × 4 RAMs. CAS is then decoded to select the proper RAM. #### DOW87-UD After power-up, the power supply must remain at its steady-state value for 1 ms. In addition, the $\overline{RAS}$ input must remain high for 100 $\mu$ s immediately prior to initialization. Initialization consists of performing eight $\overline{RAS}$ cycles before proper device operation is achieved. #### logic symbol† <sup>&</sup>lt;sup>1</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC, See explanation on page 10-1. #### functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Voltage on any pin except Vpp and data out (see Note 1) | 1.5 V to 10 V | |---------------------------------------------------------|----------------| | Voltage on VDD supply and data out with respect to VSS | 1 V to 6 V | | Short circuit output current | , 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range: TMS' | 0°C to 70°C | | Operating case temperature range: SMJ' - S version | -55°C to 100°C | | - E version . , | -40°C to 85°C | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent demage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-reted conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. 18 ## recommended operating conditions | <del></del> | РАЯАМЕТЕЯ | | • | TMS441 | 16 | | |---------------------------------------------------|-------------------------|---------------|-----|--------|-----|------| | | PAHAMETEN | | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>DD</sub> | | | 4.5 | 5 | 5.5 | V | | Supply voltage, VSS | | | | 0 | | . V | | Uinh Israel israel as U | V <sub>DD</sub> = 4.5 V | | 2.4 | - | 4.8 | V | | High-level input voltage, V <sub>IH</sub> | V <sub>DD</sub> = 5.5 V | MIN NOM M/4.5 | 5.8 | ľ | | | | Low-level input voltage, V <sub>IL</sub> (see Not | te 2) | | Vικ | | 0.8 | V | | Operating free-air temperature, TA | | | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DAGAMETER | TECT COMPLETIONS | TN | TMS4416-12 | | | | |------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|------------|------|---------|--| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | ٧ <sub>IK</sub> | Input clamp voltage | I <sub>I</sub> = -15 mA,<br>see Figure 1 | | <b>-</b> 1 | -1.2 | V | | | Vон | High-level output voltage | I <sub>OH</sub> = -2 mA | 2,4 | | | ٧ | | | VOL | Law-level autput voltage | IOL = 4.2 mA | | | 0.4 | V | | | h | Input current (leakage) | $V_{\parallel}=0$ V to 5.8 V,<br>$V_{DD}=5$ V.<br>All other pins = 0 V | | | ±10 | μА | | | lo o | Output current (leakage) | $V_O = 0.4 \text{ V to } 5.5 \text{ V},$ $V_{DD} = 5 \text{ V}, \overline{CAS} \text{ high}$ | | | ±10 | μА | | | lDD1 | Average operating current during read or write cycle | At t <sub>C</sub> = minimum cycle | | | 54 | mA | | | ¹DD2‡ | Standby current | After 1 memory cycle, RAS and CAS high | | 3.5 | 5 | mA | | | <sup>1</sup> DD3 | Average refresh current | t <sub>c</sub> = minimum cycle,<br>RAS cycling,<br>CAS high | | | 46 | mA<br>i | | | I <sub>DD4</sub> | Average page-mode current | t <sub>c(P)</sub> = minimum cycle.<br>RAS low,<br>CAS cycling | | | 46 | mA | | $<sup>^{\</sup>dagger}All$ typical values are at TA = 25 °C and nominal supply voltages. $<sup>^{\</sup>ddagger}\text{V}_{\parallel\text{L}} \, \geq \, -0.6 \,\,\text{V}$ on all inputs. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DA DARRESTO | TECH ADMINISTRATIO | TN | AS4416 | -15 | Tr | TMS4416-20 | | | |-------------------|------------------------------------------------------|----------------------------------------------------------------------------------|-----|--------------------------|------|-----|------------------|-------|------| | ļ | PARAMETER | TEST CONDITIONS | MIN | MIN TYP <sup>†</sup> MAX | | MIN | TYP <sup>†</sup> | MAX | UNIT | | VIK | Input clamp voltage | l <sub>l</sub> = -15 mA,<br>see Figure 1 | | | -1.2 | | | - 1.2 | V | | Voн | High-level output voltage | I <sub>DH</sub> = -2 mA | 2.4 | | | 2.4 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | | 0.4 | V | | l <sub>l</sub> | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V,<br>V <sub>DD</sub> = 5 V,<br>All other pins = 0 V | | | ± 10 | | | ±10 | μА | | ю | Output current (leakage) | V <sub>O</sub> = 0.4 V to 5.5 V,<br>V <sub>DD</sub> = 5 V, CAS high | | | ± 10 | _ | | ± 10 | μА | | 1סם | Average operating current during read or write cycle | At t <sub>C</sub> = minimum cycle | | 40 | 48 | | 35 | 42 | mΑ | | <sup>‡</sup> 2ססו | Standby current | After 1 memory cycle,<br>RAS and CAS high | | 3.5 | 5 | | 3.5 | 5 | mA | | 1003 | Average refresh current | t <sub>C</sub> = minimum cycle,<br>RAS cycling,<br>CAS high | | 25 | 40 | | 21 | 34 | mA | | IDD4 | Average päge-mode current | t <sub>c(P)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | 25 | 40 | | 21 | 34 | mΑ | $^{\dagger}$ All typical values are at at $^{\dagger}$ All typical values are at $^{\dagger}$ All typical values are at $^{\dagger}$ All typical values at $^{\dagger}$ All typical values are at $^{\dagger}$ All typical values at $^{\dagger}$ All typical values at $^{\dagger}$ All typical values are at $^{\dagger}$ All typical values # capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | | PARAMETER | TMS | | | |-------------------|---------------------------------------|-----|-----|------| | | · · · · · · · · · · · · · · · · · · · | | MAX | UNIT | | C <sub>i(A)</sub> | Input capacitance, address inputs | 5 | 7 | рF | | CitRCI | Input capacitance, strobe inputs | В | 10 | pF | | C <sub>i(W)</sub> | Input capacitance, write enable input | 8 | 10 | рF | | C <sub>i/o</sub> | Input/output capacitance, data ports | 8 | 10 | pF | $^{\dagger}All$ typical values are at $T_{\mbox{\scriptsize A}} \approx 25\,^{\circ}\mbox{\scriptsize C}$ and nominal supply voltages. $<sup>^{\</sup>mbox{\scriptsize $t$}}\mbox{\scriptsize $V_{IL}$} \, \simeq -0.6$ V on all inputs. # 16,384-WORD BY 4-BIT DYNAMIC RAM ## switching characteristics over recommended supply voltage range and operating free-air temperature range | | PARAMETER | TEST CONDITIONS | ALT. | TMS4 | UNIT | | |----------------------|--------------------------------------|----------------------------------------------------------|------------------|------|------|------| | | PARAMETER | TEST CONDITIONS | SYMBOL | MIN | MAX | UNII | | t <sub>a(C)</sub> | Access time from GAS | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>‡</sup> CAC | | 70 | ns | | t <sub>a(R)</sub> | Access time from RAS | tRLCL = MAX, CL = 100 pF Load = 2 Series 74 TTL gates | <sup>t</sup> RAC | | 120 | ns | | ta(G) | Access time after $\overline{G}$ low | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | | | 30 | ns | | <sup>T</sup> dis(CH) | Output disable time after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>†</sup> OFF | 0 | 30 | ns | | t <sub>dis(G)</sub> | Output disable time<br>after G high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | | 0 | 30 | ns | | | PARAMETER | TEST CONDITIONS | ALT. | TM\$4416-15 | | TM54416-20 | | UNIT | |----------------------|------------------------------------|------------------------------|---------------|-------------|-----|------------|-----|------| | | PARAMETER | TEST CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | UNII | | ta(C) | Access time from CAS | C <sub>L</sub> = 100 pF, | 1010 | | | | 467 | | | 'a(C) | Access take from CAB | Load = 2 Series 74 TTL gates | †CAC | | 80 | | 120 | ns | | | | talce = MAX. | | 1 " | | | | | | ta(R) | Access time from RAS | C <sub>L</sub> = 100 pF | †RAC | 1 | 150 | | 200 | пв | | | | Load = 2 Series 74 TTL gates | | | | | | | | + | Access time after G low | C <sub>L</sub> = 100 pF, | | | 40 | | 50 | ns | | ta(G) | | Load = 2 Series 74 TTL gates | | | 40 | 50 | 50 | IIIS | | | Output disable time after CAS high | C <sub>L</sub> = 100 pF, | • | 0 | 30 | 0 | 40 | ns | | <sup>t</sup> dis(CH) | Output dissols time after CAS high | Load - 2 Series 74 TTL gates | t <b>o</b> ff | L° | 30 | L_ | +0 | 115 | | * | Output disable time | $C_L = 100 \text{ pF},$ | | _ | 30 | | 40 | | | <sup>t</sup> dis(G) | after G high | Load = 2 Series 74 TTL gates | | ľ | 30 | 0 | 40 | ns | ## timing requirements over recommended supply voltage range and operating free-air temperature range | | DADAMETED | ALT. | TMS | 4416-12 | UNIT | |----------------------|---------------------------------------------------------|------------------|-----|---------|-------| | | PARAMETER | SYMBOL | MIN | MAX | DIALI | | <sup>†</sup> c(P) | Page mode cycle time | tpC | 120 | | ns | | t <sub>c(rd)</sub> | Read cycle time* | <sup>†</sup> RC | 230 | | ns | | to(W) | Write cycle time | twc | 230 | - | ns | | tc(rdW) | Read-write/read-modify-write cycle time | tRWC | 320 | | ns | | tw(CH) | Pulse width, CAS high (precharge time)** | †CP | 40 | | nŝ | | t <sub>W</sub> (CL) | Pulse width, CAS low f | †CAS | 70 | 10,000 | กร | | tw(RH) | Pulse width RAS high (precharge time) | tRP | 80 | | ns | | <sup>t</sup> w(RL) | Pulse width, RAS low <sup>‡</sup> | TRAS | 120 | 10,000 | ns | | tw(W) | Write pulse width | twp | 30 | | ns | | tt | Transition times (rise and fall) for RAS and CAS | tŢ | 3 | 50 | ns | | †su(CA) | Column address setup time | tASC | 0 | _ | ns | | t <sub>SU(RA)</sub> | Row address setup time | †ASR | 0 | | กร | | t <sub>su(D)</sub> | Data setup time | 1 <sub>DS</sub> | 0 | | ns | | tsu(rd) | Read command setup time | trcs | 0 | | กร | | t <sub>su(WCH)</sub> | Write command setup time before CAS high | tcWL | 50 | | ns | | tsu(WRH) | Write command setup time before HAS high | †RWL | 50 | | ns | | †HCLCA) | Column address hold time after CAS low | †CAH | 35 | | ns | | th(RA) | Row address hold time | †RAH | 15 | | ns | | th(RLCA) | Column address hold time after RAS low | †AR | 85 | | ns | | th(CLD) | Data hold time after CAS low | tDH . | 40 | | กร | | th(RLD) | Oata hold time after RAS low | tDHR | 100 | | ns | | th(WLD) | Data hold time after W low | tDH | 30 | | ns | | th(RHrd) | Read command hold time after RAS high | taah | 10 | | ns | | th(CHrd) | Read command hold time after CAS high | , trch | 0 | | ns | | th(CLW) | Write command hold time after CAS low | twch | 40 | | ns | | th(RLW) | Write command hold time after RAS low | twcr | 100 | | ns | | <sup>t</sup> RLCH | Delay time, RAS low to CAS high | tcsH | 150 | | ns | | †CHRL | Delay time, CAS high to RAS low | tone | 0 | | ns | | tCLRH | Delay time, CAS low to RAS high | TRSH | 80 | | กร | | | Delay time, CAS low to W low | | 170 | | | | †CLWL | (read, modify-write-cycle only)*** | tCMD | 120 | | ns | | ** | Delay time, RAS low to CAS low | | 20 | 50 | ns | | TRLCL | (maximum value specified only to guarantee access time) | <sup>†</sup> RCD | 20 | 30 | i)S | | • | Delay time, RAS low to W low | • | 170 | | | | <sup>t</sup> RLWL | (read, modify-write-cycle only)*** | †RWD | 1/0 | | ns | | tWLCL | Delay time, W low to CAS low (early write cycle) | twcs | - 5 | | ns | | <sup>†</sup> GHD | Delay time, G high before data applied at DQ | | 30 | - | ns | | trf | Refresh time interval | t <sub>REF</sub> | | 4 | ms | <sup>\*.</sup> Note: All cycle times assume t<sub>t</sub> = 5 ns. <sup>\*\*</sup> Page mode only. <sup>\*\*\*</sup>Necessary to insure G has disabled the output buffers prior to applying data to the device. <sup>†</sup>In a read-modify-write cycle, totwn, and tourwith must be observed. Depending on the user's transition times, this may require additional CAS low time twictlin a read-modify-write cycle, titlew, and tourwith must be observed. Depending on the user's transition times, this may require additional RAS low time twiftlin. # TMS4416 16,384-WORD BY 4-BIT DYNAMIC RAM ## timing requirements over recommended supply voltage range and operating free-air temperature range | • | DATI ANICTED | ALT. | TM\$4 | 416-15 | TMS | 4416-20 | | |-----------------------|-----------------------------------------------------------|------------------|-------|--------|-----|----------|------| | <u></u> | PARAMETER | SYMBOL. | MIN | MAX | MIN | MAX | UNIT | | to(P) | Page mode cycle time | tPC | 140 | | 210 | | ns | | tc(rd) | Read cycle time* | †RC_ | 260 | | 330 | | ns | | t <sub>c</sub> (W) | Write cycle time | twc | 260 | | 330 | | ns | | tc(rdW) | Read-write/read-modify-write cycle time | tawc | 360 | | 440 | | ns | | tw(CH) | Pulse width, CAS high (precharge time) | tCP | 50 | | 90 | | ns | | tw(CL) | Pulse width, CAS low <sup>†</sup> | 1CAS | 80 | 10,000 | 120 | 10,000 | ns | | tw(RH) | Pulse width RAS high (precharge time) | tap | 100 | | 120 | | ns | | tw(RL) | Pulse width, RAS low <sup>‡</sup> | tRAS | 150 | 10,000 | 200 | 10,000 | ns | | tw(W) | Write pulse width | tWP | 40 | | 50 | | PŠ | | tt | Transition times (rise and fall) for RAS and CAS | ττ | 3 | 50 | 3 | 50 | nş | | t <sub>su(CA)</sub> | Column address setup time | tASC | 0 | | 0 | | ns | | t <sub>su(RA)</sub> | Row address setup time | tasa | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Data setup time | tos | 0 | | 0 | | ns | | t <sub>su(rd)</sub> | Read command setup time | tRCS | 0 | | 0 | | ns | | t <sub>su(WCH)</sub> | Write command setup time before CAS high | 1CWL | 60 | | 80 | | ns | | t <sub>SU</sub> (WRH) | Write command setup time before RAS high | †RWL | 60 | | 80 | | ns | | th(CLCA) | Column address hold time after CAS low | t <sub>CAH</sub> | 40 | | 50 | | nş | | th(RA) | Row address hold time | <sup>t</sup> RAH | 20 | | 25 | | ns | | th(RLCA) | Column address hold time after RAS low | tan | 110 | | 130 | | កន | | th(CLD) | Data hold time after CAS low | †DH | 60 | | 80 | | ns | | ¹h(RLO) | Data hold time after RAS low | †DHR | 130 | • | 160 | <u>-</u> | ns | | th(WLD) | Data hold time after W low | toH | 40 | | 50 | | ns. | | †h(RHrd) | Read command hold time after RAS high | tabh | 10 | | 10 | | ns | | ¹h(CHrd) | Read command hold time after CAS high | tRCH | 0 | | 0 | | пs | | lh(CLW) | Write command hold time after CAS low | tWCH | 60 | | 80 | | ns | | th(RLW) | Write command hold time after RAS low | twcn | 130 | | 160 | | ns | | <sup>t</sup> RLCH | Delay time, RAS low to CAS high | tCSH | 150 | | 200 | | ns | | *CHRL | Delay time, CAS high to RAS low | (CRP | 0 | | 0 | | ns | | *CLRH | Delay time, CAS low to RAS high | tRSH | 80 | | 120 | | пs | | • | Delay time, CAS low to W low | | 120 | | 150 | | ns | | †CLWL | (read, modify-write-cycle only) *** | *CWD | 120 | | | | "" | | | Delay time, RAS low to CAS low | | 20 | 70 | 25 | 80 | ns | | †RLCL | (maximum value specified only to guarantee access time) | TRCD | 20 | | 25 | | IIIS | | • | Delay time, RAS low to W low | | 190 | | 230 | | ns | | IRLWL | (read, modify-write-cycle only) *** | ¹RWD | 190 | | 230 | | , ns | | tWLCL | Delay time, W low to CAS low tearly write cycle) | 1WCS | - 5 | | - 5 | | ns | | tGHD | Delay time, $\overline{G}$ high before data applied at DQ | <u> </u> | 30 | | 40 | | ns | | t <sub>rf</sub> | Refresh time interval | tREF | - | 4 | | 4 | ms | Note: All cycle times assume 1<sub>1</sub> = 5 ns. <sup>\*\*</sup> Page mode only. <sup>\*\*\*</sup> Necessary to insure $\overline{G}$ has disabled the output buffers prior to applying data to the device. <sup>†</sup> In a read-modify-write cycle, touw\_ and tsu(woH) must be observed. Depending on the user's transition times, this may require additional CAS low time twicut. <sup>‡</sup> In a read-modify-write cycle, t<sub>RLWL</sub> and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional FAS low time t<sub>w(RL)</sub>. ## recommended operating conditions | | | | | SMJ | 1416 | | | | |--------------------------------------------|-------------------------|-----|---------|-----|------|------|-----|----| | PARAMET | ER | | S VERS) | ON | E | UNIT | | | | | | MIN | NOM | MAX | MIN | NOM | MAX | | | Supply voltage, Von | <del> , , </del> | | 5 | 5.5 | 4.5 | _ 5 | 5.5 | ٧ | | Supply voltage, VSS | | | 0 | | | 0 | | V | | High land in our calls More | V <sub>DD</sub> = 4.5 V | 2.4 | | 4.8 | 2.4 | | 4.8 | v | | High-level input voltage, V <sub>IH</sub> | V <sub>DD</sub> = 5.5 V | 2.4 | | 5.8 | 2.4 | | 5.8 | | | Low-level input voltage, VIL (see Note | 3 2) | VIK | | 0.8 | Vik | | 0.В | ٧ | | Operating case temperature, T <sub>C</sub> | | 55 | | 100 | -40 | | 85 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAUETED | TEST COMPUTABLE | SN | /J4416 | -12 | | |--------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|--------|------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | XAM | UNIT | | VIK | Input clamp voltage | ij = -15 mA,<br>see Figure 1 | | | -1.2 | ٧ | | Vон . | High-level output voltage | I <sub>OH</sub> = -2 mA | 2.4 | | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | ٧ | | I <sub>I</sub> | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V,<br>V <sub>DD</sub> = 6 V,<br>All other pins = 0 V | | | ± 10 | μΑ | | 10 | Output current (leakage) | $V_{O} = 0.4 \text{ V to } 5.5 \text{ V},$<br>$V_{DD} = 5 \text{ V}, \overline{CAS} \text{ high}$ | | | ± 10 | μΑ | | l <sub>DD1</sub> | Average operating current during read or write cycle | At t <sub>C</sub> = minimum cycle | | | 54 | mA | | I <sub>DD2</sub> ‡ | Standby current | After 1 memory cycle,<br>RAS and CAS high | | 3.5 | 5 | mA | | lDD3 | Average refresh current | t <sub>c</sub> = minimum cycle,<br>RAS cycling,<br>CAS high | | · | 46 | mA | | I <sub>DD4</sub> | Average page-mode<br>current | t <sub>c(P)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | | 46 | mA | $<sup>^{\</sup>dagger}\text{All typical values are at }T_{C}=25\,^{o}\text{C}$ and nominal supply voltages. $<sup>^{\</sup>ddagger}V_{IL} \ge -0.6 \text{ V on all inputs.}$ # SMJ4416 16.384-WORD BY 4-BIT DYNAMIC RAM ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | | TEAT COMPLETIONS | SI | #J4416 | -15 | 51 | /J4416 | -20 | | |--------------------|------------------------------------------------------|----------------------------------------------------------------------------------------|-----|--------|------|-----|--------|-------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | VIK | Input clamp voltage | I <sub>I</sub> = -15 mA,<br>see Figure 1 | | | -1.2 | | | - 1.2 | V | | Voн | High-level output voltage | l <sub>OH</sub> = −2 mA | 2,4 | | | 2.4 | | | V | | VOL | Low-level output voltage | 10L = 4.2 mA | | | 0.4 | | | 0.4 | ٧ | | 11 | Input current (leakage) | $V_{\parallel} = 0 \text{ V to 5.8 V},$ $V_{DD} = 5 \text{ V},$ All other pins = 0 V | | | ± 10 | | | ±10 | μΑ | | ID | Output current (leakage) | $V_{O} = 0.4 \text{ V to } 5.5 \text{ V},$<br>$V_{DD} = 5 \text{ V}, CAS \text{ high}$ | | | ± 10 | | | ±10 | Αμ | | <sup>J</sup> DD1 | Average operating current during read or write cycle | At t <sub>C</sub> = minimum cycle | | 40 | 48 | | 35 | 42 | mA | | I <sub>DD2</sub> ‡ | Standby current | After 1 memory cycle,<br>RAS and CAS high | | 3.5 | 5 | | 3.5 | 5 | mA | | loos | Average refresh current | t <sub>C</sub> = minimum cycle, RAS cycling, CAS high | | 25 | 40 | | 21 | 34 | лA | | I <sub>DD4</sub> | Average page-mode current | t <sub>c(P)</sub> = minimum cycla,<br>RAS low,<br>CAS cycling | | 25 | 40 | | 21 | 34 | mA | $<sup>^{\</sup>dagger}$ All typical values are at $T_{C}=25\,^{\circ}\mathrm{C}$ and nominal supply voltages. ## capacitance over recommended supply voltage range and operating case temperature range, f = 1 MHz | | PARAMETER | | SMJ4416<br>TYP <sup>†</sup> MAX | | UNIT | |-------------------|---------------------------------------|---|---------------------------------|----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | 5 | 7 | рF | | Ci(RC) | Input capacitanco, strobo inputs | _ | 8 | 10 | ρF | | C <sub>i(W)</sub> | Input capacitance, write enable input | | 8 | 10 | ρF | | C <sub>i(W)</sub> | Input/output capacitance, data ports | | 8 | 10 | ρF | $<sup>^{\</sup>dagger}$ All typical values are at $T_{C}=25\,^{\circ}C$ and nominal supply voltages. <sup>‡</sup>V<sub>II</sub> ≥ -0.6 V on all inputs. # switching characteristics over recommended supply voltage range and operating case temperature range | | PARAMETER | TEST CONDITIONS | ALT.<br>SYMBOL | SMJ4416-12<br>MIN MAX | | UNIT | |---------------------|-------------------------------------|----------------------------------------------------------|----------------|-----------------------|-----|------| | †a(C) | Access time from CAS | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | 1CAC | | 70 | пѕ | | t <sub>a(R)</sub> | Access time from RAS | TRICL = MAX, CL = 100 pF Load = 2 Series 74 TTL gates | trac | | 120 | ns | | t <sub>a</sub> (G) | Access time after G low | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | | | 30 | ns | | tdis(CH) | Output disable time after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | tOFF | 0 | 30 | ns | | <sup>t</sup> dis(G) | Output disable time<br>after G high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | | ٥ | 30 | ns. | | | PARAMETER | TOT CONDITIONS | ALT. | SMJ4416-15 | | SMJ4416-20 | | UNIT | |----------------------|------------------------------------|------------------------------|--------|------------|-----|------------|-----|------| | | PARAMETER | TEST CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | UNI | | ta(C) | Access time from CAS | CL = 100 pF, | 1CAC | | 80 | | 420 | | | 'a(C) | Access time from CAC | Load = 2 Series 74 TTL gates | NCAC | | 80 | | 120 | nş | | | | talci MAX, | | <u> </u> | | | | | | ta(R) | Access time from RAS | C <sub>L</sub> = 100 pF | †RAC | | 150 | | 200 | пs | | | | Load = 2 Series 74 TTL gates | | l | | | | | | * | Access time after G low | CL = 100 pF. | | | 40 | | 50 | ns | | t <sub>a(G)</sub> | Access time enter a low | Load = 2 Series 74 TTL gates | | | | | 30 | 115 | | t # 1014 | Output disable time after CAS high | C <sub>L</sub> = 100 pF, | torr | ٥ | 30 | 0 | 40 | пв | | tdis(CH) | Output disable time after CAS high | Load = 2 Series 74 TTL gates | †OFF | ١ ٢ | 30 | | 40 | 115 | | * | Output disable time | CL = 100 pF, | | ٥ | 30 | 0 | 40 | | | t <sub>dis</sub> (G) | after G hìgh | Load = 2 Series 74 TTL gates | | ľ | 30 | l " | 40 | an | ## timing requirements over recommended supply voltage range and operating case temperature range | 1 | PARAMETER | ALT. | SMJ4 | 4416-12 | UNIT | |-----------------------|---------------------------------------------------------|------------------|------|---------|-------| | | FARAMETER | SYMBOL | MIN | MAX | CHAIT | | t <sub>C</sub> (P) | Page mode cycle time | tPC tPC | 120 | | nş | | tc(rd) | Read cycle time* | tRC | 230 | | ns | | tc(W) | Write cycle time | twc | 230 | | ns . | | tc(rdW) | Read-write/read-modify-write cycle time | TRWC | 320 | | ns | | tw(CH) | Pulse width, CAS high (precharge time)** | tCP | 40 | | ns | | tw(CL) | Pulse width, CAS low <sup>†</sup> | 1CAS | 70 | 10,000 | ns | | tw(RH) | Pulse width RAS high (precharge time) | t <sub>RP</sub> | 80 | | กร | | tw(AL) | Pulse width, RAS low <sup>‡</sup> | tRAS | 120 | 10,000 | ns | | .tw(W) | Write pulse width | twp | 30 | | ns | | tt | Transition times (rise and fall) for RAS and CAS | tT | 3 | 50 | ПS | | t <sub>su(CA)</sub> | Column address setup time | tASC | 0 | | ns | | t <sub>su</sub> (RA) | Row address setup time | †ASR | 0 | | ns | | t <sub>su</sub> (D) | Data setup time | tos | 0 | | ns | | tsuird) | Read command setup time | tRCS | 0 | | វាន | | t <sub>su</sub> (WCH) | Write command setup time before CAS high | tcWL | 50. | | пз | | t <sub>su</sub> (WAH) | Write command setup time before RAS high | trw. | 50 | | ns | | th(CLCA) | Column address hold time after CAS low | 1CAH | 35 | | ns | | th(BA) | Row address hold time ' | <sup>t</sup> BAH | 15 | | ns | | th(RLCA) | Column address hold time after RAS low | †AR | 85 | | ns | | th(CLD) | Data hold time after CAS low | †OH | 40 | | лs | | th(RLD) | Data hold time after RAS low | tphs | 100 | | лs | | th(WLD) | Data hold time after $\overline{W}$ low | tDH. | 30 | | пз | | th(RHrd) | Read command hold time after RAS high | trrh | 10 | | ns . | | th(CHrd) | Read command hold time after CAS high | tRCH | 0 | | ns | | th(CLW) | Write command hold time after CAS low | twch | 40 | | ns | | th(RLW) | Write command hold time after RAS low | tWCB | 100 | | na | | <sup>t</sup> RLCH | Delay time, RAS low to CAS high | tCSH | 150 | | ns | | 1CHRL | Delay time, CAS high to RAS low | 1CRP | 0 | | ns | | <sup>‡</sup> CLRH | Delay time, CAS low to RAS high | <sup>t</sup> ASH | 80 | | ns | | ***** | Delay time, CAS low to W low | | 120 | | | | †CLWL | (read, modify-write-cycle only)*** | tCWD | 120 | | nş | | | Delay time, RAS low to CAS low | | an | ΕΔ. | | | <sup>1</sup> RLCL | (maximum value specified only to guarantee access time) | <sup>t</sup> RCQ | 20 | 50 | ns | | • | Delay time, RAS low to W low | 4 | 170 | | | | <sup>1</sup> RLWL | (read, modify-write-cycle only) * * * | tRWD | 1170 | | ns | | †WLCL | Delay time, W low to CAS low (early write cycle) | twcs | -5 | | ns | | †GHD | Delay time, G high before data applied at DQ | | 30 | | ns | | | | | | | | Note: All cycle times assume t<sub>1</sub>=5 ns. Page mode only. <sup>\* &</sup>quot;Necessary to insure $\overline{\bf 6}$ has disabled the output buffers prior to applying data to the device. <sup>1</sup> In a read-modify-write cycle, tCLWL and tsulWCHI must be observed. Depending on the user's transition times, this may require additional CAS low time twiCLI. <sup>‡</sup>In a read-modify-write cycle, tRLWL and t<sub>su[WRH]</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time t<sub>w[RL]</sub>. ## timing requirements over recommended supply voltage range and operating case temperature range | | PARAMETER | | SMJ4416-15 | | SMJ4416-20 | | | |-----------------------|---------------------------------------------------------|------------------|------------|-------|------------|-------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | t <sub>c</sub> (P) | Page mode cycle time | 1PC | 140 | | 210 | | ns | | tc(rd) | Read cycle time* | tRC | 250 | | 330 | | ns | | <sup>t</sup> c(W) | Write cycle time | twc | 260 | | 330 | | ns | | tc(rdW) | Read-write/read-modify-write cycle time | tRWC | 360 | | 440 | | ns | | tw(CH) | Pulse width, CAS high (precharge time) | tcp | 50 | | 80 | | ns | | tw(CL) | Pulse width, CAS low <sup>†</sup> | 1CAS | BO 10 | 0,000 | 120 1 | 0,000 | ПБ | | <sup>t</sup> w(RH) | Pulse width RAS high (precharge time) | tRP | 100 | | 120 | | ns | | tw(RL) | Pulse width, RAS low <sup>‡</sup> | †RA\$ | 150 10 | 0,000 | 200 1 | 0,000 | ns | | tw(W) | Write pulse width | twp | 40 | | 50 | | ns | | tt | Transition times (rise and fall) for RAS and CAS | t <sub>T</sub> | 3 | 50 | 3 | 50 | nş | | <sup>1</sup> sulCA) | Column address setup time | †ASC | 0 | | 0 | | ns | | t <sub>SutRA1</sub> | Row address setup time | <sup>t</sup> ASR | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Data setup time | tos | 0 | | Q | | пѕ | | <sup>†</sup> suird) | Read command setup time | †RCS | 0 | | 0 | | ns | | t <sub>sut</sub> WCH) | Write command setup time before CAS high | 1CWL | 60 | | 80 | | ns | | t <sub>su(WRH)</sub> | Write command setup time before RAS high | tRWL | 60 | | 80 | | пѕ | | †HCLCA) | Column address hold time after CAS low | †CAH | 40 | | 50 | | ns | | th(BA) | Row address hold time | †BAH | 20 | | 25 | | ns | | th(RLCA) | Column address hold time after RAS low | t <sub>AR</sub> | 110 | | 130 | | nş | | <sup>†</sup> MCLD1 | Data hold time after CAS low | tрн | 60 | | 80 | | ns | | <sup>†</sup> h(RLO) | Data hold time after RAS low | †DHR | 130 | | 160 | | ns | | ¹h(WLD) | Data hold time after W low | †DH | 40 | | 50 | | ns | | th(RHrd) | Read command hold time after RAS high | trrh | 10 | | 10 | | пѕ | | In(CHrd) | Read command hold time after CAS high | †RCH | 0 | | 0 | | nş | | (hiCLW) | Write command hold time after CAS low | twcH | 60 | | 80 | | ns | | th(RLW) | Write command hold time after RAS low | twcr | 130 | | 160 | | ns | | <sup>t</sup> ALCH | Delay time, RAS low to CAS high | ¹CSH | 150 | | 200 | | ns | | †CHRL | Delay time, CAS high to RAS low | tCRP | 0 | | 0 | | ns | | †CLRH | Delay time, CAS low to RAS high | †RSH | 80 | | 120 | | nş | | tCLWL | Delay time, CAS low to W low | tCMD | 130 | | 150 | | | | | (read, modify-write-cycle only) *** | | 120 | | 1 150 | | ns | | <sup>†</sup> RLCL | Delay time, RAS low to CAS low | †RCD | 20 | 70 | 2.5 | 80 | ns | | | (maximum value specified only to guarantee access time) | | 20 | | 25 | | | | <sup>†</sup> RLWL | Delay time, RAS low to W low | tRWD | 100 | | 220 | | ns | | | tread, modify-write-cycle only)*** | | 190 | | 230 | | | | tWLCL | Delay time, W low to CAS low (early write cycle) | twcs | - 5 | | - 5 | | ns | | ¹GHD | Delay time, 🕏 high before data applied at DO | 1 | 30 | | 40 | | ns | | Vrf | Refresh time interval | tREF | | 4 | | 4 | ms | Note: All cycle times assume to = 5 ns. <sup>\*\*</sup> Page mode only. <sup>\*\* \*</sup> Necessary to insure $\overline{G}$ has disabled the output buffers prior to applying data to the device. <sup>†</sup> In a read modify write cycle, toLWL and tsu(WCH) must be observed. Depending on the usor's transition times, this may require additional CAS low time twictly. In a read-modify-write cycle, tallwill and tsutwith) must be observed. Depending on the user's transition times, this may require additional RAS low time tw(RL). #### PARAMETER MEASUREMENT INFORMATION NOTE: Each input is tested separately. FIGURE 1 - INPUT CLAMP VOLTAGE TEST CIRCUIT early write cycle timing HAS $V_{\rm IL}$ tw(RH) RLCL+ ÇAS tsu(HA) w [] ¹h(WLD) · th(CLD) VALID INPUT DΩ → t<sub>su</sub>(D) G # write cycle timing ## read-write/read-modify-write cycle timing NOTE: A write cycle or read-modify-write cycle can be intermixed with read cycles as long as the write and read-modify-write timing specifications are not violated. 4-103 page-mode write cycle timing NOTE: A read cycle or a write cycle can be intermixed with read-modify-write cycles as long as read and write timing specifications are not violated, Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. DQ1 ∏ 2 роз Па ₩Ħ4 RAS∏5 A6 ∏ 6 А5П7 A4 □ 8 VDD □ 9 TMS4464 . . . JL OR NL PACKAGE (TOP VIEW) G [ T U18] V\$S 17 17 004 16 CAS 15 🗍 🗅 🗓 3 14 🗍 A0 13 🗌 A1 12 A2 11 A3 10 🗆 A7 • Single +5-V Supply (10% Tolerance) JEDEC Standardized Pin-Out Pin-Out Identical to TMS4416 (16K X 4 Dynamic RAM) Performance Ranges: | DEVICE | ACCESS<br>TIME<br>ROW<br>ADDRESS<br>(MAX) | ACCESS<br>TIME<br>COLUMN<br>ADDRESS<br>(MAX) | READ<br>OR<br>WRITE<br>CYCLE<br>(MIN) | READ-<br>MODIFY-<br>WRITE<br>CYCLE<br>(MIN) | |-------------|-------------------------------------------|----------------------------------------------|---------------------------------------|---------------------------------------------| | TMS4464-10 | 100 ns | 60 ns | 200 ns | 270 ns | | TM\$4464-12 | 120 ns | 70 ns | 230 ns | 310 ns | | TMS4464-15 | 150 ns | 85 ns | 260 ns | 345 ns | | TMS4464-20 | 200 ns | 120 ns | 330 ns | 435 ns | Long Refresh Period . . . 4 ms (MAX) Low Refresh Overhead Time . . . As Low As 1.3% of Total Refresh Period On-Chip Substrate Bias Generator All Inputs, Outputs, and Clocks Fully TTL Compatible 3-State Unlatched Output ● Early Write or G to Control Output Buffer Impedance Page-Mode Operation for Faster Access Power Dissipation As Low As: Operating . . . 250 mW (TYP) Standby . . . 12.5 mW (TYP) RAS-Only Refresh Mode Hidden Refresh Mode CAS-Before-BAS Refresh Mode (Optional) | PIN NOMENCLATURE | | | | | | | | |------------------|-----------------------|--|--|--|--|--|--| | A0-A7 | Address Inputs | | | | | | | | CAS | Column Address Strobe | | | | | | | | DQ1-DQ4 | Data-In/Data-Out | | | | | | | | G | Output Enable | | | | | | | | RAS | Row Address Strobe | | | | | | | | V <sub>DD</sub> | + 5-V Supply | | | | | | | | VSS | Ground | | | | | | | | ₩ | Write Enable | | | | | | | ### description The TMS4464 is a high-speed, 262,144-bit dynamic random-access memory, organized as 65,536 words of four bits each. It employs state-of-the-art SMOS (scaled MOS) N-channel double-level polysilicon gate technology for very high performance combined with low cost and improved reliability. This device features maximum $\overline{RAS}$ access times of 100 ns, 120 ns, 150 ns, or 200 ns. Typical power dissipation as low as 250 mW operating and 12.5 mW standby. New SMOS technology permits operation from a single $\pm$ 5-V supply, reducing system power supply and decoupling requirements, and easing board layout. Ipp peaks are 150 mA typical, and a $\pm$ 1-V input voltage undershoot can be tolerated, minimizing system noise considerations. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All address and data-in lines are latched on chip to simplify system design. Data-out is unlatched to allow greater system flexibility. The TMS4464 is offered in an 18-pin dual-in-line ceramic or plastic package and is guaranteed for operation from 0°C to 70°C. These packages are designed for insertion in mounting-hole rows on 300-mil (7,62 mm) centers. Copyright @ 1984 by Texas Instruments Incorporated ### operation # address (A0 through A7) Sixteen address bits are required to decode 1 of 65,536 storage locations. Eight row-address bits are set up on pins A0 through A7 and latched onto the chip by the row-address strobe (RAS). Then the eight column-address bits are set up on Pins A0 through A7 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the column decoder and the input and output buffers. ### write enable (W) The read or write mode is selected through the write enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ , data-out will remain in the high-impedance state for the entire cycle permitting common I/O operation. ### data-in (DQ1-DQ4) Data is written during a write or read-modify write cycle. Depending on the mode of operation, the falling edge of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latches. These latches can be driven from standard TTL circuits without a pull-up resistor. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed write or read-modify write cycle, $\overline{CAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. In delayed or read-modify-write, $\overline{G}$ must be high to bring the output buffers to high impedance prior to impressing data on the I/O lines. ### data-out (DQ1-DQ4) The three-state output buffer provides direct TTL compatibility (no pull-up resistor required) with a fan-out of two Series 74 TTL loads. Data-out is the same polarity as data-in. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle the output goes active after the access time interval $t_a(C)$ that begins with the negative transition of $\overline{CAS}$ as long as $t_a(B)$ and $t_a(G)$ are satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{CAS}$ and $\overline{G}$ are low. $\overline{CAS}$ or $\overline{G}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output must be put in the high impedance state prior to applying data to the DO input. This is accomplished by bringing $\overline{G}$ high prior to applying data, thus satisfying $t_{GHD}$ . ### output enable (G) The $\overline{G}$ controls the impedance of the output buffers. When $\overline{G}$ is high, the buffers will remain in the high impedance state. Bringing $\overline{G}$ low during a normal cycle will activate the output buffers putting them in the low impedance state. It is necessary for both $\overline{RAS}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low impedance state. Once in the low impedance state they will remain in the low impedance state until $\overline{G}$ or $\overline{CAS}$ is brought high. #### refresh A refresh operation must be performed at least once every four milliseconds to retain data. This can be achieved by strobing each of the 256 rows (AO-A7). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at the high finactive) level, thus conserving power as the output buffer remains in the high-impedance state. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding CAS at VIL after a read operation and cycling RAS after a specified pre-charge period, similar to a "RAS-only" refresh cycle. # CAS-before-RAS refresh (optional) The optional CAS-before-RAS refresh is utilized by bringing CAS low earlier than RAS (see parameter tolding it low after RAS falls (see parameter tolding). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. For devices with this option, the external address is also ignored during the hidden refresh cycles. ### page-mode Page-mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to setup and strobe sequential row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by $t_{W(RL)}$ , the maximum RAS low pulse width. For example, with a minimum cycle time $\{t_{C(P)} = 110 \text{ ns}\}$ approximately 90 of the 256 columns can be accessed. #### power-up To achieve proper device operation, an initial pause of 200 $\mu s$ is required after power-up followed by a minimum of eight initialization cycles. # logic symbol<sup>†</sup> <sup>&</sup>lt;sup>1</sup> This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1, # functional block diagram # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Voltage on any pin including Vpp supply (see Note 1) | |------------------------------------------------------| | Short circuit output current | | Power dissipation | | Operating free-air temperature range | | Storage temperature range | <sup>†</sup> Stresses beyond those listed under "Absolute Meximum Retings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. # recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |-------------------------------------------------------|-----|-----|-----------------------|------| | Supply voltage, Von | 4.5 | 5 | 5.5 | ٧ | | Supply voltage, VSS | | 0 | | ٧ | | High-level input voltage, V <sub>IH</sub> | 2.4 | | V <sub>DD</sub> + 0.3 | V | | Low-level input voltage, V <sub>IL</sub> (see Note 2) | - 1 | | 8.0 | V | | Operating free-air temperature, TA | 0 | | 70 | ç | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as maximum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAMETER | TEST CONDITIONS | TM | //S4464 | -10 | TN | <b>154464</b> | -12 | UNIT | |------|------------------------------------------------------|----------------------------------------------------------------------------------------|-----|---------|------|-----|------------------|------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP↑ | MAX | MIN | TYP <sup>†</sup> | MAX | UNII | | ۷он | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | | 2.4 | | | V | | VOL | Low-level output voltage | 1 <sub>OL</sub> = 4.2 mA | | | 0.4 | | | 0.4 | ٧ | | Ŋ | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V, V <sub>DD</sub> = 5 V,<br>All other pins = 0 V to 5.8 V | | | ± 10 | | | ± 10 | μΑ | | ю | Output current (leakage) | V <sub>O</sub> = 0 V to 5.5 V,<br>V <sub>DD</sub> = 5 V,<br>CAS high | | | ±10 | | | = 10 | μА | | 1ממ | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle | | 80 | TBD | | 70 | TBD | mA | | lDD2 | Standby current | After 1 memory cycle, RAS and CAS high | | 2.5 | 5 | | 2.5 | 5 | mΑ | | loo3 | Average refresh current | t <sub>C</sub> = minimum cycle,<br>RAS cycling,<br>CAS high | | 65 | твр | | 55 | TBD | mA | | DD4 | Average page-mode current | t <sub>c(P)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | 55 | TBD | | 45 | TBD | mA | # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEGT OCHRITICALS | TM | <b>15446</b> 4 | -15 | TMS4464-20 | | | UNIT | |-----------|------------------------------------------------------|---------------------------------------------------------------------------------------|-----|------------------|-------------|------------|-----|------|------| | PARAMETER | | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | MIN | TYP | мАх | UNII | | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | • | 2.4 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | | 0.4 | ٧ | | lj. | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V, V <sub>DD</sub> = 5 V<br>All other pins = 0 V to 5.8 V | | · | ± 10 | | | ± 10 | μΑ | | ¹o | Output current (leakage) | V <sub>O</sub> = 0 V to 5.5 V,<br>V <sub>DD</sub> = 5 V,<br>CAS high | | | ± 10 | | | ± 10 | μΑ | | DD1 | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle | | 60 | TBD | | 50 | TBD | mA | | DĎ2 | Standby current | After 1 memory cycle. RAS and CAS high | | 2.5 | 5 | | 2.5 | 5 | mA | | DD3 | Average refresh current | t <sub>c</sub> = minimum cycle, RAS cycling, CAS high | | 50 | TBD | | 40 | TBD | mA | | JDD4 | Average page-mode current | t <sub>c(P)</sub> = minimum cycle,<br>RAS low,<br>CAS cycling | | 40 | <b>18</b> D | | 30 | TBD | mA | $<sup>^{\</sup>dagger}$ All typical values are at $T_{\mbox{\scriptsize A}}\,=\,25\,^{\circ}\mbox{\scriptsize C}$ and nominal supply voltages. # capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | | PARAMETER | TMS | 4164 | UNIT | |--------------------|---------------------------------------|-----|------|------| | | PAHAMETER | | MAX | ONII | | Ci(A) | Input capacitance, address inputs | 4 | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance strobe inputs | 8 | 10 | рF | | Ci(W) | Input capacitance, write enable input | 8 | 10 | рF | | Cito | Output capacitance | 8 | 10 | ηF | $<sup>^{\</sup>dagger}$ All typical values are at $T_{\Delta} = 25~^{\circ}\text{C}$ and nominal supply voltages. # switching characteristics over recommended supply voltage range and operating free-air temperature range | | PARAMETER TEST CONDITIONS | | ALT. | TMS4464-10 | | TMS4464-12 | | UNIT | |----------------------|------------------------------------|-----------------------------------------------------------------------------------|-------------------|------------|-----|------------|------------|------| | , | ANAMETER | TEST CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | UNIT | | ta(C) | Access time from CAS . | t <sub>RLCL</sub> ≥ MAX, C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>t</sup> CAC | | 60 | | 70 | ns | | ta(R) | Access time from RAS | t <sub>RLCL</sub> = MAX, C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>t</sup> RAC | | 100 | | 120 | ns | | ta(G) <sup>‡</sup> | Access time after G low | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>‡</sup> GAC | | 30 | | <b>3</b> 5 | nş | | <sup>†</sup> dis(CH) | Output disable time after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | †OFF | 0 | 30 | 0 | 30 | nş | | <sup>†</sup> dis(G) | Output disable time after G high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>t</sup> GOFF | 0 | 30 | 0 | 30 | ns | # switching characteristics over recommended supply voltage range and operating free-air temperature range | | PARAMETER TEST CONDITIONS | | ALT. | TMS44 | 164-15 | TMS4464-20 | | UNIT | |----------------------|---------------------------------------|-----------------------------------------------------------------------|-------------------|-------|--------|------------|-----|------| | ' | PANAMETER | TEST COMBITIONS | SYMBOL | MIN | MAX | MIN | MAX | UNII | | ta(C) | Access time from CAS | tRLCL ≥ MAX, CL - 100 pF,<br>Load = 2 Series 74 TTL gates | tCAC . | | 85 | | 120 | ns | | t <sub>a(R)</sub> | Access time from RAS | trice = MAX, C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | †RAC | | 150 | | 200 | ns | | t <sub>a(G)</sub> ‡ | Access time after G low | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | †GAC | | 45 | | 55 | ns | | <sup>†</sup> dis(CH) | Output disable time<br>after CAS high | Ct = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>†</sup> OFF | 0 | 30 | 0 | 35 | ns | | ₹dis(G) | Output disable time after G high | C <sub>L</sub> = 100 pF,<br>Load - 2 Series 74 TTL gates | <sup>t</sup> GOFF | 0 | 30 | 0 | 35 | ns | $<sup>^{\</sup>ddagger}$ $t_{a(C)}$ and $t_{a(R)}$ must be satisfied to guarantee $t_{a(G)}$ . # TMS4464 65,536-WORD BY 4-BIT DYNAMIC RAM # timing requirements over recommended supply voltage range and operating free-air temperature range | PARAMETER | | ALT. | TMS4464-10 | | TMS4464-12 | | UNIT | | |-----------------------|--------------------------------------------------|------------------|--------------|--------|------------|--------|----------|--| | | PAHAMEJEH | SYMBOL | MIN | MAX | MIN | MAX | UNII | | | to(P) | Page mode cycle time | tPC | 110 | | 130 | | ns | | | tc(PM) | Page-mode cycle time (read-modify-write cycle) | †PCM | 180 | • | 210 | • | nş | | | to(rd) | Read cycle time <sup>†</sup> | †RC | 200 | | 230 | | ns | | | t <sub>c</sub> (W) | Write cycle time | twc | 200 | | 230 | | ns | | | tc(rdW) | Read-write/read modify-write cycle time | <sup>t</sup> BWC | 270 | | 310 | | ns | | | twiCHIP | Pulse duration, CAS high (page mode) | †CP | 40 | | 50 | • | ns | | | tw(CH) | Pulse duration, CAS high (non-page mode) | tCPN | 40 | | 50 | | ns | | | <sup>†</sup> w(CL) | Pulse duration, CAS low <sup>‡</sup> | tCAS | 60 | 10,000 | 70 | 10,000 | กร | | | tw(RH) | Pulse duration, RAS high (precharge time) | tRP | 90 | | 100 | | os | | | tw(RL) | Pulse duration, RAS low § | ¹RAS | 100 | 10,000 | 120 | 10,000 | ns | | | tw(W) | Write pulse duration | twp | 35 | | 40 | | ns | | | tt | Transition times trise and fall) for RAS and CAS | t <sub>T</sub> | 3 | 50 | 3 | 50 | ns | | | t <sub>su(CA)</sub> | Column address setup time | tASC | 0 | | 0 | | пѕ | | | t <sub>su</sub> (RA) | Row address setup time | †ASR | . 0 | | 0 | | пв | | | t <sub>su</sub> (D) | Data setup time | tos | 0 | | 0 | | пѕ | | | t <sub>su(rd)</sub> | Read command setup time | tRCS | 0 | | 0 | | ns | | | au(iu) | Early write command setup | -nca | | | | | | | | t <sub>su(WCL)</sub> | time before CAS low | †WC5 | 0 | | ٥ | | ns | | | t <sub>su</sub> (WCH) | Write command setup time before CAS high | †CWL | 30 | | 40 | | ns | | | t <sub>su</sub> (WRH) | Write command setup time before RAS high | †RWL | 30 | | 40 | | ns | | | th(CLCA) | Column address hold time after CAS low | †CAH | 20 | | 20 | | ns | | | th(RA) | Row address hold time | tRAH | 15 | | 15 | | ns | | | th(RLCA) | Column address hold time after RAS low | tAR | 60 | | 70 | | ns | | | th(CLD) | Data hold time after CAS low | (DH | 30 | | 35 | | ns | | | th(RLD) | Data hold time after RAS low | <sup>t</sup> DHR | 70 | | 85 | | ns | | | th(WLD) | Data hold time after W low | t <sub>DH</sub> | 30 | | 35 | | PS | | | th(CHrd) | Read command hold time after CAS high | tRCH | 0 | | 0 | | ns | | | th(RHrd) | Read command hold time after RAS high | <sup>t</sup> RRH | 10 | | 10 | | ns | | | ¹h(CLW) | Write command hold time after CAS low | tWCH | 30 | | 35 | | ns | | | th(RLW) | Write command hold time after FAS low | tWCR | 70 | | 85 | | ns | | | <sup>t</sup> RLCHR | Delay time, RAS low to CAS high | <sup>‡</sup> CHR | 20 | | 25 | | ns | | | †RLCH | Delay time, RAS low to CAS high | *CSH | 100 | | 120 | | ns | | | tCHRL | Delay time, CAS high to RAS low | 1CRP | 0 | | 0 | | ns | | | tCLRH | Delay time, CAS law to RAS high | <sup>t</sup> RSH | - 60 | | 70 | | ns | | | | Delay time, CAS low to W low | -non | | | | | | | | <sup>t</sup> CLWL | (read-modify-write cycle only)# | ‡CMD | 95 | | 105 | | ns · | | | †CLRL | Delay time, CAS low to RAS low1 | †CSR | 20 | | 25 | | ns | | | ·GENG | Delay time, FAS low to CAS low | neo, | + | | | | | | | †RLCL | (maximum value specified only | <sup>t</sup> RCD | 25 | 40 | 25 | 50 | ns | | | -NLUL | to guarantee access timel | หเบ | - | 70 | | | "" | | | | Delay time, RAS low to W low | | <del> </del> | | | | | | | <sup>†</sup> RLWL | (read-modify-write cycle only)# | <sup>†</sup> RWO | 135 | | 155 | | ns | | | | Delay time, G high before | | + | | | | $\vdash$ | | | <sup>†</sup> GHD | data applied at DQ | †GDD | 30 | | 30 | | ns | | | • • | Refresh time interval | to.== | + | 4 | | 4 | ms | | | t <sub>rf</sub> | nenean une interval | tref | | 4 | | 4 | ms | | $<sup>^{\</sup>dagger}$ All cycle times assume $t_{t} = 5$ ns. In a read-modity-write cycle, t<sub>CLWL</sub> and t<sub>sul|WCH}</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time. in a read-modify-write cycle, t<sub>REWL</sub> and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t....or). <sup>1</sup> CAS-before-RAS refresh option only. $<sup>^\# \</sup>vec{G}$ must disable the output buffers prior to applying data to the device. # timing requirements over recommended supply voltage range and operating free-air temperature range | DARAMETED | | ALT. | TMS4 | 464-15 | TMS4464-20 | | UNI | |----------------------|--------------------------------------------------|--------------------|------|------------|--------------|--------|--------| | | PARAMETER | SYMBOL | MIN | MAX | MIN MAX | | ואט | | t <sub>C</sub> (P) | Page mode cycle time | tPC | 155 | | 210 | | ns | | ¹c(PM) | Page-mode cycle time (read-modify-write cycle) | <sup>t</sup> PCM | 240 | | 315 | | n: | | tc(rd) | Read cycle time† | †RC | 260 | | 330 | | n: | | †c(W) | Write cycle time | twc | 260 | | 330 | | n | | tc(rdW) | Read-write/read-modify-write cycle time | ¹RWC | 345 | | 435 | | n | | tw(CH)P | Pulse duration, CAS high (page mode) | tCP | 60 | | 80 | | n | | tw(CH) | Pulse duration, CAS high (non-page mode) | 1PCN | 60 | | 80 | | п | | tw(CL) | Pulse duration, CAS low <sup>‡</sup> | tCAS | 85 | 10,000 | 120 | 10,000 | 'n | | tw(RH) | Pulse duration, RAS high (precharge time) | tRP | 100 | | 120 | | n | | tw(RL) | Pulse duration, RAS low 5 | tRAS | 150 | 10,000 | 200 | 10,000 | 'n | | tw(W) | Write pulse duration | tWP | 45 | 10,000 | 55 | ,0,000 | n | | tt | Transition times (rise and fall) for RAS and CAS | t <sub>T</sub> | 3 | 50 | 3 | 50 | - n | | t <sub>su(CA)</sub> | Column address setup time | tASC | 0 | | 0 | | 'n | | t <sub>su(RA)</sub> | Row address setup time | *ASR | 0 | | 0 | | n | | | Data setup time | †DS | 0 | | 0 | | | | t <sub>su(D)</sub> | Read command setup time | | 0 | | ō | | n | | <sup>T</sup> su(rd) | Early write command setup | tRCS | + - | | | | ₩" | | <sup>t</sup> su(WCL) | time before CAS low | twcs | 0 | | 0 | | n | | t <sub>su(WCH)</sub> | Write command satup time before CAS high | <sup>t</sup> CWL | 45 | | 60 | | n | | <sup>t</sup> su(WRH) | Write command setup time before RAS high | TRWL | 45 | | 60 | | n | | thiCLCA) | Column address hold time after CAS low | tCAH | 25 | | 45 | | n | | th(RA) | Row address hold time | tran | 15 | | 20 | | п | | th(RLCA) | Column address hold time after RAS low | tAR | 90 | | 125 | | n | | th(CLD) | Data hold time after CAS low | ¹DH | 45 | | 55 | | n | | th(RLD) | Data hold time after RAS low | <sup>t</sup> DHR | 110 | | 135 | | n | | †h(WLO) | Data hold time after W low | tDH | 45 | | 55 | | n | | th(CHrd) | Read command hold time after CAS high | <sup>t</sup> RCH | 0 | | 0 | | n | | th(RHrd) | Read command hold time after RAS high | tren | 10 | - <b>-</b> | 15 | | n | | th(CLW) | Write command hold time after CAS low | twch | 45 | | 55 | | n | | th(RLW) | Write command hold time after RAS low | †WCR | 110 | | 135 | | n | | *RLCHR | Delay time, RAS low to CAS high! | . t <sub>CHR</sub> | 30 | | 35 | | n | | <sup>t</sup> RLCH | Delay time, RAS low to CAS high | tcsH | 150 | | 200 | | n | | <sup>†</sup> CHRL | Delay time, CAS high to RAS low | tCRP | 0 | | 0 | | n | | †CLRH | Delay time, CAS low to RAS high | trsh | 85 | | 120 | | n | | | Delay time, CAS low to W low | | 400 | | 400 | | Τ. | | tCLWL | (read-modify-write cycle only)# | (CMD | 120 | | 160 | | n | | <sup>t</sup> CLRL | Delay time, CAS low to RAS low 1 | tCSR | 30 | | 35 | | n | | | Delay time, RAS low to CAS low | | 1 | | | | | | talci. | (maximum value specified only | †RCD | 25 | 65 | 30 | 80 | l n | | | to guarantee access time] | | 1 | | | | | | | Delay time, RAS low to W low | | 1 | | | - | $\Box$ | | <sup>t</sup> RLWL | (read-modify-write cycle only)# | *RWD | 185 | | 240 | | n | | | Delay time, G high before | | | | | | Γ. | | ¹GHD - | data applied at DQ | 1GDD | 30 | | 35 | | n | | t <sub>rf</sub> | Refresh time interval | *REF | + | 4 | <del> </del> | 4 | m | 16 In a read-modify-write cycle, t<sub>CLWL</sub> and t<sub>BU(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time <sup>(</sup>fwiCL)). In a read-modify-write cycle, IRLWL and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time. (t<sub>WIRL</sub>). 1 CAS-before RAS refresh option only. $<sup>\</sup>ensuremath{^\#} \overline{G}$ must disable the output buffers prior to applying data to the device. early write cycle timing # write cycle timing read-write/read-modify-write cycle timing NOTE: A write cycle or read-modify-write cycle can be intermixed with read cycles as long as the write and read modify-write timing specifications are not violated. page-mode write cycle timing NOTE: A read cycle or a read-modify write cycle can be intermixed with write cycles as long as read and read-modify-write timing specifications are not violated. Dynamic RAM and Memory Support Devices TMS4464 65,536-WORD BY 4-BIT DYNAMIC RAM RAS CHRL -CAS VIL DON'T CARE DON'T CARE X DON'T CARE AIH \ AOH ONT CARE OUTPUT INPUT G $v_{1L}$ NOTE: A read cycle or a write cycle can be intermixed with read-modify-write cycles as long as read and write timing specifications are not violated. # RAS-only refresh cycle timing automatic (CAS before RAS) refresh cycle timing design and to supply the best product possible <sup>†</sup> For devices with CAS-before-RAS refresh aption only. Row address is required only for devices without CAS-before-RAS refresh option. Row address is "don't care" for devices with CAS-before-RAS option. # TMS4500A DYNAMIC RAM CONTROLLER JANUARY 1982 - REVISED APRIL 1983 ō - Controls Operation of 8K/16K/32K/64K Dynamic RAMs - Creates Static RAM Appearance - One Package Contains Address Multiplexer, Refresh Control, and Timing Control - Directly Addresses and Drives Up to 256K Bytes of Memory Without External Drivers - Operates from Microprocessor Clock - No Crystals, Delay Lines, or RC Networks - Eliminates Arbitration Delays - Refresh May Be Internally or Externally Initiated - Versatile - Strap-Selected Refresh Rate - Synchronous, Predictable Refresh - Selection of Distributed, Transparent, and Cycle-Steal Refresh Modes - Interfaces Easily to Popular Microprocessors - Strap-Selected Wait State Generation for Microprocessor/Memory Speed Matching - Ability to Synchronize or Interleave Controller with the Microprocessor System (Including Multiple Controllers) - Three-State Outputs Allow Multiport Memory Configuration - Performance Ranges of 150 ns/200 ns/ 250 ns # TMS4500A . . . NL PACKAGE (TOP VIEW) | CLK [ | 1 | <b>U</b> 40 | ∐∨cc | |--------|----|-------------|-------| | RDY | 2 | 39 | REFRE | | REN1 | 3 | 38 | Twst | | cs 🖸 | 4 | 37 | ]FSO | | ALE [ | 5 | 36 | FS1 | | RASO | 6 | 35 | BA7 | | RASI | 7 | 34 | CA7 | | ACR [ | 8 | 33 | МА7 | | ACW | 9 | 32 | □ма6 | | CAS [ | 10 | 31 | CA6 | | RAO [] | 11 | 30 | BAA[ | | CAO | 12 | 29 | RA5 | | MAQ[ | 13 | 28 | CAS | | MA1 🗍 | 14 | 27 | ]MA5 | | CA1 | 15 | 26 | RA4 | | RA1 | 16 | 25 | CA4 | | RA2 | 17 | 24 | ∐ма4 | | GA2 | 18 | 23 | ]RA3 | | M A 2 | 19 | 22 | CA3 | | GND [ | 20 | 21 | MA3 | | | | | | ### description The TMS4500A is a monolithic DRAM system controller designed to provide address multiplexing, timing, control and refresh/access arbitration functions to simplify the interface of dynamic RAMs to microprocessor systems. The controller contains a 16-bit multiplexer that generates the address lines for the memory device from the 16 system address bits and provides the strobe signals required by the memory to decode the address. An 8-bit refresh counter generates the 256-row addresses required for refresh. A refresh timer is provided that generates the necessary timing to refresh the dynamic memories and assure data retention. The TMS4500A also contains refresh/access arbitration circuitry to resolve conflicts between memory access requests and memory refresh cycles. The TMS4500A is offered in a 40-pin, 600-mil dual-in-line plastic package and is guaranteed for operation from 0°C to 70°C. # BLOCK DIAGRAM | | pin | descr | iptions | |--|-----|-------|---------| |--|-----|-------|---------| | pin descriptions | | | |------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RAO - RA7 | Input | Row Address – These address inputs are used to generate the row address for the multiplexer. | | CAO - CA7 | Input | Column Address — These address inputs are used to generate the column address for the multiplexer. | | MA0 - MA7 | Output | Memory Address — These three-state outputs are designed to drive the addresses of the dynamic RAM array. | | ALE . | Input | Address Latch Enable — This input is used to latch the 16 address inputs, $\overline{\text{CS}}$ and REN1. This also initiates an access cycle if thip select is valid. The rising edge (low level to high level) of ALE returns $\overline{\text{RAS}}$ to the high level. | | pin description | ns (continued) | | |-----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <del>CS</del> | Input | Chip Select — A low on this input enables an access cycle. The trailing edge of ALE latches the chip select input, $ \frac{1}{2} \left( \frac{1}{2} \right) = \frac{1}{2} \left( \frac{1}{2} \right) 1$ | | REN1 | INPUT | RAS Enable 1 — This input is used to select one of two banks of RAM via the RAS0 and RAS1 outputs when chip select is present. When it is low, RAS0 is selected; when it is high, $\overline{RAS}$ 1 is selected, | | ACR, ACW | Input | Access Control, Read; Access Control, Write — A low on either of these inputs causes the column address to appear on MAO - MA7 and the column address strobe. The rising edge of ACR or ACW terminates the cycle by ending RAS and CAS strobes. When ACR and ACW are both low, MAO - MA7, RAS0, RAS1, and CAS go into a high-impedance (floating) state. | | ÇLK . | Input | System Clock — This input provides the master timing to generate refresh cycle timings and refresh rate. Refresh rate is determined by the TWST, FS1, FS0 inputs. | | REFREQ | Input/Output | Refresh Request — (This input should be driven by an open-collector output.) On input, a low-going edge initiates a refresh cycle and will cause the internal refresh timer to be reset on the next falling edge of the CLK. As an output, a low-going edge signals an internal refresh request and that the refresh timer will be reset on the next low-going edge of CLK. REFREO will remain low until the refresh cycle is in progress and the current refresh address is present on MAO-MA7. (Note: REFREO contains an internal pull-up resistor with a nominal resistance of 10 kilohms.) | | RASO, RAS1 | Output | Row Address Strobe – These three-state outputs are used to latch the row address into the bank of DRAMs selected by REN1. On refresh both signals are driven. | | CAS | Output | Column Address Strobe $-$ This three-state output is used to latch the column address into the DRAM array. | | RDY | Output | Ready — This totem-pole output synchronizes memories that are too slow to guarantee microprocessor access time requirements. This output is also used to inhibit access cycles during refresh when in cycle-steal mode. | | TWST | Input | Timing/Wait Strap — A high on this input indicates a wait state should be added to each memory cycle. In addition it is used in conjunction with FSO and FS1 to determine refresh rate and timing. | | FS0, FS1 | Inputs | Frequency Select 0; Frequency Select $1-$ These are strap inputs to select Mode and Frequency of operation as shown in Table 1. | | | | | | STRA | P INPUT M | ODE\$ | WAIT STATES FOR MINIMUM CLK FREQ. MMz | REFRESH | CLOCK<br>CYCLES<br>FOR EACH | | | |------|-----------|-------|-------------------------------------------------|----------|-----------------------------|----------------------|---------| | TWST | FS1 | FSO | 1 | I | | FREQ. (kHz) | REFRESH | | . г | L | L† | 0 | EXTERNAL | _ | REFREQ | 4 | | L | Ł | н | o | CLK ÷ 31 | 1.984 | 64 - 95‡ | 3 | | L | н | L | 0 | CLK + 46 | 2.944 | 64 · 85 <sup>‡</sup> | 3 | | L | н | н | 0 | CLK ÷ 61 | 3,904 | 64 - 829 | 4 | | Н | | | 1 | CLK 48 | 2 944 | 64 . 952 | 3 | TABLE 1 - STRAP CONFIGURATION н CLK + 61 CLK ÷ 76 CLK + 91 3.904 4,864 5.824 64 - 80 $64 \cdot 77^{1}$ 64 · 88¶ ### functional description н н TMS4500A consists of six basic blocks; address and select latches, refresh rate generator, refresh counter, the multiplexer, the arbiter, and the timing and control block. ### address and select latches The address and select latches allow the DRAM controller to be used in systems that multiplex address and data on the same lines without external latches. The row address latches are transparent, meaning that while ALE is high, the output at MAO - MA7 follows the inputs RAO - RA7. ## refresh rate generator The refresh rate generator is a counter that indicates to the arbiter that it is time for a refresh cycle. The counter divides the clock frequency according to the configuration straps as shown in Table 1. The counter is reset when a refresh cycle is requested or when TWST, FS1 and FS0 are low. The configuration straps allow the matching of memories to the system access time. Upon Power-Up it is necessary to provide a reset signal by driving all three straps to the controller low to initialize internal counters. A system's low-active, power-on reset (RESET) can be used to accomplish this by connecting it to those straps that are desired high during operation. During this reset period, at least four clock cycles should occur. # refresh counter The refresh counter contains the address of the row to be refreshed. The counter is decremented after each refresh cycle. [A low-to-high transition on TWST sets the refresh counter to FF16 (25510).] ### multiplexer The multiplexer provides the DRAM array with row, column, and refresh addresses at the proper times. Its inputs are the address latches and the refresh counter. The outputs provide up to 16 multiplexed addresses on eight lines. H H H 1 C This strap configuration resets the Refresh Timer circuitry. <sup>\*</sup> Upper figure in refresh frequency is the frequency that is produced if the minimum CLK frequency of the next select state is used. <sup>§</sup> Refresh frequency if CLK frequency is 5 MHz. Hefresh frequency if CLK frequency is 8 MHz. #### arbiter The arbiter provides two operational cycles: access and refresh. The arbiter resolves conflicts between cycle requests and cycles in execution, and schedules the inhibited cycle when used in cycle-steal mode. ### timing and control block The timing and control block executes the operational cycle at the request of the arbiter. It provides the DRAM array with RAS and CAS signals. It provides the CPU with a ROY signal. It controls the multiplexer during all cycles. It resets the refresh rate generator and decrements the refresh counter during refresh cycles. # absolute maximum ratings over operating ambient temperature range (unless otherwise noted)† | Supply voltage range, VCC (see Note 1) | |----------------------------------------------| | Input voftage range (any input) (see Note 1) | | Continuous power dissipation | | Operating ambient temperature range | | Storage temperature range | ### recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |------------------------------------------------------------|-----|-----|-----|------| | Supply voltage, VCC | 4.5 | 5 | 5.5 | ٧ | | High-level input voltage, V(H | 2.4 | | 6 | ٧ | | Low-level input voltage, V <sub>IL</sub> | -1‡ | | 0.8 | V | | Operating ambient <sup>†</sup> temperature, T <sub>A</sub> | ٥ | | 70 | °C | <sup>1</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods raffect device reliability. # electrical characteristics over recommended operating ambient temperature range lunless otherwise noted) | | PARAN | METER | TEST COND | MIN TYPT | MAX | UNIT | | |------------|---------------------|-----------------|-----------------------------|--------------------------|-----|-------|----| | High-level | | MAO-MA7, RDY | | V <sub>CC</sub> = 4.5 V | 2.4 | | ] | | VOH | | RASO, RASI, CAS | I <sub>OH</sub> = -1 mA | ACC = 4.0 A | 2.7 | | V | | | output voltage | REFREQ | I <sub>OH</sub> = 100 μA | V <sub>CC</sub> = 4.5 V | 2.4 | | 1 | | VOL | Low-level output | voltage | I <sub>OL</sub> = 4 mA | V <sub>CC</sub> = 4.5 V | | 0.4 | V | | | High-level | REFREO | V <sub>1</sub> = 5.5 V | | | 100 | μΑ | | ļiH | input current | All others | v <sub>j</sub> = a.s v | | | 10 | μ. | | | Low-level | REFREO | V <sub>1</sub> = 0 V | | | -1.25 | mA | | <u> </u> | input current | All others | V 2 0 V | | | 10 | μA | | loz | Off-state output of | current | V <sub>D</sub> = 0 to 4.5 V | $V_{CC} = 5.5 \text{ V}$ | | ± 50 | μА | | 1cc | Operating supply | current | TA = 0°C | | 100 | 140 | mA | | Ci | Input capacitance | | $V_1 = 0 V_1$ | f = 1 MHz | 5 | | pF | | Ca | Output capacitane | 9 | $V_0 = 0 V$ | f = 1 MHz | 6 | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C except where otherwise noted <sup>&</sup>lt;sup>‡</sup> The algebraic convention, where the more negative limit is designated as minimum, is used in this data sheet for logic voltage levels only. NOTE 1: Voltage values are with respect to the ground terminal. # timing requirements over recommended supply voltage range and operating ambient temperature range | | BAGALLETED. | TMS4 | 500A-15 | TMS45 | 00A-20 | TMS450 | UNIT | | |----------------------|----------------------------------------------------------|-------------------------|----------------|-------------|--------|-------------------------|------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tc(C) | CLK cycle time | 100 | | 100 | | 140 | | | | Tw(CH) | CLK high pulse width | 20 | | 20 | · · | 20 | | 1 | | tw(CL) | CLK low pulse width | 35 | | 35 | | 35 | | 1 | | tt | Transition time, all inputs | | 50 | T | 50 | _l | 50 | 1 | | tAEL-CL | Time delay, ALE low to CLK starting low (see Note 1) | 10 | | 10 | | 15 | | | | †CL-AEL | Time delay, CLK low to ALE starting low (see Note 1) | 10 | · <del>-</del> | 10 | | 15 | | | | tCL-AEH | Time delay, CLK low to ALE starting high (see Note 2) | 15 | | 20 | | 20 | | | | tw(AEH) | Pulse width ALE high | 50 | | 60 | | 60 | | па | | tAV-AEL | Time delay, address, REN1, CS valid to ALE low | 5 | | 10 | | 15 | | | | <sup>t</sup> AEL-AX | Time delay, ALE low to address not valid | 10 | | 10 | | 10 | | | | <sup>†</sup> AEL-ACL | Time delay, ALE low to ACX low (see Notes 3,4,5, and 6) | t <sub>h(RA)</sub> + 30 | | th(RA) + 40 | ) | t <sub>h(RA)</sub> + 50 | | | | tACH-CL | Time delay, ACX high to CLK low (see Notes 3 and 7) | 20 | | 20 | - | 20 | | | | ¹AĊL-CH | Time delay, ACX low to CLK starting high (to remove RDY) | 30 | | 30 | | 30 | | | | tRQL-CL | Time delay, REFREQ low to CLK starting low [see Note 8] | 20 | | 20 | | 20 | | ] | | †w(RQL) | Pulse width, REFREQ low | 20 | | 20 | - | 20 | | ] | - NOTES: 1. Coincidence of the trailing edge of CLK and the trailing edge of ALE should be avoided, as the refresh/access occurs on the trailing CLK edge. A trailing edge of CLK should occur during the interval from ACX high to ALE low. - 2. If ALE rises before ACX and a refresh request is present, the falling edge of CLK after tot. AEH will output the refresh address to MAO-MA7 and initiate a refresh cycle. - 3. These specifications relate to system timing and do not directly reflect device performance - 4. On the access grant cycle following refresh, the occurrence of CAS low depends on the relative occurrence of ALE low to ACX low. If ACX accurs prior to or coincident with ALE then CAS is timed from the CLK high transition that causes RAS low. If ACX accurs 20 ns or more after ALE then CAS is timed from the CLK low transition following the CLK high transition causing RAS low. 5. For maximum speed access (internal delays on both access and access grant cycles), ACX should occur prior to or coincident with ALE. - 6. th(RA) is the dynamic memory row address hold time. ACX should follow ALE by tAEL-cel in systems where the required In(RA) is greater than TREL MAX minimum. - HEL-MAX minimum of 20 ns is specified to ensure arbitration will occur on falling CLK edge. t<sub>ACH-CL</sub> also affects precharge time such that the minimum t<sub>ACH-CL</sub> should be equal or greater than: t<sub>W(RH)</sub> = t<sub>W(CL)</sub> + 30 ns [for cyclo where ACX high occurs prior to ALE high) where t<sub>W(RH)</sub> is the DRAM RAS precharge time. - 8. This parameter is necessary only if refresh arbitration is to occur on this low-going CLK edge (in systems where refresh is synchronized to external events). switching characteristics over recommended supply voltage range and operating ambient temperature range (see Figure 1) | | | TEST | TMS450 | 0A-15 | TMS45 | 00A-20 | TMS45 | 00A-25 | | |----------------------|-----------------------------------------------|--------------------------|--------------------------------------------------|-------|-------|--------|----------------------------------------------|--------|------| | | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | 'AEL-REL | Time delay, ALE low to | | | 30 | | 40 | | 5C | | | | RAS starting low RAS fall time | 1 | <u> </u> | | | | - | | | | lt(REL) | Time delay, row address valid | CL = 160 pF | | 15 | | 20 | | 25 | | | VAM-VARP | to memory address valid | - | | 40 | | 50 | | 60 | | | | Time delay, ALE high to | 1 | <del></del> | | | | | | | | TAEH-MAV | valid memory address | ] | 1 | 55 | | 70 | | 90 | | | | Time delay, ALE to RDY starting | | <del> </del> | | | | | | | | TAEL-RYL | low (TWST = 1 or refresh in progress) | C <sub>L</sub> = 40 pF | [ | 20 | | 25 | | 35 | | | | Time delay, ALE low to CAS | | i | | | | | | | | AEL-CEL | starting low | ļ | 60 | 150 | 75 | 200 | 100 | 250 | | | | Time delay, ALE high to RAS | ĺ | | | | | | | | | AEH-REH | starting high | C <sub>L</sub> = 160 pF | | 25 | | 30 | | 40 | | | ¹tiMAV) | Address transition time | 0 - 100 pi | | 15 | | 20 | | 25 | | | tACL-MAX | Row address hold from ACX low | 1 | 15 | | 20 | | 25 | | | | ****** | Time delay, memory address | | 0 | | 0 | | 0 | | | | MAV-CEL | valid to CAS starting low | | | | U | | 0 | | | | Tr(CEL) | CAS fall time | C <sub>L.</sub> = 320 pF | İ | 15 | | 20 | | 25 | | | ¹ACL-CEL | Time delay, ACX low to CAS | | 50 | 90 | 65 | 130 | 85 | 165 | | | ALL-CEL | starting low | | | -50 | - 03 | 130 | - 55 | 145 | | | tACH-REH | Time delay, ACX to RAS | | 1 | 30 | | 40 | | 50 | | | ACH-REH | starting high | C <sub>L</sub> 160 pF | <u></u> | | | | <u>L </u> | | | | tr(REH) | RAS rise time | | | 15 | | 20 | | 25 | ns | | tACH-CEH | Time delay, ACX high to CAS | | 5 | 30 | 10 | 40 | 15 | 50 | | | ACITICEIT | starting high | | <del>,</del> | | | | L | | | | t <sub>t</sub> (CEH) | CAS rise time | C <sub>L</sub> - 320 pF | <del> </del> | 30 | | 35 | | 45 | | | tACH MAX | Column address hold from | CL = 160 pF | 15 | | 20 | | 25 | | | | | ACX high Time delay, CLK high to RDY starting | | <del> </del> | | | | | | | | <sup>t</sup> CH-RYH | high (after ACX low) (see Note 9) | C <sub>L</sub> = 40 pF | ļ | 35 | | 45 | | 60 | | | - <del>-</del> | Time delay, REFREQ external till | | - | | | | | | | | TREL-REL | supported by REFREQ internal | | } | 25 | | 30 | | 30 | | | | Time delay, CLK high till REFREQ | ·C <sub>L</sub> = 40 pF | | | | | | | | | ¹ÇH-RFL | internal starting low | | ł | 30 | | 35 | | 45 | | | | Time delay, CLK low till refresh | | <del> </del> | | | | | | | | ¹CL-MAV | address valid | | | 75 | | 100 | | 125 | | | | Time delay, CLK high till | j | <del></del> | | | | | _ | | | <sup>t</sup> CH-RRL | refresh RAS starting low | i | 10 | 50 | 15 | 80 | 20 | BO | | | | Time delay, refresh address | 1 | | - | _ | | _ | | | | MAV-RRL | valid till refresh RAS low | | 5<br> | | 5 | | 5 | | | | | Time delay, CLK low to REFREQ | C <sub>I</sub> = 160 pF | | 45 | | 55 | | 75 | | | *CL-RFH | starting high (3 cycle refresh) | C[ = 160 pr | [ | 40 | | 95 | | 75 | | | tou oru | Time delay, CLK high to REFREQ | | | 45 | | 55 | | 75 | | | CH-RFH | starting high (4 cycle refresh) | | | | | 3,7 | | | | | tCH-RRH | Time delay, CLK high to refresh | | 5 | 35 | 10 | 45 | 10 | 60 | İ | | -GH-RRH | RAS starting high | | <u> </u> | | | | | | | | ICH-MAX | Time delay, refresh address hold | | l<br>1 15 | | 20 | | 25 | | | | CHIMAA | alter CLK high. | <u> </u> | <u></u> _ | | | | | _ | | NOTE 9: RDY returns high on the rising edge of CLK. If TWST = 0, then on an access grant cycle RDY goes high on the same edge that causes access RAS low. If TWST = 1, then RDY goes to the high level on the first rising CLK edge after ACX goes low on access cycles and on the next rising edge after the edge that causes access RAS low on access grant cycles lessuming ACX low). switching characteristics over recommended supply voltage range and operating ambient temperature range (see Figure 1) (continued) | <u> </u> | DADAMATURE. | TEST | TMS45 | 00A-15 | TMS45 | 00A-20 | TMS45 | 00A-25 | | |----------------------|--------------------------------------------------------------|--------------------------|-------|--------|-------|--------|-------|--------|------| | Ī | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tCH-REL | Time delay, CLK high till access RAS starting low | | | 60 | _ | 70 | | 95 | | | tCL-CEL | Time delay, CLK fow to access CAS starting low (see Note 4) | $C_L = 160 \mathrm{pF}$ | | 125 | <br> | 140 | | 185 | | | †CL-MAX | Row address hold after CLK low | | 25 | | 30 | | 40 | | | | tw(ACL) | ACX low width | | 25 | | 30 | | 40 | | | | TREL-MAX | Row address hold from RAS low | | . 25 | | 30 | | 35 | | | | t <sub>t</sub> (RYL) | RDY fall time | C: . 40 - E | | 10 | | 15 | L | _20 | 1 | | tt(RYH) | RDY risa time | C <sub>L</sub> = 40 pF | | 20 | | 25 | | 35 | i ' | | †dis | Output disable time (3-state outputs) | | 45 | 100 | 55 | 125 | 75 | 165 | ns | | 1AEH-MAX | Column address hold from ALE high | • | 10 | | 15 | | 20 | | l . | | ten | Output enable time (3-state outputs) | Ct = 160 pF | 0 | 65 | 0 | 80 | 0 | 105 | | | <sup>†</sup> CAV-CEL | Column address setup to<br>CAS after refresh | φ <u>Γ</u> = 160 pr | О | | 0 | | 0 | | i | | tCH-CEL | Time delay, CLK high to access CAS starting low (see Note 4) | | | 140 | | 180 | | 235 | | | tACL-CL | ACX low to CLK starting low | CL = 40 pF | 25 | | 35 | | 45 | | | | <sup>†</sup> ACL-RYH | ACX low to RDY starting high | CL = 40 pF | L | 40 | | 50 | | 60 | | | CL-ACL | CLK low to ACX starting low | C <sub>L</sub> = 40 pF | 0 | | 0 | | 0 | | | NOTE 4: On the access grant cycle following refresh, the occurrence of CAS low depends on the relative occurrence of ALE low to ACX low. If ACX occurs prior to or coincident with ALE then CAS is timed from the CLK high transition that causes RAS low. If ACX occurs 20 ns or more after ALE then CAS is timed from the CLK low transition following the CLK high transition causing RAS low. # PARAMETER MEASUREMENT INFORMATION FIGURE 1 - LOAD CIRCUIT # access cycle timing # refresh request timing ready timing (ACX during CLK high) (see notes 10 thru 13) RDY starting high is timed from ACX low (tACL-RYH) for the condition ACX going low while CLK high, - NOTES: 10. For RDY high transition (during normal access) to be timed from the rising edge of CLK, ACX must occur to LACL after the falling edge of CLK. - 11. For ACX prior to the falling edge of CLK by t<sub>ACL-CL</sub>, the ROY high transition will be t<sub>ACL-RYH</sub>. 12. t<sub>ACL-CL</sub> is a limiting parameter for control of RDY to be dependent upon ACX low. - 13. During the interval for tACL-CL < MINIMUM to tCL-ACL > MINIMUM, the control of RDY may vary between the rising clock edge or falling edge of ACX. ready timing (ACX during CLK low) (see notes 10 thru 13) RDY starting high is timed from CLK high ( $t_{CH-RYH}$ ) for the condition $\overline{ACX}$ going low while CLK low. - NOTES: 10. For RDY high transition (during normal access) to be timed from the rising edge of CLK, ACX must occur to LACL after the falling edge of CLK. - 11. For ACX prior to the falling edge of CLK by t<sub>ACL-CL</sub>, the RDY high transition will be t<sub>ACL-RYH</sub>. 12. t<sub>ACL-CL</sub> is a limiting parameter for control of RDY to be dependent upon ACX low. - During the interval for tACL-CL < MINIMUM to tCL-ACL > MINIMUM, the control of RDY may vary between the rising clock edge or falling 13. edge of ACX. # output tristate timing # refresh cycle timing (three cycle) # refresh cycle timing (four cycle) 84 TOn the access grant cycle following refresh, the occurrence of CAS low depends on the relative occurrence of ALE low to ACX low. If ACX occurs prior to or coincident with ALE then CAS and address multiplexing are timed from the CLK high transition with the LAX delay from RAS low to address not valid. If ACX occurs 20 ns or more after ALE, then CAS and address multiplexing are timed from the CLK low transition. typical access/refresh/access cycle (three cycle, TWST = 0) typical access/refresh/access cycle (four cycle, TWST = 0) TEXAS INSTRUMENTS typical access/refrash/access cycle (three cycle, TWST = 1) typical access/refresh/access cycle (four cycle, TWST = 1) Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. | Interchangeability G | luide | |----------------------------------------------|-------| | Glossary/Timing Conventions/Data Sheet Struc | ture | | | | | Dynamic RAM and Memory Support Dev | rices | | Dynamic RAM Mod | | | Dynamic RAW Moc | | | EPROM Dev | /ices | | ROM Dev | /ices | | <u></u> | | | Static RAM and Memory Support Dev | vices | | Anntination to form | ntic= | | Applications Informa | acion | | Logic Sym | bols | #### ATTENTION These devices contain circuits to protect the inputs and outputs against damage due to high static voltages or electrostatic fields; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. Unused inputs must always be connected to an appropriate logic voltage level, preferably either supply voltage or ground. Additional information concerning the handling of ESD sensitive devices is available from Texas Instruments in a document entitled "Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies." Please contact Texas Instruments P.O. Box 401560 Dallas, Texas 75240 to obtain this brochure. 22-PIN SINGLE-IN-LINE PACKAGE (TOP VIEW) #### ■ 65,536 X 4 Organization - Single +5-V Supply (10% Tolerance) - 22-Pin Single-In-Line Package (SIP) - Utilizes Four 64K Dynamic RAMs in Plastic Chip Carrier - Long Refresh Period . . . 4 ms (256 cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Outputs - Performance of Unmounted RAMs: | | ACCESS | ACCESS | READ | READ, | |------------|---------|---------|--------|---------| | | TIME | TIME | OR | MODIFY, | | | ROW | COLUMN | WRITE | WRITE | | | ADDRESS | ADDRESS | CYCLE | CYCLE | | | (MAX) | (MAX) | (MIN) | (MIN) | | TMS4164-12 | 120 ns | 75 ns | 230 ns | 260 ns | | TMS4164-15 | 150 ns | 100 ns | 260 ns | 285 ns | | TMS4164-20 | 200 ns | 135 ns | 330 ns | 345 ns | | | | | | | - Common CAS Control with Separate Data-In and Data-Out Lines - Low Power Dissipation: | | OPERATING | STANDBY | | |--------------|-----------|---------|--| | | (TYP) | (TYP) | | | TM4164EC4-12 | 800 mW | 70 mW | | | TM4164EC4-15 | 700 mW | 70 mW | | | TM4164EC4-20 | 540 mW | 70 mW | | - Operating Free-Air Temperature . . . 0 °C to 70 °C - Upward Compatible with 256K X 4 Single-In-Line Package | (IOF VIEW) | | |----------------------------------------------------------------------|--------------| | NC (1)<br>VDD (2)<br>D1 (3)<br>O1 (4)<br>CAS (5)<br>A7 (6)<br>A5 (7) | | | A4 (8) D2 (9) Q2 (10) W (11) | | | A1 (12) A3 (13) A6 (14) O3 (15) D3 (16) | | | A2 (17)<br>A0 (18)<br>RAS (19)<br>D4 (20) | | | Q4 (21) ———————————————————————————————————— | $oxed{oxed}$ | | PIN NOMENCLATURE | | | |------------------|-----------------------|--| | A0-A7 | Address Inputs | | | CAS | Column Address Strobe | | | D1-D4 | Data Inputs | | | NC | No Connection | | | Q1-Q4 | Data Outputs | | | RAS | Row Address Strobe | | | V <sub>DD</sub> | +5-V Supply | | | Vss | Ground | | | ₩ | Write Enable | | # description The TM4164EC4 is a 256K, dynamic random-access memory module organized as $65,536 \times 4$ bits in a 22-pin single-in-line package comprising four TMS4164FPL, $65,536 \times 1$ bit dynamic RAM's in 18-load plastic chip carriers mounted on top of a substrate together with two $0.2\,\mu\text{F}$ decoupling capacitors. Each TMS4164FPL is described in the TMS4164 data sheet and is fully electrically tested and processed according to Ti's MIL-STD-883B (as ammended for commercial applications) flows prior to assembly. After assembly onto the substrate, a further set of electrical tests is performed. The TM4164EC4 is reted for operation from 0°C to 70°C. #### upward compatibility Future 256K $\times$ 4 memory modules in single-in-line packages will have identical pin functions and spacing, but will be 5,1 mm (0.2 inches) longer than the TM4164EC4; the length of the 256K $\times$ 4 (TM4256EE4) will be 61.0 $\pm$ 0,6 mm MAX (2.400 $\pm$ 0.025 inches MAX). To ensure compatibility between the two devices, enough clearance should be allowed on the PC board design to accompdate the increased length of the TM4256EE4. Pin 1 of the TM4256EE4 module will be memory address A8. PRODUCT PREVIEW Copyright @ 1983 by Texas Instruments Incorporated # 65.536 BY 4-BIT DYNAMIC RAM MODULE #### operation The TM4164EC4 operates as four TMS4164s connected as shown in the functional block diagram. Refer to the TMS4164 data sheet for details of its operation. #### specifications For TMS4164 electrical specifications, refer to the TMS4164 data sheet. #### single-in-line package and components PC substrate: 0,79 mm (0.031 inch) minimum thickness Bypass capacitors: Multilayer ceramic Leads: Tin over brass #### logic symbol<sup>†</sup> # functional block diagram <sup>†</sup>This symbol is in accordance with IEEE Std 91/ANS) Y32.14 and recent decisions in IEEE and IEC, See explanation on page 10-1. #### MECHANICAL DATA ## 22-pin single-in-line package NOTE a. Each pin centerline is located within 0,25 (0.010) of its true longitudinal position. #### TI single-in-line package nomenclature Taxas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. 30.PIN SINGLE-IN-LINE PACKAGE (TOP VIEW) #### 65.536 X 9 Organization - Single +5⋅V Supply (10% Tolerance) - 30-Pin Single-In-Line Package (SIP) - Utilizes Nine 64K Dynamic RAMs in Plastic Chip Carrier - Long Refresh Period . . . 4 ms (256 cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Outputs - Performance of Unmounted RAMs: | ACCESS TIME ROW ADDRESS (MAX) 120 ns 150 ns | ACCESS TIME COLUMN ADDRESS (MAX) 75 ns 100 ns | READ<br>OR<br>WRITE<br>CYCLE<br>(MIN)<br>230 ns<br>260 ns | READ,<br>MODIFY<br>WRITE<br>CYCLE<br>(MIN)<br>260 ns<br>285 ns | |---------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 200 ns | 135 ns | 330 ns | 345 ns | | | TIME<br>ROW<br>ADDRESS<br>(MAX)<br>120 ns<br>150 ns | TIME TIME ROW COLUMN ADDRESS (MAX) 120 ns 75 ns 150 ns 100 ns | TIME ROW TIME COLUMN COLUMN WRITE WRITE WRITE CYCLE (MAX) (MAX) (MAX) (MIN) 120 ns 75 ns 230 ns 150 ns 100 ns 260 ns | - Common CAS Control for Eight Common Data-In and Data-Out Lines - Separate CAS Control for One Separate Pair of Data-In and Data-Out Lines - Low Power Dissipation: | | OPERATING | STANDBY | |--------------|-----------|----------| | | (TYP) | (TYP) | | TM4164EL9-12 | 1800 mW | 157.5 mW | | TM4164EL9-15 | 1575 mW | 157.5 mW | | TM4164EL9-20 | 1215 mW | 157.5 mW | Operating Free-Air Temperature . . . 0°C to 70°C ## V<sub>DD</sub> (1) CAS (2) DQ1 (3) AO (4) A1 (5) DQ2 (6) A2 (7) A3 (8) Vss (9) DQ3 (10) a A4 (11) c A5 (12) = DQ4 (13) a A6 (14) a A7 (15) DQ5 (16) = NC (17) = NC (18) = NC (19) 9 DQ6 (20)= W (21) = VSS (22)\* DQ7 (23) NC (24) DQ8 (25) 09 (26) BAS (27)5 #### description The TM4164EL9 is a 576K, dynamic random-access memory module organized as 65,536 × 9 bits [bit nine (D9, Q9) is generally used for parity and is controlled by CAS9] in a 30-pin single-in-line package comprising nine TMS4164FPL, 65,536 × 1 bit dynamic RAM's in 18-lead plastic chip carriers mounted on top of a substrate together with eight 0.2 $\mu F$ decoupling capacitors. Each TMS4164FPL is described in the data sheet and is fully electrically tested and processed according to TI's MIL-STD-883B (as ammended for commercial applications) flows prior to assembly. After assembly onto the SIP, a further set of electrical tests is performed. The TM4164EL9 is rated for operation from 0 °C to 70 °C. | PIN NOMENCLATURE | | | | |------------------|------------------------|--|--| | A0-A7 | Address Inputs | | | | CAS, CAS9 | Column Address Strobes | | | | DQ1-DQ8 | Data In/Data Out | | | | D9 | Data In | | | | NC | No Connection | | | | <b>Q</b> 9 | Data Out | | | | RAS | Row Address Strobe | | | | V <sub>DD</sub> | + 5-V Supply | | | | Vss. | Ground | | | | ₩ | Write Enable | | | CAS9 (28)° D9 (29)° V<sub>DD</sub> (30)° #### PRODUCT PREVIEW #### functional block diagram # TM4164EL9 65.536 BY 9-BIT DYNAMIC RAM MODULE #### operation The TM4164EL9 operates as nine TM54164s connected as shown in the functional block diagram. Refer to the TM54164 data sheet for details of its operation. #### specifications For TMS4164 electrical specifications, refer to the TMS4164 data sheet. #### single-in-line package and capacitors PC substrate: 0.79 mm (0.031) minimum thickness Bypass capacitors: Multilayer ceramic Leads: Tin over brass #### MECHANICAL DATA #### 30-pin single-in-line package NOTE a. Each pin centerline is located within 0.25 (0.010) of its true longitudinal position. #### TI single-in-line package nomenclature Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. - Single +5-V Supply (10% Tolerance) - 30-Pin Single-In-Line Package (SIP) - Utilizes Eight 64K Dynamic RAMs in Plastic Chip Carrier - Long Refresh Period . . . 4 ms (256 cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Outputs - Performance of Unmounted RAMs: | | ACCESS<br>TIME<br>ROW | ACCESS<br>TIME<br>COLUMN | READ<br>OR<br>WRITE | READ,<br>MODIFY,<br>WRITE | |-------------|-----------------------|--------------------------|---------------------|---------------------------| | | ADDRESS<br>(MAX) | ADDRESS<br>(MAX) | CYCLE<br>(MIN) | CYCLE<br>(MIN) | | TM\$4164-12 | 120 ns | 75 ns | 230 ns | 260 ns | | TMS4164-15 | 150 ns | 100 ns | 260 ns | 285 ns | | TMS4164-20 | 200 ns | 135 ns | 330 ns | 345 ns | - Common CAS Control with Common Data-In and Data-Out Lines - Low Power Dissipation: | | OPERATING | STANDBY | | |--------------|-----------|---------|--| | | (TYP) | (TYP) | | | TM4164FL8-12 | 1600 mW | 140 mW | | | TM4164FL8-15 | 1400 mW | 140 mW | | | TM4164FL8-20 | 1080 mW | 140 mW | | Operating Free-Air Temperature . . . 0 °C to 70 °C # description The TM4164FL8 series is a 512K, dynamic random-access memory module organized as 65,536 $\times$ 8 bits in a 30-pin single-in-line package comprising eight TMS4164FPL, 65,536 $\times$ 1 bit dynamic RAMs in 18-lead plastic chip carriers mounted on top of a substrate together with eight 0.2 $\mu\text{F}$ decoupling capacitors. Each TMS4164FPL is described in the data sheet and is fully electrically tested and processed according to Ti's MIL-STD-883B (as ammended for commercial applications) flows prior to assembly. After assembly onto the SIP, a further set of electrical tests is performed. The TM4164FL8 is rated for operation from 0°C to 70°C. #### 30-PIN SINGLE-IN-UNE PACKAGE (TOP VIEW) | PIN NOMENCLATURE | | | |------------------|-----------------------|--| | A0-A7 | Address Inputs | | | CAS | Column Address Strobe | | | DQ1-DQ8 | Data In/Data Out | | | NC | No Connection | | | RAS | Row Address Strobe | | | VDD | + S-V Supply | | | ٧ss | Ground | | | W | Write Enable | | change or discontinue this product without notice. logic symbol<sup>†</sup> RAM 64K X 8 (4)ΑO Z30 (5) Z31 (7) Z32 (8) **Z**33 АЗ (11) Α4 Z34 (12)**Z**35 **A5** (14) A6 Z36 (15) Α7 Z37 (27) RAS Z3B (2) CAS 239 w (21) Z40 30 20D8/21D0 31 32 33 A 65,535 34 35 36 37 20D15/21D7 +G23/(REFRESH ROW) + 24 (PWR DWN) 39 - C21[COL] 39 ₽ G24 39 > 23C22 40 **⊽42** 40 - 23,21D **2**4EN DQ1 (3) Z41 41 - A,22D AZ42 DQ2 (6) DQ3 (13) DQ4 (16) DQ5 (20) DQ6 (23) DQ7 (25)DQ8 <sup>†</sup>This symbol is in accordance with IEEE Sid 91/ANSI Y32.14 and recent decisions in IEEE and IEC. See explanation on page 10-1. # functional block diagram # TM4164FL8 65,536 BY 8-BIT DYNAMIC RAM MODULE #### operation The TM4164FL8 series operates as eight TMS4164s connected as shown in the functional block diagram. Refer to the TMS4164 data sheet for details of its operation. #### specifications For TMS4164 electrical specifications, refer to the TMS4164 data sheet. #### single-in-line packages PC substrate: 0.79 mm (0.031) minimum thickness Bypass capacitors: Multilayer ceramic Leads: Tin over brass # **MECHANICAL DATA** #### 30-pin single-in-line package NOTE a. Each pin centerline is located within 0,25 (0,010) of its true longitudinal position. #### Ti single-in-line package nomenclature Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. | | Alphanumeric Index, Table of Contents, Selection Guide | 1 | |-----|--------------------------------------------------------|----| | • | | | | [ | Interchangeability Guide | 2 | | | Glossary/Timing Conventions/Data Sheet Structure | 3 | | | Dynamic RAM and Memory Support Devices | 4 | | Ĺ | | | | Į | Dynamic RAM Modules | 5 | | . [ | EPROM Devices | 6 | | [ | ROM Devices | 7 | | | Static RAM and Memory Support Devices | 8 | | | Applications Information | 9 | | Ţ | Logic Symbols | 10 | | ſ | Mechanical Data | 11 | #### TI EPROMS INCORPORATE FAST PROGRAMMING CAPABILITY The TMS2764 64K EPROM and TMS27128 128K EPROM (industry standard JEDEC approved pin outs) may be programmed with the fast programming algorithm reducing programming time by a factor of 5 to 10X. The TMS2516 16K EPROM, TMS2532 32K EPROM, TMS2564 64K EPROM and TMS2732A 32K EPROM (JEDEC approved pin out) may be programmed with either the standard 50-millisecond pulse or a fast 10-millisecond pulse. To take advantage of fast programming on TI EPROMs commercial programmers require the revision shown below. | | TI E | PROMs | |---------------------------|------------------|----------------------------| | Г | TMS2516 | TMS2764 | | PROGRAMMERS | TMS2532 | TMS27128 | | | TMS2564 | | | | TM\$2732A | | | DATA I/O | | | | Model 120A/121 | Revision G/V07* | Revision D* | | Unipak | Revision V07* | Revision VO4* | | Unipak 2 | Revision V05* | Revision V03* | | PROLOG | | | | M980/M910A Control Unit | | | | PM9080 Personality Module | Update PROM UDP4 | No Update PROM is required | | PA28/808 Pin Out Adapter | | | Subsequent revisions are also valid. #### ATTENTION These devices contain circuits to protect the inputs and outputs against damage due to high static voltages or electrostatic fields; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. Unused inputs must always be connected to an appropriate logic voltage level, preferably either supply voltage or ground. Additional information concerning the handling of ESD sensitive devices is available from Texas Instruments in a document entitled "Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies." Please contact Texas Instruments P.O. Box 401560 Dallas, Texas 75240 to obtain this brochure. # Organization . . . 2048 X 8 - Single +5-V Power Supply: - Pin Compatible with Existing ROMs and EPROMs (16K, 32K, and 64K) - JEDEC Standard Pinout - All Inputs/Outputs Fully TTL Compatible - · Static Operation (No Clocks, No Refresh) - Max Access/Min Cycle Time: '2516-35 350 ns '2516-45 450 ns - 8-Bit Output for Use in Microprocessor-Based Systems - N-Channel Silicon-Gate Technology - 3-State Output Buffers - Low Power Dissipation: Active . . . 285 mW Typical Standby . . . 100 mW Typical - Guaranteed DC Noise Immunity with Standard TTL Loads - No Pull-Up Resistors Required - Available in Full Military Temperature Range Version (SMJ2516) #### description The '2516 series are 16,384-bit, ultraviolet-light erasable, electrically-programmable read-only memories. These devices are fabricated using N-channel silicon-gate technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 54/74 TTL circuits without the use of external pull-up resistors, and each output can drive one Series 54/74 TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The '2516 is plug-in compatible with the '4016-16K static RAM. # SMJ2516 . . . FG PACKAGE (TOP VIEW) | PIN NOMENCLATURE | | | | | | | |------------------|------------------------|--|--|--|--|--| | A(N) | Address Inputs | | | | | | | NC | No Internal Connection | | | | | | | PD/PGM | Power Down/Program | | | | | | | Q(N) | Data Outputs | | | | | | | <u> इ</u> | Chip Select | | | | | | | Vcc | + 5-V Power Supply | | | | | | | Vpp | - 25-V Power Supply | | | | | | | VSS | 0-V Ground | | | | | | # TMS2516, SMJ2516 16.384-BIT ERASABLE PROGRAMMABLE READ ONLY MEMORIES The TMS2516s are offered in a dual-in-line cerpak package (JL suffix), rated for operation form 0 °C to 70 °C. The SMJ' devices are offered in a 24-pin dual-in-line ceramic package (J) and in a 32-pad leadless ceramic chip carrier (FG). The J package is designed for insertion in mounting-hole rows on 600-mil (15,2 mm) centers, whereas the FG package is intended for surface mounting on solder pads on 0.050-inch (1,27 mm) centers. The FG package offers a three layer rectangular chip carrier with dimensions 0.450×0.550×0.100 (11,42×13,97×2.54). Since these EPROMs operate from a single +5 V supply (in the read mode), they are ideal for use in microprocessor systems. One other (+25 V) supply is needed for programming but all programming signals are TTL level, requiring a single 10-ms pulse. For programming outside of the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. Total programming time for all bits is 20 seconds. #### operation | FUNCTION | | | | MODE | | | |-----------------------------|------|-------------------|---------------|----------------------------------------------|------------------------|-------------------------| | (PINS) | Read | Output<br>Disable | Power Down | Start<br>Programming | Inhibit<br>Programming | Program<br>Verification | | PD/PGM<br>(18) | VIL | Don't<br>Care | VIH | Pulsed V <sub>IL</sub><br>to V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | | \$<br>(20) | VIL | VIR | Don't<br>Care | Viн | VIH | V <sub>IL</sub> | | Vpp<br>(21) | +5 V | +5 V | +5 V | +25 V | +25 V | + 25 V<br>(or + 5 V) | | V <sub>CC</sub><br>(24) | +5 V | +5 V | +5 V | +5 V | 15 V | +5 V | | Q<br>(9 to 11,<br>13 to 17) | ۵ | HI-Z | HI-Z | D | HI-Z | a | ## read/output disable When the outputs of two or more '2516s are connected to the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. The device whose output is to be read should have a low-level TTL signal applied to the $\overline{S}$ and PD/PGM pins. All other devices in the circuit should have their outputs disabled by applying high-level signals to these same pins. PD/PGM can be left low, but it may be advantageous to power down the device during output disable. Output data is accessed at pins $\Omega 1$ through $\Omega 8$ . On the '2516-45, data can be accessed in 450 ns and access time from $\overline{S}$ is 150 ns. On the '2516-35, data can be accessed in 350 ns and access time from $\overline{S}$ is 120 ns. These access times assume that the addresses are stable. #### power down Active power dissipation can be cut by 64% by applying a high TTL signal to the PD/PGM pins, in this mode all outputs are in a high-impedance state. #### erasure Before programming, the '2516 is erased by exposing the chip through the transparent lid to high-intensity ultraviolet light having a wavelength of 253.7 nm (2537 angstroms). The recommended minimum exposure dose (UV intensity times exposure time) is fifteen watt-seconds per square centimeter. Thus, a typical 12-milliwatt per-square-centimeter, filterless UV iamp will erase the device in a minimum of 21 minutes. The lamp should be located about 2.5 centimeters (1 inch) above the chip during erasure. After erasure, all bits are in the "1" state (assuming a high-level output corresponds to logic "1"), it should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the '2516, the window should be covered with an opaque lid. #### start programming After erasure (all bits in logic "1" state), logic "0's" are programmed into the desired locations. A "0" can be erased only by ultraviolet light. The programming mode is achieved when Vpp is 25 V and $\vec{S}$ is at V<sub>IH</sub>. Data is presented # TMS2516, SMJ2516 16,384-Bit Erasable Programmable Read-Only Memories in parallel (8 bits) on pins Q1 through Q8. Once addresses and data are stable, a 10-millisecond TTL high-level pulse should be applied to the PGM pin at each address location to be programmed. Maximum pulse width is 55 milliseconds. Locations can be programmed in any order. Several \*2516s can be programmed simultaneously when the devices are connected in parallel. #### inhibit programming When two or more devices are connected in parallel, data can be programmed into all devices or only chosen devices. '2516s not intended to be programmed (i.e., inhibited) should have a low level applied to the PD/PGM pin and a high-level applied to the $\overline{S}$ pin. #### program verification A verification is done to see if the device was programmed correctly. A verification can be done at any time. It can be done on each location immediately after that location is programmed. To do a verification, Vpp may be kept at $\pm 25 \text{ V}$ . # logic symbol† <sup>†</sup>This symbol is in accordance with IEEE Std 91/ANS) Y32.14 and recent decisions in IEEE and IEC. See explanation on page 10-1. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, VCC (see Note 1) | | 0.3 V to 7 V | |----------------------------------------|------------------------------------------|---------------| | Supply voltage, Vpp (see Note 1) | | 0.3 V to 28 V | | All input voltages (see Note 1) | | 0.3 V to 7 V | | Output voltage (operating, with respec | Vss) | 0.3 V to 7 V | | Operating free-air temperature range: | MS' | 0°C to 70°C | | Operating case temperature range: | MJ' ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 55°C to 125°C | | Storage temperature range | | 65°C to 150°C | <sup>1</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE: 1. Under absolute maximum ratings, voltage values are with respect to the most negative supply voltage, Vgg (substrate). #### recommended operating conditions | DAGGAGETER | [ 7 | TM\$2516-35 TM\$2516-45 | | | | | | |----------------------------------------------|------|-------------------------|-------|------|-----|---------------------|------| | PARAMETER | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> (see Note 2) | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | Supply voltage, Vpp (see Note 3) | | Vcc | | | Vcc | | V | | Supply voltage, VSS | | 0 | | | 0 | | V | | High-level input voltage, V <sub>IH</sub> | 2 | • | Vcc+1 | 2 | | V <sub>CC</sub> + 1 | ٧ | | Low-level input voltage, VIL | -0.1 | | 8.0 | -0,1 | | 0.8 | ٧ | | Read cycle time, t <sub>c(rd)</sub> | 350 | | · | 450 | | | ns | | Operating free-air temperature, TA | 0 | | 70 | 0 | | 70 | °C | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. Vpp can be connected to V<sub>CC</sub> directly (except in the program mode). V<sub>CC</sub> supply current in this case would be I<sub>CC</sub> = 1pp. During programming, Vpp must be maintained at 25 V (± 1 V). #### electrical characteristics over full ranges of recommended operating conditions | - <b></b> | TOT CONDITIONS | | TMS | l | | | |-----------|----------------------------------------------|-----------------------------------|--------------|--------------|------|--| | | PARAMETER | TEST CONDITIONS | MIN TYPT MAX | | UNIT | | | νон | High-level output voltage | I <sub>OH</sub> = -400 μΛ | 2.4 | · <b>-</b> · | V | | | VOL | Low-level output voltage | $I_{OL} = 2.1 \text{ mA}$ | | 0.45 | V | | | _11 | Input current (leakage) | V <sub>I</sub> = 0 V to 5.25 V | | ± 10 | μА | | | О | Output current (leakage) | V <sub>O</sub> = 0.4 V to 5.25 V | | ±10 | μA | | | IPP1 | Vpp supply current | Vpp = 5.25 V, PD/PGM = VIL | | 6 | , mA | | | PP2 | Vpp supply current<br>(during program pulse) | PD/PGM = V <sub>lH</sub> | | 30 | mA | | | ICC1 | VCC supply current (standby) | PD/PGM = VIH | | 20 30 | mA | | | lcc2 | VCC supply current (active) | $\overline{S} = PD/PGM = V_{ L }$ | ! | 57 100 | mA | | <sup>&</sup>lt;sup>†</sup> Typical values are at $T_{A} = 25\,^{\circ}\text{C}$ and nominal voltages. # capacitance over recommended supply voltage and operating free-air temperature ranges, $\mathbf{f}=\mathbf{1}\ \mathbf{MHz}^{\dagger}$ | PARAMETER | TEST CONDITIONS | TMS | 2516 | UNIT | |----------------------------------|---------------------------------|-----|------|------| | PARAMETER | TEST CONDITIONS | | MAX | OMIL | | C <sub>i</sub> Input capacitance | V <sub>1</sub> = 0 V, f = 1 MHz | 4 | 6 | pF | | Co Output capacitance | V <sub>C</sub> = 0 V, f = 1 MHz | 8 | 12 | ρF | <sup>†</sup> Capacitance measurements are made on a sample basis only. $<sup>^\</sup>ddagger$ Typical values are T<sub>A</sub> = 25 °C and nominal voltages. # TMS2516 16,384-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### switching characteristics over full ranges of recommended operating conditions (see Note 4) | • | DADAMETED | TEST CONDITIONS | Th | AS2516 | -35 | Th | <b>VISZ51</b> 6 | 45 | UNIT | |--------------------|-----------------------------------------|-------------------------|-----|--------|-----|-----|-----------------|-----|------| | | PARAMETER | (SEE NOTES 4 AND 5) | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | ta(A) | Access time from address | | [ | 250 | 350 | | 290 | 450 | ns | | ta(S) | Access time from thip select | | | | 120 | | | 150 | กร | | ¹a(PR) | Access time from PD/PGM | | | 250 | 350 | ŀ | 280 | 450 | ns | | | Ourput data valid after | 1 | | | | 0 | | | | | t <sub>V</sub> (A) | address change C <sub>L</sub> = 100 pF, | 0 | | | | | | กร | | | | Output disable time from chip | 1 Series 74 TTL toad. | | | 100 | | | 100 | | | tdis(S) | select during read only <sup>‡</sup> | t <sub>f</sub> ≤ 20 ns. | 0 | | 100 | 0 | | 100 | ns | | | Output disable time from chip | t <sub>f</sub> ≤20 лs | | | | | | | | | tdis(S) | select during program | ! | j | į | 120 | 120 | | 120 | nş | | | and program verify* | | - | | | l | | | | | | Output disable time | 1 | | | 400 | | | 400 | | | ¹dis(PR) | from PD/PGM* | | 0 | | 100 | | | 100 | ns | # recommended timing requirements for programming TA = 25 °C (see Note 4) | | DADAMETED | | TMS251 | 6 | | |-----------------------|-------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------| | | PARAMETER | MIN | TYP <sup>†</sup> | MAX | UNIT | | tw(PR) | Pulse duration, program pulse | 9 | | 55 | ms | | t <sub>r</sub> (PR) | Rise time, program pulse | 5 | | | ns | | t <sub>f(PR)</sub> | Fall time, program pulse | 5 | | | ns | | tsu(A) | Address setup time | 2 | | | μS | | t <sub>su(S)</sub> | Chip-select setup time | 2 | | | μS | | ™su(D) | Data setup time | 2 | | | μS | | t <sub>su</sub> (VPP) | Setup time from Vpp | 0 | | | ns | | th(A) | Address hold time | 2 | , The state of | - | μS | | th(S) | Chip-select hold time | 2 | | | μ\$ | | <sup>t</sup> h(D) | Data hold time | 2 | | | μs | <sup>\*</sup> Typical values are at nominal voltages. NOTES: 4. Timing measurement reference levels: inputs 0.8 V and 2 V, outputs 0.65 V and 2.2 V. $<sup>^{\</sup>uparrow}$ All typical values are at T\_A = 25 °C and nominal voltages. $^{\ddagger}$ Value calculated from 0.5 volt delta to measured output level. <sup>5.</sup> Common test conditions apply for $t_{dis}$ except during programming. For $t_{a(A)}$ , $t_{a(S)}$ , and $t_{dis}$ , PD/PGM = $\vec{S}$ = $V_{IL}$ , # SMJ2516 16,384-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### recommended operating conditions | PARAMETER | SI | SMJ2516-35 | | | | 45 | | |------------------------------------------|-------|------------|--------------------|------|-----|-------|-------------| | FARAMETER | MIN . | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, VCC (see Note 2) | 4.5 | 5 | 5.5 | 4,5 | 5 | 5.5 | ٧ | | Supply voltage, Vpp (see Note 3) | | Vcc | | | Vcc | | > | | Supply voltage, VSS | | o | | | 0 | | <b> </b> | | High-level input voltage, VIH | 2 | | V <sub>CC</sub> +1 | 2 | | Vcc+1 | \<br>\<br>\ | | Low-level input voltage, V <sub>IL</sub> | -0,1 | | 0.8 | -0.1 | - | 0.8 | ٧ | | Read cycle time, t <sub>c(rd)</sub> | 350 | | | 450 | | | ns | | Operating case temperature, TC | - 55 | | 125 | -55 | | 125 | °C | NOTES: 2. VCC must be applied before or at the same time as Vpp and removed after or at the same time as Vpp. The device must not be inserted into or removed from the board when Vpp or VCC is applied. 3. Vpp can be connected to V<sub>CC</sub> directly lexcept in the program mode). V<sub>CC</sub> supply current in this case would be I<sub>CC</sub> = I<sub>pp</sub>. During programming. Vpp must be maintained at 25 V (±1 V). #### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER TEST CONDITIONS | | SMJ2 | | | |------------------|-------------------------------------------|-------------------------------------------------|---------|-------|------| | | PARAMETER | TEST CONDITIONS | MIN TYP | † MAX | UNIT | | ∨он | High-level output voltage | Юн = −400 дА | 2.4 | | v | | VOL | Low-level output voltage | 1 <sub>DL</sub> = 2.1 mA | | 0.45 | ٧ | | Ŋ | Input current (loakage) | $V_{\parallel} = 0 \text{ V to } 5.5 \text{ V}$ | | ± 10 | μA | | QÍ | Output current (leakage) | $V_0 = 0.4 \text{ V to } 5.5 \text{ V}$ | 1 | ± 10 | μА | | ipp1 | Vpp supply current | $V_{PP} = 5.25 \text{ V, PD/PGM} = V_{IL}$ | | 6 | mA | | lpp2 | Vpp supply current (during program pulse) | PD/PGM = VIH | | 30 | mA | | I <sub>CC1</sub> | (standby) VCC supply current | PD/PGM = VIH | 2 | 0 30 | mA | | ICC2 | VCC supply current | $\overline{S} = PD/PGM = V_{IL}$ | 5 | 7 100 | mA | $<sup>^{\</sup>dagger}$ Typical values are at TC = 25 °C and nominal voltages. # capacitance over recommended supply voltage and operating case temperature ranges, f = 1 MHz<sup>†</sup> | PARAMETER. | | TEST CONDITIONS | SMJ | 2516 | UNIT | |------------|--------------------|---------------------------------|-----|------|------| | | | TEST CONDITIONS | | MAX | UNIT | | Ci | Input capacitance | V <sub>I</sub> = 0 V, f = 1 MHz | 4 | 6 | ρF | | Co | Output capacitance | V <sub>O</sub> = 0 V, f = 1 MHz | 8 | 12 | pF | <sup>&</sup>lt;sup>†</sup> Capacitance measurements are made on a sample basis only. <sup>&</sup>lt;sup>‡</sup> Typical values are at T<sub>C</sub> = 25 °C and nominal voltages. # SMJ2516 16,384 BIT ERASABLE PROGRAMMABLE READ ONLY MEMORIES # switching characteristics over full ranges of recommended operating conditions (see Note 4) | | DADAMETEO | TEST CONDITIONS | SI | /J2516 | 35 | SN | VIJ2516 | 45 | | |---------------------|------------------------------------------------------------------------|-------------------------------------------------|-----|------------------|-----|-----|------------------|-----|------| | | PARAMETER | (SEE NOTES 4 AND 5) | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | t <sub>a(A)</sub> | Access time from address | | | 250 | 350 | | 280 | 450 | пв | | t <sub>a</sub> (S) | Access time from thip select | | | | 120 | i | | 150 | ns | | ₹a(PR) | Access time from PD/PGM | 7 | | 250 | 350 | | 280 | 450 | ns | | t <sub>V(A)</sub> | Output data valid after address change | C <sub>L</sub> - 100 pF, | 0 | | | 0 | • | | ns | | <sup>†</sup> dis(S) | Output disable time from chip select during read only * | 1 Series 54 TTL load,<br>t <sub>r</sub> ≤20 ns, | 0 | | 100 | 0 | | 100 | ns | | t <sub>dis(S)</sub> | Output disable time from chip select during program and program verify | t <sub>f</sub> ≤ 20 ns | | | 120 | | | 120 | ns | | tdis(PR) | Output disable time<br>from PO/PGM <sup>‡</sup> | | 0 | • | 100 | | | 100 | ns | $<sup>^{\</sup>dagger}$ All typical values are at $T_C=25\,^{o}C$ and nominal voltages. $^{\dagger}$ Value calculated from 0.5 volt delta to measured output # recommended timing requirements for programming To = 25°C (see Note 4) | | PARAMETER | | SMJ251 | 16 - | UNIT | |----------------------|-------------------------------|----|------------------|------|------| | | PARAMETER | MI | TYP <sup>†</sup> | MAX | LONG | | tw(PR)_ | Pulse duration, program pulse | | 9 | 55 | ms | | t <sub>r</sub> (PR) | Rise time, program pulse | | 5 | | ns | | f(PR) | Fall time, program pulse | | 5 | | ns | | t <sub>su</sub> (A) | Address setup time | | 2 | | μS | | tsu(S) | Chip-select setup time | | 2 | | μВ | | tsu(D) | Data setup time | | 2 | | μS | | t <sub>su(VPP)</sub> | Setup time from Vpp | | ) | | ль | | th(A) | Address hold time | | 2 | | μ\$ | | th(S) | Chip-select hold time | | 2 | | μS | | t <sub>h(D)</sub> | Data hold time | | 2 | | μS | <sup>&</sup>lt;sup>†</sup> Typical values are at nominal voltages. NOTES: 4. Timing minasurement reference levels; inputs 0.8 V and 2 V, outputs 0.65 V and 2.2 V. <sup>5.</sup> Common test conditions apply for t<sub>dis</sub> except during programming. For t<sub>alAl</sub>, t<sub>alSl</sub>, and t<sub>dis</sub>, PD/PGM · S = V<sub>IL</sub>. # PARAMETER MEASUREMENT INFORMATION FIGURE 1 - TYPICAL OUTPUT LOAD CIRCUIT NOTE: S must be in low state during Active Mode, "Don't Care" otherwise. 1 ta(PR) referenced to PD/PGM or the address, whichever occurs last. 6-8 # TMS2516, SMJ2516 16,384-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES program cycle timing Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. - Organization . . . 4096 X 8 - Single +5-V Power Supply - Pin Compatible with Existing ROMs and EPROMs (8K, 16K, 32K, and 64K) - JEDEC Standard Pinout - All Inputs/Outputs Fully TTL Compatible - Static Operation (No Clocks, No Refresh) - Max Access/Min Cycle Time: | 12532-30 | 300 ns | |----------|--------| | '2532-35 | 350 ns | | 12532-45 | 450 ns | - 8-Bit Output for Use in Microprocessor-Based Systems - N-Channel Silicon-Gate Technology - 3-State Output Buffers - Low Power Dissipation: - Active . . . 400 mW Typical - Standby . . . 100 mW Standby - Guaranteed DC Noise Immunity with Standard TTL Loads - No Pull-Up Resistors Required - Available in Full Military Temperature Range Version (SMJ2532) #### description The '2532 series are 32,768-bit, ultraviolet-lighterasable, electrically-programmable read-only memories. These devices are fabricated using Nchannel silicon-gate technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 54/74 TTL circuits without the use of external pull-up resistors, and each output can drive one Series 54/74 TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The TMS2532 series are plug-in compatible with the TMS4732 32K ROM. | PIN | NOMENCLATURE | |--------|------------------------| | A(N) | Address Inputs | | NC | No Internal Connection | | PD/PGM | Power Down/Program | | Q(N) | Data Outputs | | VCC | +5-V Power Supply | | Vpp | - 25-V Supply | | Vss | 0-V Ground | The TMS2532's are offered in a duel-in-line ceramic package (JL suffix), rated for operation from 0 °C to 70 °C. The SMJ' devices are offered in a 24-pin dual-in-line ceramic package (J) and in a 32-pad leadless ceramic chip carrier (FE). The J package is designed for insertion in mounting-hole rows on 600-mil (15,2 mm) centers, whereas the FE package is intended for surface mounting on solder pads on 0.050-inch (1,27 mm) centers. The FE package offers a three-layer rectangular chip carrier with dimensions 0.450 × 0.550 × 0.100 (11,43 × 13,97 × 2,54 mm). Copyright © 1983 by Texas Instruments Incorporated 6 # TMS2532, SMJ2532 32.768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES Since these EPROMs operate from a single +5 V supply (in the read mode), they are ideal for use in microprocessor systems. One other (+25 V) supply is needed for programming but all programming signals are TTL level, requiring a single 10 ms pulse. For programming outside of the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. Total programming time for all bits is 41 seconds. #### operation | FIGURETION | MODE | | | | | | | | | | | |-----------------------------|------------------------|------|------------|----------------------|------------------------|--|--|--|--|--|--| | FUNCTION<br>(PINS) | Read Output<br>Disable | | Power Down | Start<br>Programming | Inhibit<br>Programming | | | | | | | | PD/PGM<br>(20) | VIL | ViH | VIH | Pulsed VIH | VIH | | | | | | | | Vpp<br>(21) | +5 V | +5 V | +5 V | +25 V | +25 V | | | | | | | | VCC<br>(24) | +5 V | +5 V | +5 V | +5 V | +5 V | | | | | | | | Q<br>(9 to 11,<br>13 to 17) | a | HI-Z | HI-Z | . 0 | HI-Z | | | | | | | #### read/out disable When the outputs of two or more '2532s are connected on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. The device whose output is to be read should have a low-level TTL signal applied to the PD/PGM pin. All other devices in the circuit should have their outputs disabled by applying a high-level signal to this pin. Output data is accessed at pins Q1 through Q8. # power down Active power dissipation can be cut by over 70% by applying a high TTL signal to the PD/PGM pin. In this mode all outputs are in a high-impedance state. #### erasure Before programming, the '2532 is erased by exposing the chip through the transparent lid to high-intensity ultraviolet light having a wavelength of 253.7 nm (2537 angstroms). The recommended minimum exposure dose (UV intensity times exposure time) is fifteen watt-seconds per square centimeter. Thus, a typical 12 milliwatt per square centimeter filterless UV lamp will erase the device in a minimum of 21 minutes. The lamp should be located about 2.5 centimeters (1 inch) above the chip during erasure. After erasure, all bits are in the "1" state (assuming high-level output corresponds to logic "1"). It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore when using the '2532, the window should be covered with an opaque label. #### start programming After erasure (all bits in logic "1" state), logic "0's" are programmed into the desired locations. A "0" can be erased only by ultraviolet light. The programming mode is achieved when Vpp is 25 V. Data is presented in parallel (B bits) on pins Q1 through Q8. Once addresses and data are stable, a 10-millisecond TTL low-level pulse should be applied to the PGM pin at each address location to be programmed. Maximum pulse width is 55 milliseconds. Locations can be programmed in any order. Several '2532s can be programmed simultaneously when the devices are connected in parallel. #### inhibit programming When two or more devices are connected in parallel, data can be programmed into all devices or only chosen devices. Any '2532s not intended to be programmed should have a high level applied to PD/PGM. # TMS2532, SMJ2532 32.768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### program verification The '2532 program verification is simply the read operation, which can be performed as soon as Vpp returns to +5 V ending the program cycle. # logic symbol<sup>†</sup> <sup>†</sup> This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup> | Supply voltage, VCC (see Note 1) | | | <br> | <br> | <br> | <br> | 0.3 V to 7 V | |-----------------------------------------|----------|----|------|---------|------|------|----------------| | Supply voltage, Vpp (see Note 1) | | | <br> | <br> | <br> | <br> | -0.3 V to 28 V | | All input voltages (see Note 1) | | | <br> | <br> | <br> | <br> | 0.3 V to 7 V | | Output voltage (operating, with respect | to V551 | | <br> | <br> | <br> | <br> | 0.3 V to 7 V | | Operating free-air temperature range: | TM\$2533 | 2. | <br> | <br> | <br> | <br> | 0°C to 70°C | | Operating case temperature range: | SMJ2532 | 2 | <br> | <br> | <br> | <br> | −55°C to 125°C | | Storage temperature range | | | <br> | <br>, , | <br> | <br> | -65°C to 150°C | Stresses beyond those listed under "Absolute Maximum Retings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device retability. NOTE 1: Under absolute maximum ratings, voltage values are with respect to the most negative supply voltage, VSS (substrate). 6 # TMS2532 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### recommended operating conditions | PARAMETER | 1 | TMS2532-30 | | | MS2532 | :-35 | 1 | MS2532 | 45 | UNIT | |----------------------------------------------|------|------------|---------------------|------|--------|---------------------|------|--------|-------|------| | | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> (see Note 2) | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | Supply voltage, Vpp (see Note 3) | | Vcc | | | Vcc | | | Vcc | | ٧ | | Supply voltage, VSS | | 0 | | | 0 | | | 0 | | ٧ | | High-level input voltage, VIH | 2 | | V <sub>CC</sub> + 1 | 2 | | V <sub>CC</sub> + 1 | . 2 | | Vcc+1 | ٧. | | Low-level input voltage, V <sub>IL</sub> | -0.1 | | 0.8 | -0.1 | | 0.8 | -0.1 | | 8.0 | ٧ | | Read cycle time, t <sub>c(rd)</sub> | 300 | | | 350 | | | 450 | | | ns | | Operating free-air temperature, TA | 0 | | 70 | 0 | | 70 | 0 | | 70 | °С | - NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> is applied. - Vpp can be connected to V<sub>CC</sub> directly (except in the program mode), V<sub>CC</sub> supply current in this case would be I<sub>CC</sub> + I<sub>PP</sub>. During programming, Vpp must be maintained at 25 V (± 1 V). #### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | | TMS2532 | | | | | |------|-------------------------------------------|-------------------------------------------|-----|---------|------|------|--|--| | | PARAMETER | TEST CONDITIONS | MIN | түр↑ | MAX | UNIT | | | | VOH | High-level output voltage | I <sub>OH</sub> = -400 μA | 2.4 | | | V | | | | VOL | Low-level output voltage | IOL = 2.1 mA | | | 0.45 | V | | | | П | Input current (leakage) | $V_{ } = 0 \text{ V to } 5.25 \text{ V}$ | | | ±10 | μА | | | | ΙĢ | Output current (leakage) | V <sub>O</sub> = 0.4 V to 5.25 V | Ţ | | ± 10 | μА | | | | IPP1 | Vpp supply current | Vpp = 5.25 V, PD/PGM ≃ V <sub>IL</sub> | | | 12 | mA | | | | IPP2 | Vpp supply current (during program pulse) | PD/PGM = VIL | | | 30 | mA | | | | lCC1 | VCC supply current (standby) | PD/PGM = V <sub>IH</sub> | 1 | 20 | 30 | mA | | | | ICC2 | VCC supply current (active) | PD/PGM = V <sub>IL</sub> | | 80 | 160 | mA | | | #### capacitance over recommended voltage and operating free-air temperature ranges, f = 1 MHz<sup>†</sup> | | PARAMETER C <sub>i</sub> Input capacitance | TEST CONDITIONS | TMS | UNIT | | |-----------|---------------------------------------------|-----------------------------------------|------------------|------|-----| | PARAMETER | | TEST COMPITIONS | TYP <sup>†</sup> | | MAX | | Ci | | $V_1 = 0 \text{ V, } f = 1 \text{ MHz}$ | 4 | 6 | ρF | | Co | Output capacitance | V <sub>O</sub> = 0 V, f = 1 MHz | 8 | 12 | ρF | <sup>&</sup>lt;sup>†</sup> Capacitance measurements are made on a sample basis only. #### switching characteristics over full ranges of recommended operating conditions (see Note 4) | | PARAMETER | TEST<br>CONDITIONS | TI | TM\$2532-30 | | TM\$2532-35 | | | TMS2532-45 | | | UNIT | |--------------------|-------------------------------------------------|--------------------------------------------------|-----|-------------|-----|-------------|-----|-----|------------|------|-----|------| | | | (See Notes 4 & 5) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | түр† | MAX | 1 | | t <sub>a(A)</sub> | Access time<br>from address | C <sub>L</sub> = 100 pF, | | | 300 | | | 350 | | 280 | 450 | ns | | t <sub>a(PR)</sub> | Access time<br>from PD/PGM | 1 Series 74<br>TTL load, | | | 300 | | | 350 | | 280 | 450 | ns | | t <sub>v(A)</sub> | Output data valid<br>after address change | t <sub>r</sub> ≤20 ns,<br>t <sub>f</sub> ≤20 ns, | 0 | | | 0 | | _ | 0 | | | ns | | <sup>t</sup> dis | Output disable time<br>from PD/PGM <sup>‡</sup> | See Figure 1. | | | 100 | | | 100 | | | 100 | ПБ | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A}~=~25\,^{\circ}\text{C}$ and nominal voltages. <sup>&</sup>lt;sup>‡</sup> Typical values are T<sub>A</sub> = 25°C and nominal voltages. <sup>&</sup>lt;sup>†</sup> Value calculated from 0.5 volt delta to measured output level. # TMS2532 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES recommended timing requirements for programming TA = 25°C (see Note 4) | | BACALIFTED | | T | MS2532 | <u>.</u> | UNIT | |---------------------|-------------------------------|----------|-----|--------|----------|------------| | | PARAMETER | | MIN | TYPT | MAX | UNII | | tw(PR) | Pulse duration, program pulse | | 9 | | 55 | ms | | ¹c(PA) | Rise time, program pulse | | 5 | | | ns | | t <sub>f(PR)</sub> | Fall time, program pulse | | 5 | | | nş | | tsu(A) | Address setup time | | 2 | | | μS | | t <sub>su</sub> (D) | Data setup time | | 2 | | | μ5 | | tsu(VPP) | Setup time from Vpp | | 0_ | | | na | | th(A) | Address hold time | <u> </u> | 2 | | | μ <b>S</b> | | th(D) | Data hold time | | 2 | | | μS | | th(PA) | Program pulse hold time | | 0 | | | ns | | th(VPP) | Vpp hold time | | 2 | | | μS | <sup>†</sup> Typical values are at nominal voltages. NOTES: 4. Timing measurement reference levels: inputs 0.8 V and 2 V, outputs 0.65 V and 2.2 V. <sup>5.</sup> Common test conditions apply for $t_{dis}$ except during programming. For $t_{alA}$ and $t_{dis}$ , PD/PGM = $V_{IL}$ . #### recommended operating conditions | PARAMETER | ( ; | MJ2532 | -35 | | MJ2532 | -45 | UNIT | |----------------------------------------------|------|--------|--------------------|------|-----------------|-------|------| | PANAMETER | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> (see Note 2) | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | Supply voltage, Vpp (see Note 3) | | Vcc | | i | ν <sub>cc</sub> | | V | | Supply voltage, VSS | | 0 | | | 0 | | ν | | High-level input voltage, VIH | 2 | | V <sub>CC</sub> +1 | 2 | | Vcc+1 | ν | | Low-level input voltage, V <sub>IL</sub> | -0.1 | | 0.8 | -0.1 | • | 0.8 | v | | Read cycle time, t <sub>cird</sub> ) | 350 | | | 450 | | | ns | | Operating case temperature, TC | - 55 | | 125 | - 55 | | 125 | °C | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as Vpp and removed after or at the same time as Vpp. The device must not be inserted into or removed from the board when Vpp is applied. Vpp can be connected to VCC directly (except in the program mode). VCC supply current in this case would be ICC + Ipp. During programming, Vpp must be maintained at 25 V (± 1 V). #### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | | SMJ2532 | | | | |------|-------------------------------------------|---------------------------------------------------|-----|----------------------|------|------|--| | | FARAMEICH | TEST CONDITIONS | MIN | MIN TYP <sup>↑</sup> | | UNIT | | | νон | High-level output voltage | I <sub>OH</sub> = -400 μA | 2,4 | | | V | | | VOL | Low-level output voltage | I <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | | '1 | Input current (leakage) | V <sub>I</sub> = 0 V to 5.5 V | 1 | | ± 10 | μA | | | ΙO | Output current (leakage) | V <sub>O</sub> = 0.4 V to 5.5 V | | | ±10 | μА | | | PP1 | Vpp supply corrent | V <sub>PP</sub> = 5.5 V, PD/PGM - V <sub>PL</sub> | | | 12 | mA | | | IPP2 | Vpp supply current (during program pulse) | PD/PGM = VIL | Ţ | | 30 | mA | | | ICC1 | V <sub>CC</sub> supply current (standby) | PD/PGM = VIH | | 20 | 30 | mA | | | CC2 | VCC supply current (active) | PD/PGM = VIL | | 80 | 160 | mΑ | | #### capacitance over recommended voltage and operating case temperature ranges, $f = 1 \text{ MHz}^{\dagger}$ . | | PARAMETER | TERY CONDITIONS | | | | |----------------|--------------------|----------------------------------------|------|-----|------| | | PANAMETEN | TEST CONDITIONS | TYP* | MAX | OINI | | C <sub>i</sub> | Input capacitance | $V_1 = 0 \text{ V, f} = 1 \text{ MHz}$ | 4 | 6 | pF | | Co | Output capacitance | V <sub>O</sub> = 0 V, f = 1 MHz | 8 | 12 | pF | <sup>&</sup>lt;sup>†</sup> Capacitance measurements are made on a sample basis only. #### switching characteristics over full ranges of recommended operating conditions (see Note 4) | PARAMETER | | TEST CONDITIONS | SMJ2532-35 SMJ2532-45 | | | UNIT | | | | |------------------|----------------------------------------------|--------------------------|-----------------------|------------------|-----|------|-----|-----|------| | [ | PARAMETER | (See Notes 4 & 5) | MIN | TYP <sup>†</sup> | MAX | MIN | TYP | MAX | UNII | | | | C <sub>L</sub> = 100 pF, | T - | | | i | | | | | talAl | Access time from address | 1 Series 54 | 1 | | 350 | | 280 | 450 | ns | | ta(PR) | Access time from PD/PGM | TTL Load | | | 350 | | 280 | 450 | ns | | tv(A) | Output date valid after address change | t <sub>r</sub> ≤ 20 ns, | 0 | | | 0 | | | ns | | t <sub>dis</sub> | Output disable time from PD/PGM <sup>‡</sup> | t <sub>f</sub> ≤ 20 ns, | | | 100 | | | 100 | ns | | | | See Figure 1. | i _ | | | | | | | $<sup>^{\</sup>dagger}$ All typical values are T $_{C} = 25\,^{\circ}\text{C}$ and nominal voltages. NOTES: 4. Timing measurement reference levels: inputs 0.8 V and 2 V, outputs 0.65 V and 2.2 V. $<sup>^{\</sup>ddagger}$ Typical values are at $T_{C}=25\,^{\circ}\mathrm{C}$ and nominal voltages. <sup>&</sup>lt;sup>‡</sup> Value calculated from 0.5 volt delta to measured output level. <sup>5.</sup> Common test conditions apply for tdis except during programming. For talA) and tdis, PD/PGM = VIL. # SMJ2532 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES recommended timing requirements for programming T<sub>C</sub> = 25 °C (see Note 4) | | PAGALIETTO. | | SMJ2532 | | | | | |----------------------|-------------------------------|-----|-------------|-----|------|--|--| | PARAMETER | | MIC | J TYP | MAX | UNIT | | | | ₹ <sub>W</sub> (PR) | Pulse duration, program pulse | | 3 | 55 | ms | | | | t <sub>r(PR)</sub> | Rise time, program pulse | | 5 | | ns | | | | tf(PR) | Fall time, program pulse | - " | ā | | ns | | | | t <sub>su(A)</sub> | Address setup time | | 2 | | μS | | | | t <sub>su(D)</sub> | Data setup time | | | | μS | | | | t <sub>su(VPP)</sub> | Setup time from Vpp | | <del></del> | | nş | | | | th(A) | Address hold time | | 2 | | μS | | | | ·th(D) | Data hold time | | 2 | | μS | | | | th(PR) | Program pulse hold time | | ) | | пъ | | | | th(VPP) | Vpp hold time | | 2 | | μS | | | <sup>†</sup> Typical values are at nominal voltages. NQTES: 4. Timing measurement reference levels: inputs 0.8 V and 2 V, outputs 0.65 V and 2.2 V, 5. Common test conditions apply for t<sub>dis</sub> except during programming. For t<sub>a(A)</sub> and t<sub>dis</sub>, PD/PGM = V<sub>IL</sub>. # PARAMETER MEASUREMENT INFORMATION $$V = 2.09 \text{ V}$$ $$RL = 780 \Omega$$ $$UNDER TEST$$ $$C_L = 100 \text{ pF}$$ FIGURE 1 -- TYPICAL OUTPUT LOAD CIRCUIT # read cycle timing NOTE: There is no chip select pin on the '2532. The chip-select function is incorporated in the power-down mode. # TMS2532, SMJ2532 32.768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### standby mode <sup>†</sup> t<sub>eIPR1</sub> referenced to PD/PGM or the address, whichever occurs last. #### program cycle timing Program verify equivalent to read mode. Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. - Organization . . . 8192 X 8 - Single + 5-V Power Supply - Pin Compatible with Existing ROMs and EPROMs (8K, 16K, 32K, and 64K) - Atl Input/Outputs Fully TTL Compatible - Static Operation (No Clocks, No Refresh) - Max Access/Min Cycle Time: TMS2564-35 . . . 350 ns TMS2564-45 . . . 450 ns SMJ2564-45 . . . 450 ns - 8-Bit Output for Use In Microprocessor-Based Systems - N-Channel Silicon-Gate Technology - 3-State Output Buffers - Guaranteed DC Noise Immunity with Standard TTL Loads - No Pull-Up Resistors Required - Low Power Dissipation: Active . . . 400 mW Typical Standby . . . 125 mW Typical Available in Full Military Temperature Range Version (SMJ2564) #### description The '2564 is a 65,536-bit ultraviolet-light-eraseble, electrically-programmable read-only memory. This device is fabricated using N-channel silicon-gate technology for high-speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 54/74 TTL circuits without the use of external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The TMS2564 is offered in a dual-in-line ceramic package (JL or JDL suffix) rated for operation from 0 °C to 70 °C. The SMJ2564 is offered in a 28-pin dual-in-line ceramic package (J) and a leadless ceramic chip carrier (FE), rated for operation from -55 °C to 125 °C. The J package is designed for insertion in mounting-hole rows on 600-mil (15,2 mm) centers, whereas the FE package is intended for surface mounting on solder pads on 0.050-inch (1,27 mm) centers. The FE package offers a three-layer rectangular chip carrier with dimensions 0.450 × 0.550 × 0.100 (11,43 × 13,97 × 2,54 mm). TMS2564 . . . JL OR JDL PACKAGE SMJ2564 . . . J PACKAGE (TOP VIEW) SMJ2564 . . . FE PACKAGE (TOP VIEW) <sup>†</sup>Connected internally, V<sub>CC</sub> need be supplied to only one of these two pins. | PIN | PIN NOMENCLATURE | | | | | | | | |--------|--------------------|--|--|--|--|--|--|--| | A(N) | Address inputs | | | | | | | | | NC | No Connection | | | | | | | | | PD/PGM | Power Down/Program | | | | | | | | | Q(N) | Input/Output | | | | | | | | | S(N) | Chip Selects | | | | | | | | | Vcc | +5-V Power Supply | | | | | | | | | Vpp | +25-V Power Supply | | | | | | | | | Vss | 0-V Ground | | | | | | | | Copyright © 1983 by Texas Instruments Incorporated 84 6 # 65.536-BIT ERASABLE PROGRAMMABLE READ ONLY MEMORIES Since this EPROM operates from a single +5-V supply (in the read mode), it is ideal for use in microprocessor systems. One other supply (+25 V) is needed for programming. Programming requires a single TTL-level pulse per location. For programming outside of the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. The '2564 is compatible with other 5-volt ROMs and EPROMs, including those in a 24-pin package. #### operation | FUNCTION | MODE | | | | | | | | | | |------------------------------|---------------------|-----|-----------------|----------------------|------------------------|----------------------------------------------|------|-------|-----|--| | (PINS) | Read Output Disable | | Power Down | Start<br>Programming | Inhibit<br>Programming | | | | | | | PD/PGM<br>(22) | VIL | VIH | X | х | VIH | Pulsed V <sub>IH</sub><br>to V <sub>IL</sub> | VIH | × | х | | | §1<br>(2) | VIL | х | V <sub>IH</sub> | x | × | VIL | × | VIH | х | | | \$2<br>(27) | VIL | х | × | VIH. | × | V <sub>IL</sub> | × | × | ViH | | | VPP<br>(1) | +5 V | | +5 V | | +5 V | +25 V | | +25 V | | | | VCC <sup>†</sup><br>(26/28) | +5 V | | +5 V | | +5 V | +5 V | +5 V | | | | | Q<br>(11 to 13,<br>15 to 19) | a | | HI-Z | | HI-Z | Ď | | HI-Z | · | | #### read/output disable When the outputs of two or more '2564's are paralled on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of the '2564, the low-level signal is applied to the PD/ $\overline{PGM}$ and $\overline{S}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins Q1 to Q8. #### power down Active power dissipation can be cut by over 68% by applying a high TTL signal to the PD/PGM pin. In this mode all outputs are in a high-impedance state. #### erasure Before programming, the '2564 is erased by exposing the chip through the transparent lid to high intensity ultra-violet light having a wavelength of 253.7 nm (2537 angstroms). The recommended minimum exposure dose (UV intensity X exposure time) is fifteen watt-seconds per square centimeter. A typical 12 milliwatt per square centimeter, filterless UV lamp will erase the device in about 21 minutes. The lamp should be located about 2.5 centimeters above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for grasure. Therefore when using the '2564, the window should be covered with an opaque label. #### start programming After erasure (all bits in logic high state), logic "O's" are programmed into the desired locations. A low can be erased only by ultraviolet light. The programming mode is achieved when Vpp is 25 V. Data is presented in parailel (8 bits) on pins Q1 to Q8. Once addresses and data are stable, a 10-millisecond low TTL pulse should be applied to the PGM pin at each address location to be programmed. Maximum pulse width is 55 milliseconds. Locations can be programmed in any order. More than one '2564 can be programmed when the devices are connected in parallel. During programming, both chip select signals should be held low unless program inhibit is desired. <sup>&</sup>lt;sup>1</sup>Do not use the internal jumper of 26-28 to conduct PC board currents # TMS2564, SMJ2564 65,536-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### inhibit programming When two or more '2564's are connected in parallel, data can be programmed into all devices or only chosen devices. '2564's not intended to be programmed should have a high level applied to PD/PGM or S1 or S2. # logic symbol<sup>†</sup> <sup>&</sup>lt;sup>1</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions in IEEE and IEC. See explanation on page 10-1, # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) ‡ | Supply voltage, VCC (see note 1) | | -0.3 V to 7 V | |----------------------------------------|---------|-----------------| | Supply voltage, Vpp (see note 1) | | -0.3 V to 28 V | | All input voltages (see Note 1) | | -0.3 V to 7 V | | Output voltage (operating with respect | to VSS) | -0.3 V to 7 V | | Operating free-air temperature range: | TMS2564 | . 0 °C to 70 °C | | Operating case temperature range: | SMJ2564 | -55°C to 125°C | | Storage temperature range | | -65°C to 150°C | <sup>\$</sup> Stresses beyond those listed under "Absolute maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommanded Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Under absolute maximum ratings, voltage values are with respect to the most-negative supply voltage, Vgg (substrate). # TMS2564 65.536-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### recommended operating conditions | DIGANISTEG | · · · · · · · · · · · · · · · · · · · | TMS2564-35 | | | TMS2564-45 | | | | |-------------------------------------|---------------------------------------|------------|--------------------|-------------------|------------|--------------------|------|--| | PARAMETER | MIN | MOM | MAX | MIN | MOM | MAX | UNIT | | | Supply voltage, VCC (see Note 2) | 4.75 | 5 | 5.25 | 4.75 | . 5 | 5.25 | V_ | | | Supply voltage, Vpp (see Note 3) | | Vcc | | | Vcc | | ٧ | | | Supply voltage, VSS | | 0 | | | 0 | | V | | | High-level input voltage, VIH | 2.2 | | V <sub>CC</sub> +1 | 2.2 | | V <sub>CC</sub> +1 | V | | | Low-level input voltage, VIL | - 0.1 l | | 8.0 | -0.1 <sup>†</sup> | | 8,0 | V | | | Read cycle time, t <sub>c(rd)</sub> | 350 | | | 450 | - | | ns | | | Operating free-air temperature, TA | 0 | | 70 | 0 | | 70 | °C | | NOTES: 2. VCC must be applied before or at the same time as Vpp and removed after or at the same time as Vpp. The device must not be inserted into or removed from the board when Vpp or VCC is applied so that the device is not damaged. 3. Vpp can be connected to Vpc directly (except in the program mode). Vpc supply current in this case would be Ipc + Ipp. During programming, Vpp must be maintained at 25 V (± 1 V). # electrical characteristics over full ranges of recommended operating conditions | DADAMETER | | TECT CONDITIONS | | TMS2564 | | | | |-----------|-------------------------------------------|----------------------------------|-----|---------|------|------|--| | | PARAMETER | TEST CONDITIONS | MIN | TYP↑ | MAX | UNIT | | | νон | High-level output voltage | I <sub>OH</sub> = -400 μA | 2.4 | | | V | | | VOL | Low-level output voltage | I <sub>OL</sub> = 2.1 mA | | | 0.45 | v | | | lį. | Input current (feakage) | V <sub>I</sub> = 0 V to 5.25 V | | | ±10 | μA | | | 10 | Output current (leakage) | V <sub>O</sub> = 0.4 V to 5.25 V | | | ± 10 | μA | | | IPP1 | Vpp supply current | VPP = MAX, PD/PGM = VIL | | | 18 | mA | | | IPP2 | Vpp supply current (during program pulse) | PD/PGM = VIL | | | 30 | mÅ | | | 1001 | VCC supply current (standby) | $PD/PGM = V_{ H}$ | | 25 | 35 | mΑ | | | CC2 | VCC supply current (active) | PD/PGM - V <sub>IL</sub> | | 80 | 160 | mA | | $<sup>^\</sup>dagger$ Typical values are at T $_\Delta$ = 25 $^\circ$ C and nominal voltages. #### capacitance over recommended voltage and operating free-air temperature ranges, f = 1 MHz<sup>†</sup> | | PARAMETER | TEST CONDITIONS | TMS2 | 2564<br>MAX | UNIT | |----------------|--------------------|---------------------------------|------|-------------|------| | Ci | Input capacitance | V <sub>1</sub> = 0 V, f = 1 MHz | 4 | 6 | pF | | C <sup>o</sup> | Output capacitance | V <sub>O</sub> = 0 V, f = 1 MHz | 8 | 12 | ρF | <sup>†</sup> This parameter is tested on sample basis only. <sup>&</sup>lt;sup>†</sup> The algebraic convention, where the more negative limit is designated as minimum, is used in this data sheet for logic voltage levels and time intervals. $<sup>^{</sup>t}$ Typical values are TA = 25 °C and nominal voltages. # 65,536-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### switching characteristics over full ranges of recommended operating conditions (see Note 4) | | PARAMETER | TEST CONDITIONS | TMS2564-35 | | TMS2564-45 | | UNIT | |-------------------|--------------------------------------------------------------------------------|-----------------------------------------------------|------------|-----|------------|-----|------| | | PARAMETER | (SEE NOTES 4 AND 5) | MIN | MAX | MIN | MAX | ONI | | ta(A) | Access time from address | | | 350 | | 450 | ns | | t <sub>a(S)</sub> | Access time from \$1 and \$2<br>(whichever occurs last) | C <sub>L</sub> = 100 pF,<br>1 Series 54/74 TTL Load | | 120 | | 120 | пs | | ta(PR) | Access time from PD/PGM | | | 350 | | 450 | ns | | ¹v(A) | Output data valid after address change | t <sub>r</sub> ≤ 20 ns,<br>t <sub>f</sub> ≤ 20 ns | 0 | | 0 | | ns | | tdis(S) | Output disable time from chip select during read only (whichever occurs last)* | See Figure 1 | 0 | 100 | 0. | 100 | ńs | | ¹dis[PR] | Output disable time from PD/PGM during standby <sup>‡</sup> | | 0 | 100 | 0 | 100 | ns | # recommended timing requirements for programming TA = 25°C (see Note 4) | | PARAMETER | | TM\$2564 | UNIT | |----------------------|-------------------------------|-----|----------------------|------| | | PARAMETER | MIN | TYP <sup>†</sup> MAX | UNIT | | tw(PR) | Pulso duration, program pulse | 9 | 55 | ms | | tr(PR) | Rise time, program pulse | 5 | | ns | | t((PR) | Fall time, program pulse | 5 | | ns | | t <sub>su(A)</sub> | Address setup time | 2 | • | μS | | t <sub>su(D)</sub> | Data setup time | 2 | | μs | | t <sub>su(VPP)</sub> | Setup time from Vpp | 0 | | ns | | th(A) | Address hold time | 2 | | μ5 | | th(D) | Data hold time | 2 | · | μς | | th(PR) | Program pulse hold time | | | ns | | †h(VPP) | Vpp hold time | 2 | | μS | <sup>&</sup>lt;sup>1</sup> Typical values are at nominal voltages. NOTES: 4. Turning measurement reference levels: inputs 0.8 V and 2.2 V, outputs 0.65 V and 2.2 V, and Vpp during programming = 25 V ± 3 V. $<sup>^{\</sup>dagger}$ All typical values are at TA - 25 °C and nominal voltages. $^{\ddagger}$ Value calculated from 0.5 volt delta to measured output level. Common test conditions apply for t<sub>dis</sub> except during programming. For t<sub>a(A)</sub>, t<sub>a(S)</sub>, and t<sub>dis</sub>, PD/PGM = V<sub>IL</sub>. #### recommended operating conditions | PARAMETER | 1 | SMJ256 | 4 | UNIT | |----------------------------------------------|-------|--------|---------|------| | PATIAIVIC ( ED) | MIN | NOM | MAX | UNII | | Supply voltage, V <sub>CC</sub> (see Note 2) | 4.5 | 5 | 5.5 | ν | | Supply voltage, Vpp (see Note 3) | | Vcc | | V | | Supply voltage, VSS | | ٥ | | ٧ | | High-level input voltage, VIH | 2.2 | _ | VCC + 1 | V | | Low-level input voltage, VIL | -0.11 | | 0.8 | V | | Read cycle time, t <sub>c(rd)</sub> | 450 | | | nş | | Operating case temperature, T <sub>C</sub> | - 65 | | 125 | °C | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied so that the device is not damaged. 3. Vpp can be connected to VCC directly (except in the program mode). VCC supply current in this case would be tCC + lpp. During programming. Vpp must be maintained at 25 V (± 1 V). #### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | | SMJ2564 | | | | |------|-------------------------------------------|---------------------------------|-----|------------------|------|------|--| | | PARAMETER | 1EST COMDITIONS | MiN | TYP <sup>†</sup> | MAX | UNIT | | | Voн | High-level output voltage | ¹OH = −400 µA | 2.4 | | | ٧ | | | VOL | Low-level output voltage | t <sub>OL</sub> = 2.1 mA | Ī | | 0.45 | ٧ | | | 1 | Input.current (leskage) | V <sub>I</sub> = 0 V to 5.5 V | | | ± 10 | μΑ | | | lo | Output current (leakage) | V <sub>O</sub> = 0.4 V to 5.5 V | | | ±10 | μΛ | | | IPP1 | Vpp supply current | Vpp = MAX, PD/PGM = VIL | | | 18 | mĀ | | | Ipp2 | Vpp supply current (during program pulse) | $PD/PGM = V_{IL}$ | 7 | | 30 | mA | | | JCC1 | V <sub>CC</sub> supply current (standby) | $PD/\overline{PGM} = V_{IH}$ | | 25 | 40 | mA | | | ICC2 | V <sub>CC</sub> supply current (active) | PD/PGM = VIL | | 80 | 160 | mA | | $<sup>^{\</sup>dagger}$ Typical values are at $T_{C}=25\,^{\circ}\text{C}$ and nominal voltages. #### capacitance over recommended voltage and case temperature ranges, f = 1 MHz<sup>†</sup> | PARAMETER | | TEST CONDITIONS | SMJ. | 2564<br>MAX | UNIT | |----------------|--------------------|---------------------------------|------|-------------|------| | c <sub>i</sub> | Input capacitance | V <sub>i</sub> = 0 V, ( = 1 MHz | 4 | 6 | pF | | C <sub>D</sub> | Output capacitance | $V_O = 0 V, f = 1 MHz$ | 8 | 12 | pΕ | <sup>†</sup> This parameter is tested on sample basis only. <sup>&</sup>lt;sup>†</sup> The algebraic convention, where the more negative limit is designated as minimum, is used in this data sheet for logic voltage levels and time intervals. $<sup>^{2}</sup>$ Typical values are $T_{C}=25\,^{\circ}\mathrm{C}$ and nominal voltages. # SMJ2564 65.536-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### switching characteristics over full ranges of recommended operating conditions (see Note 4) | | PARAMETER | TEST CONDITIONS | SMJ | UNIT | | |--------------------|-------------------------------------------------------|-----------------------------------------------------|-----|------|------| | | PARAMETER | (SEE NOTES 4 AND 5) | MIN | MAX | UNII | | ta(A) | Access time from address | | | 450 | ns | | | Access time from \$1 and \$2 | C: - 100 -F | | 150 | | | ta(S) | (whichever occurs last) | C <sub>L</sub> = 100 pF,<br>1 Series 54/74 TTL Load | | 150 | ns | | ta(Pft) | Access time from PD/PGM | | | 450 | ns | | t <sub>v</sub> (A) | Output data valid after address change | t <sub>f</sub> ≤ 20 ns.<br>. t <sub>f</sub> ≤ 20 ns | 0 | | ns | | • | Output disable time from chip select | | | 100 | | | tdis(S) | during read only (whichever occurs last) <sup>‡</sup> | See Figure 1 | 0 | 100 | ns | | tdis(PR) | Output disable time from PD/PGM during standby \$ | | 0 | 100 | ns | $<sup>^{\</sup>dagger}$ All typical values are at $T_{C}=25\,^{o}\text{C}$ and nominal voltages. # recommended timing requirements for programming TC = 25 °C (see Note 4) | | PARAMETER | SM | J2564 | T | |--------------------|-------------------------------|-------|---------------------|------| | | PARAMETER | MIN T | YP <sup>†</sup> MAX | UNIT | | t <sub>w(PR)</sub> | Pulse duration, program pulse | 9 | 55 | ms · | | fr(PR) | Rise time, program pulse | 5 | | ns | | ti(PR) | Fall time, program pulse | 5 | | ns | | t <sub>su(A)</sub> | Address setup time | 2 | | μ5 | | t <sub>Su(D)</sub> | Data setup time | 2 | • | μŝ | | ¹su(VPP) | Setup time from Vpp | 0 | | ns | | ¹h(A) | Address hold time | 2 | | μS | | th(D) | Data hold time | 2 | | μS | | ¹h(PR) | Program pulse hold time | 0 | | ns | | th(VPP) | Vpp hold time | 2 | • | μ5 | <sup>&</sup>lt;sup>†</sup> Typical values are at nominal voltages. NOTES: 4. Timing measurement reference levels: inputs 0.8 V and 2.2 V, outputs 0.65 V and 2.2 V, and Vpp during programming = 25 V ± 1 V. 5. Common test conditions apply for t<sub>dis</sub> except during programming. For t<sub>3</sub>(A), t<sub>3</sub>(S), and t<sub>dis</sub>, PD/PGM = V<sub>IL</sub>. <sup>&</sup>lt;sup>2</sup> Value calculated from 0.5 volt delta to measured output level. #### PARAMETER MEASUREMENT INFORMATION FIGURE 1 - TYPICAL OUTPUT LOAD CIRCUIT ### read cycle timing # standby mode $<sup>\</sup>frac{1}{S_1}$ and $\overline{S}2$ in Don't Care State in Standby Mode. # TMS2564, SMJ2564 65,536-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES \*Equivalent to read mode. Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. # 6 **EPROM Devices** # 1024-WORD BY 8-BIT FRASARIE PROGRAMMARIE READ-ONLY MEMORIES DECEMBER 1979 - REVISED AUGUST 1983 - 1024 X 8 Organization - ٥ All Inputs and Outputs Fully TTL Compatible - ٥ Static Operation (No Clocks, No Refresh) - ٥ Max Access/Min Cycle Time | 12708-35 | 350 ns | |-----------|--------| | 12708-45 | 450 ns | | '27L08-45 | 450 ns | - 3-State Outputs for OR-Ties - N-Channel Silicon-Gate Technology - 8-Bit Output for Use in Microprocessor-**Based Systems** - Power Dissipation | '27L08 | 580 | mW | Max | Active | |--------|-----|----|-----|--------| | '2708 | 800 | mW | Max | Active | - 10% Power Supply Tolerance (TMS27L08-45 and all SMJ' versions) - Plug-Compatible Pin-Outs Allowing Interchangeability/Upgrade to 16K With Minimum Board Change - Available in Full Military Temperature Range Versions (SMJ2708) #### description The '2708-35, '2708-45, and '27L08-45 are ultraviolet light-erasable, electrically programmable read-only memories. They have 8,192 bits organized as 1024 words of 8-bit length. The devices are fabricated using N-channel silicon-gate technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) conbe driven by Series 54/74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 54/74 or 54LS/74LS TTL circuit without external resistors. The '27L08 guarantees 200 mV do noise immunity in the high state and 250 mV in the low state. The data outputs for the '2708-35, '2708-45, and '27L08-45 are three-state for OR-tying multiple devices on a common bus. TMS2708 . . . JL PACKAGE SMJ2708 . . . J PACKAGE (TOP VIEW) | A7 [ | ſπŢ | J24 🗌 | Vcc | |-------|------------|-------|-----------------| | A6 | 2 | 23 | 8A | | A5 🛭 | <b>1</b> 3 | 22 | A9 | | A4 [ | 4 | 21 | V <sub>BB</sub> | | A3 [ | 5 | 20 | S(PE) | | A2 [ | ]6 | 19 | Voo | | A1 [ | ]7 | 18 | PGM | | A0 [ | ]8 | 17 | QB | | O1 [ | 9 | 16 | 0.7 | | 02 | 110 | 15 | Œ6 | | Q3 [ | 111 | 14 | Ω5 | | vss [ | 12 | 13 | Q4 | SMJ2708 . . . FE PACKAGE (TOP VIEW) NC - No Connection | PIN NOMENCLATURE | | | | | | |------------------|----------------------------|--|--|--|--| | A0-A7 | Address Inputs | | | | | | NC | No Connection | | | | | | PGM | Program | | | | | | Q1-Q8 | Data Out | | | | | | S(PE) | Chip Select/Program Enable | | | | | | VBB | - 5-V Power Supply | | | | | | Vcc | +5-V Power Supply | | | | | | $V_{DD}$ | - 12-V Power Supply | | | | | | Vss | 0-V Ground | | | | | These EPROMs are designed for high-density fixed-memory applications where fast turn arounds and/or program changes are required. The TMS' Series is supplied in a 24-pin dual-in-line ceramic cerdip (JL suffix) package designed for insertion in mounting-hole rows on 600-mil (15.2 mm) centers. They are designed for operation from 0 °C to 70 °C. The SMJ' Series is offered in a 24-pin dual-in-line ceramic package (J) and also in a 32-pin leadless ceramic chip carrier (FE). The J package is designed for insertion in mounting-hole rows on 600-mil (15.2 mm) centers whereas the FE package is intended for surface mounting on solder pads on 0.05-inch (1.27 mm) centers. The FE package is a three-layer 32-pad rectangular chip carrier with dimensions of 0.450 × 0.550 × 0.100 inches (11.43 × 13.97 × 2.54 mm). This series is designed for operation from —55°C to 125°C. #### operation (read mode) #### address (A0-A9) The address-valid interval determines the device cycle time. The 10-bit positive-logic address is decoded on-chip to select one of the 1024 words of 6-bit length in the memory array. A0 is the least-significant bit and A9 is the most-significant bit of the word address. #### chip select, program enable [S (PE)] When the chip select is low, all eight outputs are enabled and the eight-bit addressed word can be read. When the chip select is high, all eight outputs are in a high-impedance state. #### data out (Q1-Q8) The chip must be selected before the eight-bit output word can be read. Data will remain valid until the address is changed or the chip is deselected. When deselected, the three-state outputs are in a high-impedance state. The outputs will drive TTL circuits without external components. #### program The program pin must be held below VCC in the read mode. #### operation (program mode) #### erase Before programming, the '2708-35, '2708-45, or '27L08-45 is erased by exposing the chip through the transparent lid to high-intensity ultraviolet light that has a wavelength of 253.7 nanometers (2537 Angstroms). The recommended minimum exposure dose (UV intensity × exposure time) is fifteen watt-seconds per square centimeter. Thus, a typical 12 milliwatt per square centimeter, filterless UV lamp will erase the device in a minimum of 21 minutes. The lamp should be located about 2.5 centimeters (1 inch) above the chip during erasure. After erasure, all bits are in the high state. #### programming Programming consists of successively depositing a small amount of charge to a selected memory cell that is to be changed from the erased high state to the low state. A low can be changed to a high only by erasure, Programming is normally accomplished on a PROM or EPROM Programmer, an example of which is TI's Universal PROM Programming Module in conjunction with the 990 prototyping system. Programming must be done at room temperature (25 °C) only. #### to start programming (see program cycle timing diagram) First bring the $\overline{S}$ (PE) pin to $\pm 12$ V to disable the outputs and convert them to inputs. This pin is held high for the duration of the programming sequence. The first word to be programmed is addressed (it is customary to begin with the "O" address) and the data to be stored is placed on the Q1-Q8 program inputs. Then a $\pm 25$ V program pulse is applied to the program pin. After 0.1 to 1.0 milliseconds the program pin is brought back to 0 V. After at least one microsecond the word address is sequentially changed to the next location, the new data is set up and the program pulse is applied. # TMS2708, TMS27L08 SMJ2708, SMJ27L08 1024-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES Programming continues in this manner until all words have been programmed. This constitutes one of N program loops. The entire sequence is then repeated N times with $N \times t_{W(PR)} \ge 100$ ms. Thus, if $t_{W(PR)} = 1$ ms; then N = 100, the minimum number of program loops required to program the EPROM. #### to stop programming After cycling through the N program loops, the last program pulse is brought to 0 V, then Program Enable (\$\overline{5}\$ (PE)) is brought to V<sub>IL</sub> which takes the device out of the program mode. The data supplied by the programmer must be removed before the address is changed since the program inputs are now data outputs and change of address could cause a voltage conflict on the output buffer. Q1-Q8 outputs are invalid up to 10 microseconds after the program enable pin is brought from V<sub>IH</sub>(PE) to V<sub>IL</sub>. # logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions in IEEE and IEC. See explanation on page 10-1. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage, VBB (see Note 1) | -0.3 V to 7 V | |-------------------------------------------------|----------------| | Supply voltage, VCC (see Note 1) | -0.3 V to 15 V | | Supply voltage, VDD (see Note 1) | -0.3 V to 20 V | | Supply voltage, VSS (see Note 1) | -0.3 V to 15 V | | All input voltage (except program) (see Note 1) | -0.3 V to 20 V | | Program input (see Note 1) | -0.3 V to 35 V | | Output voltage (operating, with respect to VSS) | 2 V to 7 V | | Operating free-air temperature range: TMS' | O°C to 70°C | | Operating case temperature range: SMJ' | -65°C to 150°C | | Storage temperature range | -55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Under absolute maximum ratings, voltage values are with respect to the most-negative supply voltage, V<sub>BB</sub> (substrate), unless otherwise noted. Throughout the remainder of this data sheet, voltage values are with respect to V<sub>SS</sub>. # TMS2708, TMS27L08 1024-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES # recommended operating conditions | PARAMETER | TMS2708-35<br>TMS2708-45 | | | TN | UNIT | | | |-------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|---------------------|------|------|---------------------|-----| | | MIN | NOM | MAX | MIN | NOM | MAX | | | Supply voltage, VBB | -4.75 | -5 | -5.25 | -4.5 | -5 | - 5.5 | V | | Supply voltage, VCC | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.5 | ٧ | | Supply voltage, VDD | 11.4 | 12 | 12.6 | 10,8 | 12 | 13.2 | V | | Supply voltage V <sub>SS</sub> | | 0 | | | 0 | | ٧ | | High-level input voltage, V <sub>IH</sub><br>(except program and program enable) | 2.4 | | V <sub>CC</sub> + 1 | 2.2 | | V <sub>CC</sub> + 1 | | | High-level program enable input voltage, V(H(PE) | 11.4 | 12 | 12.6 | 10.8 | 12 | 13.2 | v | | High-level program input voltage, VIH(PR) | 25 | 26 | 27 | 25 | 26 | 27 | · · | | Low-level input voltage, VIL (except program) | Vss | • | 0.65 | ٧ss | | 0.65 | ٧ | | Low-level program input voltage, V <sub>IL(PR)</sub><br>Note: V <sub>IL(PR)</sub> max ≤ V <sub>IH(PR)</sub> −25 V | Vşs | · | 1 | vss | | 1 | v | | High-level program pulse input current (sink), I(H(PR) | , , , , , , , , , , , , , , , , , , , | | 40 | | | 40 | mΑ | | Low-level program pulse input current (source), I(L(PR) | | | 3 | _ | | 3 | mΑ | | Operating free-air temperature, TA | . 0 | | 70 | 0 | | 70 | °C | #### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | TMS2708-35<br>TMS2708-45 | | | TMS27L08-45 | | | |----------------|-------------------------------------|---------------------------------------|--------|--------------------------|------|-----|-------------|------|------| | | | | MIN | TYP1 | MAX | MIN | TYP1 | MAX | 1 | | VoH | High-level output voltage | I <sub>OH</sub> = -100 μA | 3.7 | | | 3.7 | | | | | VОН | riginiavei batbat voltaga | I <sub>OH</sub> = -1 mA | 2.4 | | | 2.4 | | | 7 ° | | VQL | Low-level output voltage | IOL = 1.6 mA | | | 0.45 | | | 0.40 | V | | T <sub>1</sub> | Input current (leakage) | V <sub>I</sub> = 0 V to 5.25 V | | 1 | 10 | | 1 | 10 | μA | | I <sub>O</sub> | Output current (leakage) | S (PE) = 5 V,<br>VO = 0.4 V to 5.25 V | | 1 | 10 | | 1 | 10 | μА | | IBB | Supply current from VBB | All inputs high, | $\top$ | 30 | 45 | | 9 | 18 | mA | | lcc | Supply current from V <sub>CC</sub> | $\overline{S}$ (PE) = 5 V, | | 6 | 10 | | 0.9 | 6 | mA | | IDD | Supply current from V <sub>DD</sub> | T <sub>A</sub> = °C<br>(worst case) | | 50 | 65 | | 20 | . 34 | mA | | | | T <sub>A</sub> = 70°C | | | 008 | | | 350 | | | PD(AV) | Power Dissipation | $T_A = 0$ °C, $\overline{S} = 0$ V | | | | | 245 | 475 | ∫ mW | | | | $T_A = 0$ °C, $\overline{S} = +5$ V | 1 " | | | | 290 | 580 | 1 | # capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz<sup>†</sup> | | PARAMETER | | | UNIT | |----|--------------------|---|----|------| | Ci | Input capacitance | 4 | 6 | pF | | Co | Output capacitance | В | 12 | pF | $<sup>\</sup>ensuremath{^{\uparrow}}\xspace$ This parameter is tested on sample basis only. $<sup>^{\</sup>dagger}All$ typical values are at $T_{\Delta}~=~25\,^{o}C$ and nominal voltages. # TMS2708, TMS27L08 1024-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES # switching characteristics over recommended supply voltage range and operating free-air temperature range | PARAMETER | | TEST CONDITIONS | TMS2 | TMS2708-35 | | TMS2708<br>TMS27L08 | | |--------------------|-----------------------------------|-------------------------|------|------------|-----|---------------------|-----| | | | | MIN | MAX | MIN | MAX | ] _ | | la(A) | Access time from Address | | | 350 | | 450 | กร | | t <sub>a</sub> (S) | Access time from \$\overline{S}\$ | $C_L = 100 pF$ | | 120 | | 120 | ns | | tv(A) | Output data valid after address | | | | | | | | | change | 1 Series 54/74 TTL load | 0 | | 0 | | ns | | <sup>†</sup> dis | Output disable time <sup>†</sup> | tf(S), tf(A) = 20 ns | 0 | 120 | 0 | 120 | ПŠ | | to(rd) | Read cycle time | | 350 | | 450 | | ns | <sup>&</sup>lt;sup>1</sup>Value calculated from 0.5 volt delta to measured output level. # recommended timing requirements for programming TA = 25 °C | | PARAMETER | | 45' | UNIT | |---------------------|----------------------------------------------------|------|------|------| | | | | MAX | UNLI | | tw(PR) | Pulse duration, program pulse | 0.1 | 1 | ms | | t <sub>t</sub> — | Transition times (except program pulse) | | 20 | ns | | †t(PR) | Transition times, program pulse | 50 | 2000 | ns | | tsu(A) | Address setup time | 10 | | μ5 | | †su(D) | Data setup time | 10 | | μЗ | | t <sub>su(PE)</sub> | Program enable setup time | 10 | | μŝ | | th(A) | Address hold time | 1000 | | пѕ | | th(DA) | Address hold time after program input data stopped | 0 | | пs | | th(D) | Data hold time | 1000 | | ns | | th(PE) | Program enable hold time | 500 | | пs | | tSLAX | Delay time, S(PE) low to address change | 0 | | пв | # SMJ2708, SMJ27L08 1024-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### recommended operating conditions | PARAMETER | SMJ2708-35<br>SMJ2708-45 | | | SMJ27L08-45 | | | UNIT | |----------------------------------------------------------------------------------------------------------|--------------------------|-----|--------------------|-------------|-----|---------------------|-------| | | MIN | NOM | MAX | MIN | NOM | MAX | i | | Supply voltage, VBB | -4.75 | - 5 | - 5.25 | - 4.5 | - 5 | -5.5 | ٧. | | Supply voltage, VCC | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.5 | ٧ | | Supply voltage, VDD | 11.4 | 12 | 12.6 | 10.8 | 12 | 13.2 | _ ∨ _ | | Supply voltage VSS | | O | | | ū | | ν | | High-level input voltage, V <sub>IH</sub> | 2.4 | | V <sub>CC</sub> +1 | 2.2 | | V <sub>CC</sub> + 1 | | | (except program and program enable | | | | | | | | | High-level program enable input voltage, V <sub>IH(PE)</sub> | 11.4 | 12 | 12,6 | 10.8 | 12 | 13.2 | V | | High-level program input voltage, VIH(PR) | 25 | 26 | 27 | 25 | 26 | 27 | V | | Low-level input voltage, V <sub>IL</sub> (except program) | Vss | | 0.65 | Vss | | 0.65 | V | | Low-level program input voltage, $V_{IL[PR]}$<br>Note: $V_{IL[PR]}$ max $\leq V_{IH[PR]} - 25 \text{ V}$ | Vss | | 1 | VSS | | 1 | v | | High-level program pulsie input current (sink), I <sub>[H(PR)]</sub> | | | 40 | | | 40 | mA | | Low-level program pulse input current (source), I L(PR) | | | 3 | | | 3 | mΛ | | Operating case temperature, TC | - 55 | | 125 | -55 | | 125 | °C | # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | PARAMETER TEST CONDITIONS | | SMJ2708-35<br>SMJ2708-45 | | SMJ27L08-45 | | | UNIT | |-----------|-------------------------------------|---------------------------------------------------------------|-----|--------------------------|------|-------------|------------------|------|------| | | | | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>↑</sup> | MAX | l | | Varia | Web level autous voltage | I <sub>OH</sub> = -100 μA | 3.7 | | | 3.7 | | | v | | νон | High-level output voltage | I <sub>OH</sub> = -1 mA | 2.4 | | | 2.4 | | | | | Vol | Low-level autput voltage | I <sub>OL</sub> = 1.6 mA | T | | 0.45 | | | 0.40 | ٧ | | lį. | Input current (leakage) | V <sub> </sub> = 0 V to 5.25 V | | 1 | 10 | | 1 | 10 | μА | | ю | Output current (leakage) | $\overline{S}$ (PE) = 5 V,<br>V <sub>O</sub> = 0.4 V to 5.5 V | | 1 | 10 | | 1 | 10 | μА | | IBB | Supply current from VBB | All innues bink | | 30 | 45 | | 9 | 18 | mA | | lcc | Supply current from V <sub>CC</sub> | All inputs high, \$ (PE) = 5 V, | | 6 | 10 | | 0.9 | 6 | mA | | ססי | Supply current from VDD | ] Street - 5 V. | | 50 | 65 | | 20 | 34 | mA | # capacitance over recommended supply voltage range and operating case temperature range, f = 1 MHz<sup>†</sup> | | PARAMETER | SI | MJ, | | |----------------|---------------------------------------|-------|-----|------| | L | · · · · · · · · · · · · · · · · · · · | TYP\$ | MAX | UNIT | | Ci | Input capacitance | 4 | 6 | pΕ | | C <sub>o</sub> | Output capacitance | 8 | 12 | ρF | $<sup>{}^{\</sup>dagger}\text{This}$ parameter is tested on sample basis only. $<sup>^{\</sup>ddagger}All$ typical values are at TC $\simeq~25\,^{\circ}C$ and nominal voltages. # SMJ2708, SMJ27L08 1024-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES # switching characteristics over recommended supply voltage range and operating case temperature range | | PARAMETER | TEST CONDITIONS | SMJ2 | 708-35 | | 2708<br>27L08 | UNIT | |--------------------|----------------------------------------|-----------------------------------------------|------|--------|-----|---------------|------| | | | | MIN | MAX | MIN | MAX | 1 | | ¹a(A) | Access time from Address | | | 350 | | 450 | ns | | t <sub>a(S)</sub> | Access time from \$ | C <sub>L</sub> = 100 pF | | 120 | - | 120 | ns | | t <sub>v</sub> (A) | Output data valid after address change | 1 Series 54/74 TTL load | Ö | • | 0 | | กร | | ldis | Output disable time <sup>†</sup> | t <sub>f(S)</sub> , t <sub>f(A)</sub> = 20 ns | 0 | 120 | 0 | 120 | ns | | t <sub>c(rd)</sub> | Read cycle time | ] | 350 | | 450 | | ns | <sup>&</sup>lt;sup>†</sup>Value calculated from 0.5 volt delta to measured output level, # recommended timing requirements for programming T<sub>C</sub> = 25 °C | | DADALISTED | SMJ | ı. UNI | |---------------------|----------------------------------------------------|-------|---------| | | PARAMETER | MIN 8 | MAX | | tw(PR) | Pulse duration, program pulse | 0.1 | 1 ms | | tt | Transition times (except program pulse) | | 20 ns | | ft(PR) | Transition times, program pulse | 50 2 | 2000 ns | | t <sub>su(A)</sub> | Address setup time | 10 | μs | | t <sub>su(D)</sub> | Data setup time | 10 | μЗ | | t <sub>su(PE)</sub> | Program enable setup time | 10 | д5 | | th(A) | Address hold time | 1000 | пѕ | | th(DA) | Address hold time after program input data stopped | 0 | ПБ | | <sup>t</sup> h(D) | Data hold time | 1000 | ns | | th(PE) | Program enable hold time | 500 | ns | | <sup>t</sup> SLAX | Delay time, S(PE) low to address change | 0 | ns | FIGURE 1 - TYPICAL OUTPUT LOAD CIRCUIT $^4$ S (PE) is at +12 V (brough N program loops where N <100 ms/tw (PR). NOTE: Q1-Q6 outputs are invalid up to 10 µsec after programming (S (PE) goes low). All timing reference points in this data sheet (inputs and outputs) are 90% points. #### TYPICAL '27L08-45 CHARACTERISTICS Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. # MOS 121 # TMS2716 2048-WORD BY 8-RIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES TMS2716 . . . JL PACKAGE CTOP VIEWI A6 ∏2 A7 TT U24 VCC(PE) 23 T A8 DECEMBER 1979 - REVISED OCTOBER 1983 - 2048 X 8 Organization - All Inputs and Outputs Fully TTL Compatible - Static Operation (No Clocks, No Refresh) - Performance Ranges: | | ACCESS TIME | CYCLE TIME | |-------------|-------------|------------| | | (MAXI | (MIN) | | TM\$2716-30 | 300 ns | 300 ns | | TMS2716-45 | 450 ns | 450 ns | - 3-State Outputs for OR-Ties - N-Channel Silicon-Gate Technology - 8-Bit Output for Use in Microprocessor-Based Systems - Low Power . . . 315 mW (Typical) #### description The TMS2716 is an ultra-violet light-erasable, electrically programmable read-only memory. It has 16,384 bits organized as 2048 words of 8-bit length. The device is fabricated using N-channel silicon-gate technology for high-speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 circuits A5 ∏3 22 A9 A4 ∏ 4 21 VRB A3 🛮 5 20 A10 A2 ∏6 19 🗌 Von A1 ∏7 18 🛮 š(PGM) AO 🗆 8 17 as Q1 ∐9 . 16 | 07 02 🗆 10 15 🗌 Q6 Q3 🗍 1 I 14 🛮 α5 VSS []12 13∏ ∩₄ | | PIN NOMENCLATURE | |-----------------|-------------------------------| | A0-A10 | Addresses | | Q1-Q8 | Data Out | | S(PGM) | Chip Select (Program) | | V <sub>B8</sub> | - 5-V Supply | | VCC(PE) | + 5-V Supply (Program Enable) | | $v_{DD}$ | + 12-V Supply | | VSS | 0 V Ground | without the use of external pull-up resistors and each output can drive one Series 74 or 74LS TTL circuit without external resistors. The TMS2716 guarantees 250 mV dc noise immunity in the low state. Data outputs are threestate for OR-tying multiple devices on a common bus. The TMS2716 is plug-in compatible with the TMS2708 and the TMS27L08. Pin compatible mask programmed ROMs are available for large volume requirements. This EPROM is designed for high-density fixed-memory applications where fast turn arounds and/or program changes are required. It is supplied in a 24-pin dual-in-line cerpak (JL suffix) package designed for insertion in mounting-hole rows on 600-mil (15.2 mm) centers. It is designed for operation from 0°C to 70°C. #### operation (read mode) #### address (A0-A10) The address-valid interval determines the device cycle time. The 11-bit positive-logic address is decoded on-chip to selectione of 2048 words of 8-bit length in the memory array. A0 is the least-significant bit and A10 most-significant bit of the word address. #### chip select, program [S (PGM)] When the chip select is low, all eight outputs are enabled and the eight-bit addressed word can be read. When the chip select is high, all eight outputs are in a high-impedance state. In the program mode, the chip select feature does not function as pin 18 inputs only the program pulse. The program mode is selected by the $V_{CC}(PE)$ pin. Either 0 V or $\pm$ 12 V on this pin will cause the TMS2716 to assume program cycle. #### data out (Q1-Q8) The chip must be selected before the eight-bit output word can be read. Data will remain valid until the address is changed or the chip is deselected. When deselected, the three-state outputs are in a high-impedance state. The outputs will drive TTL circuits without external components. Copyright © 1983 by Texas Instruments Incorporated # TMS2716 2048-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### operation (program mode) #### Araga Before programming, the TMS2716 is grased by exposing the chip through the transparent lid to high intensity ultraviolet. light (wavelength 2537 angstroms). The recommended minimum exposure dose (= UV intensity × exposure time) is fifteen watt-seconds per square centimeter. Thus, a typical 12 milliwatt per square centimeter, filterless UV lamp will erase the device in a minimum of 21 minutes. The lamp should be located about 2.5 centimeters above the chip during erasure. After erasure, all bits are in the high state. #### programming Programming consists of successively depositing a small amount of charge to a selected memory cell that is to be changed from the erased high state to the low state. A low can be changed to a high only by erasure. Programming be normally accomplished on a PROM or EPROM Programmer, an example of which is TI's Universal PROM Programming Module in conjunction with the 990 prototyping system. Programming must be done at room temperature (25°C) only. #### to start programming (see program cycle timing diagram) First bring the VCC(PE) pin to + 12 V or 0 V to disable the outputs and convert them to inputs. This pin is held high for the duration of the programming sequence. The first word to be programmed is addressed (it is customary to begin with the "O" address) and the data to be stored is placed on the Q1-Q8 program inputs. Then a +26 V program. pulse is applied to the program pin. After 0.1 to 1.0 milliseconds the program pin is brought back to 0 V. After at least one microsecond the word address is sequentially changed to the next location, the new data is set up and the program pulse is applied. Programming continues in this manner until all words have been programmed. This constitutes one of N program loops. The entire sequence is then repeated N times with $N \times t_{W}(PR) \ge 100$ ms. Thus, if $t_{W}(PR) = 1$ ms; then N = 100, the minimum number of program loops required to program the EPROM. #### to stop programming After cycling through the N program loops, the last program pulse is brought to 0 V, then Program Enable Voc(PE) is brought back to $\pm 5$ volts which takes the device out of the program mode. The data supplied by the programmer must be removed before the address is changed since the program inputs are now data outputs and a change of address could cause a voltage conflict on the output buffer, Q1-Q8 outputs are invalid up to 10 microseconds after the program enable pin is brought from VIH(PE) to VIL(PE). #### logic symbol<sup>†</sup> <sup>†</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions in IEEE and IEC, See explanation on page 10-1. # TMS2716 2048-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup> | Supply voltage, VBB (see Note 1) | -0.3 V to 7 V | |-------------------------------------------------|----------------| | Supply voltage, VCC (see Note 1) | -0.3 V to 15 V | | Supply voltage, VDD (see Note 1) | -0.3 V to 20 V | | Supply voltage, VSS (see Note 1) | -0.3 V to 15 V | | All input voltage (except program) (see Note 1) | -0.3 V to 20 V | | Program input (see Note 1) | -0.3 V to 35 V | | Output voltage (operating, with respect to VSS) | 2 V to 7 V | | Operating free-air temperature range | . 0°C to 70°C | | Storage temperature range | -55°C to 125°C | <sup>1</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operating of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |-------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | Supply voltage, VBB | -4.75 | -5 | -5.25 | V | | Supply voltage, VCC | 4.75 | 5 | 5.25 | V | | Supply voltage, V <sub>DD</sub> | 11.4 | 12 | 12.6 | V | | Supply voltage, VSS | | o | | V | | High-level input voltage, VIH (except program and program enable) | 2.4 | | VCC+1 | ٧ | | High-level program enable input voltage, V <sub>IH(PE)</sub> | 11.4 | 12 | 12.6 | ٧ | | High-level program input voltage, VIH(PR) | 25 | 25 | 27 | V | | Low-level input voltage, VIL (except program) | VSS | | 0.65 | ٧ | | Low-level program input voltage, V <sub>IL (PR)</sub> Note: V <sub>IL (PR)</sub> max ≤ V <sub>IH (PR)</sub> −25 V | Vss | | 1 | V | | High-level program pulse input current (sink), IJH(PR) | | | 40 | mΑ | | Low-level program pulse input current (source), I <sub>(L(PR))</sub> | | | 3 | mΑ | | Operating free-air temperature, TA | 0 | | 70 | °C | # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP↑ | MAX | UNIT | |-----------------|-------------------------------------|-----------------------------------------|----------|------|------|------| | Vari | High-level output voltage | I <sub>OH</sub> = -100 <sub>A</sub> A | 3.7 | | | v | | VOH | High-level output voltage | IOH = -1 mA | 2.4 | | - | 1 * | | VOL | Low-level output voltage | IOL = 1,6 mA | 1 | | 0.45 | ٧ | | l <sub>i</sub> | Input current (leakage) | V <sub>IL</sub> = 0 V to 5.25 V | 1 | 1 | 10 | μА | | la | Output current (leakage) | S (Program) = 5 V, VO = 0.4 V to 5.25 V | 1 | 1 | 10 | μА | | lae | Supply current from VBB | All inputs high, | <b>†</b> | 10 | 20 | mA | | ıcc | Supply current from VCC | S (Program) = 5 V, | | 1 | 8 | mA | | DD | Supply current from V <sub>DD</sub> | T <sub>A</sub> = 0°C<br>(worst case) | | 26 | 45 | mA | | <sup>∤</sup> PE | Supply current from PE on VCC Pin | VPE = VDD | | 2 | 4 | πА | | | | T <sub>A</sub> = 70°C | | | 54D | | | PD(AV) | Power Dissipation | $T_A = 0$ °C $\bar{S} = 0$ V | 1 | 315 | 595 | mW | | - | | TA = 0°C S = +5 V | | 375 | 720 | 1 | $<sup>^{\</sup>dagger}$ All typical values are at $T_{\mbox{\scriptsize A}} = 25\,^{\circ}\mbox{\scriptsize C}$ and nominal voltages. NOTE 1: Under absolute maximum ratings, voltage values are with respect to the most negative supply voltage, V<sub>BB</sub> (substrate), unless otherwise noted. Throughout the remainder of this data sheet, voltage values are with respect to V<sub>CC</sub>. # TMS2716 2048:WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | | PARAMETER | TYP | MAX | UNIT | |-------------------|-------------------------------------------------------|-----|-----|------| | C <sub>i</sub> | Input capacitance [except \$\overline{S}\$ (Program)} | 4 | 6 | рF | | C <sub>i(S)</sub> | S (Program) input capacitance | 20 | 30 | pF | | Co | Output capacitance | 8 | 12 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $T_A=25\,^{\circ}\text{C}$ and nominal voltages. #### switching characteristics over recommended supply voltage range and operating free-air temperature range | | PARAMETER | TEST CONDITIONS | TMS2 | TMS2716-30 | | TMS2716-45 | | |--------------------|----------------------------------------|-----------------------------------------|------|------------|-----|------------|------| | | FARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | UNIT | | ta(A) | Access time from address | 0. 100 -5 | | 300 | i | 450 | ns | | †a(S) | Access time from S | C <sub>L</sub> = 100 pF | | 120 | | 120 | ns . | | ¹v(A) | Output data valid after address change | 1 Series 74 TTL Load | 0 | | 0 | | ns | | <sup>†</sup> dis | Output disable time <sup>†</sup> | $t_{f(S)}$ , $t_{f(A)} = 20 \text{ ns}$ | 0 | 120 | 0 | 120 | ns | | <sup>t</sup> c(rd) | Read cycle time | See Figure 1 | 300 | | 450 | | ns | <sup>&</sup>lt;sup>†</sup> Value calculated from 0.5 volt delta to measured output level. # TA = 25 °C program characteristics over recommended supply voltage range | • | PARAMETER | MIN MAX | UNIT | |---------------------|----------------------------------------------------|---------|------| | 1w(PR) | Pulse duration, program pulse | 0.1 1 | ms | | 1 <sub>t</sub> | Transition times (except program pulse) | 20 | ns | | tt(PR) | Transition times, program pulse | 30 2000 | กร | | tsu(A) | Address setup time | 10 | μS | | t <sub>su(D)</sub> | Data setup time | 10 | μS | | t <sub>su(PE)</sub> | Program enable setup time | 10 | μS | | th(A) | Address hold time | 1000 | nş | | ኒካ(DA) | Address hold time after program input data stopped | - 0 | ns | | th(D) | Data hold time | 1000 | ns | | th(PE) | Program enable hold time | 500 | ns | | 1SLAX | Delay time, S (Program) low to address change | 0 | ns | # PARAMETER MEASUREMENT INFORMATION FIGURE 1 - TYPICAL OUTPUT LOAD CIRCUIT 6 # TMS2716 2048-WORD BY 8-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES #### read cycle timing #### program cycle timing <sup>&</sup>lt;sup>†</sup> V<sub>CC</sub>(PE) is at 0 V or +12 V through N program loops where N $\geq$ 100 ms/t<sub>W</sub>(PR). NOTE: Q1-08 outputs are invalid up to 10 $\mu$ s after programming (V<sub>CC</sub>(PE) goes low). Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. # TMS2732A 32.768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY AUGUST 1983 | • O: | ganization | | | | 4096 | х | 8 | |------|------------|--|--|--|------|---|---| |------|------------|--|--|--|------|---|---| - Single + 5-V Power Supply - All Inputs and Outputs Are TTL Compatible - Performance Ranges: | | ACCESS TIME | CYCLE TIME | |-------------|-------------|------------| | | (MAX) | (MIN) | | TMS2732A-30 | 300 ns | 300 ns | | TMS2732A-35 | 350 ns | 350 ns | | TMS2732A-45 | 450 ns | 450 ns | - Low Standby Power Dissipation . . . 158 mW (Maximum) - JEDEC Approved Pinout . . . Industry Standard - 21-V Power Supply Required for Programming - N-Channel Silicon-Gate Technology - 8-Bit Output for Use in Microprocessor Based Systems - Static Operation (No Clocks, No Refresh) - Available with MIL-STD-883B Processing and L(0°C to 70°C), E(-40°C to 85°C), or S(-55°C to 100°C) Temperature Ranges in the Future #### TMS2732A . . . JL PACKAGE (TOP VIEW) | A7 <b>□</b> 1 | ∪24 <u>D</u> v | СÇ | |-----------------|----------------|------| | AB <b>□</b> 2 | 23 🗖 A | 8 | | A5 <b>∏</b> 3 | 22 🗍 A | 9 | | A4 <b>□</b> 4 | 21 🔲 A | 11 | | A3 🗍 5 | 20 🗍 Ĝ | /Vpp | | A2 ∏6 | 19 🗀 A | 10 | | A1 🔲 7 | 18 🔲 🖺 | | | AO []B | 17 🖸 Q | 8 | | Q1 <u>∏</u> 9 | 16∐ Q | 7 | | Q2 <b>[</b> ]10 | 15∐0 | 6 | | 03 🛮 11 | 14 🗀 Ω | 5 | | GND 🗆 12 | ' 13∐ Q | 4 | | PIN NOMENCLATURE | | | | | | | | |-------------------|-----------------------|--|--|--|--|--|--| | A0 - A11 | Addresses | | | | | | | | Ę | Chip Enable | | | | | | | | G/V <sub>PP</sub> | Output Enable/ + 21 V | | | | | | | | Q1 - Q8 | Outputs | | | | | | | | Vcc | + 5-V Power Supply | | | | | | | #### description The TMS2732A is an ultraviolet light-erasable, electrically programmable read-only memory. It has 32,768 bits organized as 4,096 words of 8-bit length. The TMS2732A only requires a single 5-volt power supply with a tolerance of $\pm$ 5%. The TMS2732A provides two output control lines: Output Enable ( $\overline{\mathbb{G}}$ ) and Chip Enable ( $\overline{\mathbb{E}}$ ). This feature allows the $\overline{\mathbb{G}}$ control line to eliminate bus contention in multibus microprocessor systems. The TMS2732A has a power-down mode that reduces maximum power dissipation from 657 mW to 158 mW when the device is placed on standby. This EPROM is supplied in a 24-pin dual-in-line ceramic package and is designed for operation from 0°C to 70°C. operation The six modes of operation for the TMS2732A are listed in the following table. | FUNCTION | MODE | | | | | | | | |---------------------------------|-------------|----------|-------------------------|---------|-------------------------|------------------------|--|--| | (PINS) | Read | Deselect | Power Dawn<br>(Standby) | Program | Program<br>Verification | Inhibit<br>Programming | | | | E<br>(18) | VIL | × | VIH | VIL | VIL | VIH | | | | Ğ/V <sub>PP</sub><br>(20) | <b>∨</b> iL | ∨ін | x | 21 V | VIL | 21 V | | | | VCC<br>(24) | 5 V | 5 V | 5 V | 5 V | 5 V | 5 V | | | | Q1-Q8<br>(9 to 11,<br>13 to 17) | a | HI-Z | HI-Z . | D | a | HI-Z | | | $X = V_{IH} \text{ or } V_{IL}$ ADVANCE INFORMATION Copyright © 1983 by Texas Instruments Incorporated #### read The two control pins $(\overline{E} \text{ and } \overline{G}/Vpp)$ must have low-level TTL signals in order to provide data at the outputs. Chip enable $(\overline{E})$ should be used for device selection. Output enable $(\overline{G}/Vpp)$ should be used to gate data to the output pins. #### power down The power-down mode reduces the maximum power dissipation from 657 mW to 158 mW. A TTL high-level signal applied to $\overline{E}$ selects the power down mode. In this mode, the outputs assume a high-impedance state, independent of $\overline{G}/Vpp$ . #### program The programming procedure for the TMS2732A is the same as that for the TMS2532, except that in the program mode, $\overline{G}/Vpp$ is taken from a TTL low-level to 21 V. The program mode consists of the following sequence of events. With the level on $\overline{G}/Vpp$ equal to 21 V; data to be programmed is applied in parallel to output pins Q8 – Q1. The location to be programmed is addressed. Once data and addresses are stable, a 10-millisecond TTL low-level pulse is applied to $\overline{E}$ . The maximum width of this pulse is 55 milliseconds. The programming pulse must be applied at each location that is to be programmed. Locations may be programmed in any order. Several TMS2732As can be programmed simultaneously by connecting them in parallel and following the programming sequence previously described. #### program verify After the EPROM has been programmed, the programmed bits should be verified. To verify bit states, $\overline{G}/V_{PP}$ and $\overline{E}$ are set to $V_{IL}$ . #### program inhibit The program inhibit is useful when programming multiple TMS2732As connected in parallel with different data. Program inhibit can be implemented by applying a high-level signal to $\bar{E}$ of the device that is not to be programmed. #### erasure The TMS2732A is erased by exposing the chip to shortwave ultraviolet light that has a wavelength of 253.7 nanometers (2537 angstroms). The recommended minimum exposure dose (UV intensity × exposure time) is fifteen watt-seconds per square centimeter. The lamp should be located about 2.5 centimeters (1 inch) above the chip during crasure. After erasure, all bits are at a high level. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS2732A, the window should be covered with an opaque label. 18 # TMS2732A 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY #### logic symbol† <sup>†</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) ‡ | Supply voltage, VCC | -0.3 V to / V | |--------------------------------------|---------------| | Supply voltage, Vpp | 0.3 V to 22 V | | All input voltage (except program) | 0.3 V to 7 V | | Output voltage | -0.3 V to 7 V | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | 5°C to 125°C | | | | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | PARAMETER | TM | TM\$2732A-30 | | | TMS2732A-35 | | | TMS2732A-45 | | | |----------------------------------------------|------|--------------|-------|------|-------------|---------------------|------|-------------|---------|------| | PARAMETER | MIN | NOM | MAX | MIN | NOM | MAX | MIN | MOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> (see Note 1) | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | ٧ | | Supply voltage, Vpp (see Note 2) | | Vcc | | | Vcc | | | Vcc | | ٧ | | Supply voltage, VSS | | 0 | | | 0 | | | 0 | | V | | High-level input voltage, V <sub>1H</sub> | 2 | | Vcc+1 | 2 | | V <sub>CC</sub> + 1 | 2 | | Vcc + 1 | ٧ | | Low-level input voltage, V <sub>IL</sub> | -0.1 | | 0.8 | -0.1 | | 8.0 | -0.1 | | 0.8 | ٧ | | Read cycle time, t <sub>c(rd)</sub> | 300 | _ | | 350 | | | 450 | | | ns | | Operating free-air temperature, TA | - 0 | | 70 | 0 | | 70 | 0 | | 70 | "C | - NOTES: 1. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. - Vpp can be connected to V<sub>CC</sub> directly (except in the program mode). V<sub>CC</sub> supply current in this case would be I<sub>CC</sub> + I<sub>pp</sub>. During programming, Vpp must be maintained at 21 V (± 0.5 V). ## electrical characteristics over full ranges of recommended operating conditions | { | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|------------------------------------------|-------------------------------------------|---------|-----|------|------| | Voн | High-level output voltage | I <sub>OH</sub> = -400 μA | 2.4 | | | V | | Vol | Low-level output voltage | I <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | П | Input current (leakage) | V <sub> </sub> = 0 V to 5.25 V | <u></u> | | ±10 | μА | | lo | Output current (leakage) | V <sub>O</sub> = 0.4 V to 5.25 V | | | ± 10 | μА | | <sup>1</sup> CC1 | V <sub>CC</sub> supply current (standby) | Eat V <sub>IH</sub> , Gat V <sub>IL</sub> | | 20 | 30 | mA | | ICC2 | VCC supply current (active) | Eand Gat V <sub>IL</sub> | | 70 | 125 | mA | $<sup>^{\</sup>dagger}$ Typical values are at $T_A=25\,^{\circ}$ C and nominal voltages. #### capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | | PARAMETER | | TEST CONDITIONS | MIN | TYP <sup>†</sup> | UNIT | |------------------------------------------------|----------------------|----------------------|-----------------|-----|------------------|-------| | C <sub>i</sub> Input capacitance All except G/ | All except G/Vpp | V <sub>I</sub> = 0 V | | 6 | DΕ | | | | of whore capacitance | G/Vpp | VI = 3 V | | 20 | ] " [ | | Co | Output capacitance | | $V_O = 0 V$ | | 12 | pF | $<sup>^{\</sup>dagger}$ Typical values are at $T_A = 25\,^{\circ}\text{C}$ and nominal voltage. # switching characteristics over recommended supply voltage range and operating free-air temperature range | PARAMETER | | TEST CONDITIONS | TMS2732A-30 | TMS2732A-35 | TMS2732A-45 | TINU | | |-----------------------|------------------------------|-------------------------|-------------|-------------|-------------|-------|--| | | FARAMETER | (See Note 3) | MIN MAX | MIN MAX | MIN MAX | נואטן | | | ta(A) | Access time from address | | 300 | 350 | 450 | ns | | | †a(E) | Access time from E | C <sub>L</sub> = 100pF, | 300 | 350 | 450 | ns | | | t <sub>en(G)</sub> | Output enable time from G | 1 Series 74 TTL Load, | 150 | 150 | 150 | ns | | | t <sub>dis(E)</sub> ‡ | Output disable time from E | t <sub>r</sub> ≤ 20 ns, | 100 | 100 | 100 | ns | | | tdis(G) <sup>‡</sup> | Output disable time from G | 1 <sub>f</sub> ≤20 ns. | 100 | 100 | 100 | ns | | | | Output data valid time after | Sec Figure 1 . | | | | | | | t <sub>V</sub> (A) | change of address, E, or G, | | 0 | 0 | 0 | ns | | | | whichever occurs first | | | | | l | | NOTE 3. Timing measurement reference levels: inputs 0.8 V and 2 V outputs 0.8 V and 2 V. # recommended conditions for programming, TA = 25 °C | | PARAMETER | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|------|-----|--------------------|------| | Vcc | Supply voltage | 4.75 | 5 | 5.25 | V | | Vpp | Supply voltage | 20.5 | 21 | 21.5 | V | | V <sub>IH</sub> | High-level input voltage | . 2 | | V <sub>CC</sub> +1 | ٧ | | VIL | Low-level input voltage | -0.1 | | 0.8 | V | | tw(E) | E pulse duration | 9 | | 55 | ms | | t <sub>BU</sub> (A) | Address setup time | 2 | | | μS | | t <sub>SU</sub> (D) | Data setup time | 2 | | | μS | | t <sub>su[VPP]</sub> | Vpp setup time | 2 | | | μ5 | | th(A) | Address hold time | 0 | | | μS | | th(D) | Data hold time | 2 | | | μŚ | | th(VPP) | Vpp hold time | 2 | | | μS | | Trec(PG) | Vpp recovery time | 2 | | | μS | | †EHD | Delay time, data valid after E low | | | 1 | μS | <sup>&</sup>lt;sup>4</sup>Value calculated from 0.5 V delta to measured output level. # 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY # programming characteristics, TA = 25 °C | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------|------------------------------------|---------------------------------------------------------------|-------|---------------------|------| | Vін | High-level input voltage | | 2 | V <sub>CC</sub> + 1 | V | | V <sub>IL</sub> | Low-level input voltage | | - 0.1 | 0.8 | V | | VoH | High-level output voltage (verify) | I <sub>OH</sub> = -400 μA | 2.4 | | ٧ | | VoL | Low-level output voltage (verify) | I <sub>OL</sub> = 2.1 mA | | 0.45 | V | | T <sub>1</sub> | Input current (all inputs) | $V_{\parallel} = V_{\parallel} L \text{ or } V_{\parallel} H$ | | 10 | μΑ | | Ірр | Supply current | $\overline{E} = V_{ L}, \overline{G} = V_{PP}$ | 1 | 30 | mΑ | | Too | Supply current | | | 125 | mA | | tdis(PR) | Output disable time | | 0 | 100 | ns | # PARAMETER MEASUREMENT INFORMATION FIGURE 1 - TYPICAL OUTPUT LOAD CIRCUIT standby mode program cycle timing Timing measurement reference levels: Inputs 0.8 V and 2 V Outputs 0.8 V and 2 V. Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. 6 - Organization . . . 8192 X 8 - Single +5-V Power Supply - Pin Compatible with TMS2732A EPROM - All Inputs and Outputs are TTL Compatible - Performance Ranges: | MA | Х | AC | CI | ES | S/ | | |-----|----|-----|----|----|----|---| | MIN | C. | vci | F | ΤI | М | F | | TMS2764-20 | 200 ns | |-------------|--------| | TMS2764-25 | 250 ns | | TM\$2764-30 | 300 ns | | TM\$2764-35 | 350 ns | | TMS2764-45 | 450 ns | - Low Active Current . . . 100 mA (Max). - JEDEC Approved Pinout - 21-V Power Supply Required for Programming - Fast Programming Algorithm - N-Channel Silicon-Gate Technology - 8-Bit Output for Use in Microprocessor-Based Systems - Static Operation (No Clocks, No Refresh - Available with MIL-STD-883B Processing and L(0°C to 70°C), E(-40°C to 85°C), or M(-55°C to 125°C) Temperature Ranges in the Future | TMS2764 | | JL PA<br>/IEW) | CKAGE | |---------|-----|-----------------|-------| | Vpp 🗌 | 1 0 | J <sub>28</sub> | Vcc | | A12 🗌 | 2 | 27 | PGM | | A7 🗀 | 13 | 26 | NC | | A6 🗌 | 4 | 25 | AB | | A5 🗌 | 5 | 24 | A9 | | A4 🗖 | 6 | 23 | A11 | | A3 🗆 | 7 | 22 | ō | | A2 🗌 | 8 | 21 | A10 | | ∧₁∄ | 9 | 20 | Ē | | AO 🗌 | 10 | 19 | G8 | | aιΠ | 11 | 18 | 0.7 | | 02 🗍 | 12 | 17 | Ω6 | | | 13 | 16 | Q5 | | GND 🗒 | 14 | 15[ | 04 | | PIN NOMENCLATURE | | | | |------------------|--------------------|--|--| | A0-A12 | Addresses | | | | Ē | Chip Enable | | | | Ğ | Output Enable | | | | GND | Ground | | | | NC | No Connection | | | | PGM | Program | | | | Q1-Q8 | outputs | | | | VCC | +5-V Power Supply | | | | Vpp | +21-V Power Supply | | | #### description The TMS2764 is an ultraviolet light-erasable, electrically programmable read-only memory. It has 65,536 bits organized as 8.192 words of 8-bit length. The TMS2764-20 only requires a single 5-volt power supply with a tolerance of ±5%, and has a maximum access time of 200 ns. This access time is compatible with high-performance microprocessors. The TMS2764 provides two output control lines: Output Enable $(\overline{G})$ and Chip Enable $(\overline{E})$ . This feature allows the $\overline{G}$ control line to eliminate bus contention in microprocessor systems. The TMS2764 has a power-down mode that reduces maximum active current from 100 mA to 35 mA when the device is placed on standby. This EPROM is supplied in a 28-pin, 600-mil dual-in-line ceramic package and is designed for operation from 0 °C to 70 °C. #### operation The six modes of operation for the TMS2764 are listed in the following table. Copyright @ 1984 by Texas Instruments Incorporated 34 | FUNCTION | MODE | | | | | | |----------------------------------|-----------------|-------------------|-------------------------|---------------------|-------------------------|------------------------| | | Read | Output<br>Disable | Power Down<br>(Standby) | Fast<br>Programming | Program<br>Verification | Inhibit<br>Programming | | Ē<br>(20) | VIL | х | VIH | VıL | VIL | V(H | | G<br>(22) | V <sub>IL</sub> | VIH | × | V <sub>IH</sub> | VIL | х | | PGM<br>(27) | VIH | ViH | × | VIL | VIH | х | | Vpp<br>(1) | VCC | Vcc | VCC | Vpp | Vpp | × | | VCC<br>(28) | v <sub>cc</sub> | Vcc | Vcc | Vcc | Vcc | Уcc | | Q1-Q8<br>(11 to 13,<br>15 to 19) | Q | HI-Z | HI-Z | D | a . | HI-Z | X = V(L or V(H #### read The dual control pins $(\overline{E}$ and $\overline{G})$ must have low-level TTL signals in order to provide data at the outputs. Chip earbie $\langle \bar{\mathsf{E}} \rangle$ should be used for device selection. Output enable $\langle \bar{\mathsf{G}} \rangle$ should be used to gate data to the output pins. #### power down The power-down mode reduces the maximum active current from 100 mA to 35 mA. A TTL high-level signal applied to $\bar{\mathsf{E}}$ selects the power-down mode. In this mode, the outputs assume a high-impedence state, independent of $\bar{\mathsf{G}}$ . #### Arasura Before programming, the TMS2764 is erased by exposing the chip to shortwave ultraviolet light that has a wavelength of 253.7 nanometers (2537 angstroms). The recommended minimum exposure dose (UV intensity $\times$ exposure time) is fifteen watt-seconds per square centimeter. A typical 12 mW/cm2 UV lamp will erase the device in approximately 20 minutes. The lamp should be located about 2.5 centimeters (1 inch) above the chip during erasure. After erasure, all bits are at a high level. It should be noted that normal emblent light contains the correct wavelength for erasure. Therefore, when using the TMS2764, the window should be covered with an opaque label. #### fast programming Note that the application of a voltage in excess of 22 V to Vpp may damage the TMS2764. After erasure, logic "O's" are programmed into the desired locations. Programming consists of the following sequence of events. With the level on Vpp equal to 21 V and $\overline{\mathsf{E}}$ at TTL low, data to be programmed is applied in parallel to output pins Q8-Q1. The location to be programmed is addressed. Once data and addresses are stable, a TTL low-level pulse is applied to PGM. Programming pulses must be applied at each location that is to be programmed. Locations may be programmed in any order. Programming uses two types of programming pulse: Prime and Final. The length of the Prime pulse is 1 millisecond; this pulse is applied X times. After each application the byte being programmed is verified. If the correct data is read, the Final programming pulse is then applied, if correct data is not read, a further 1 millisecond programming pulse is applied up to a maximum X of 15. The Final programming pulse is 4X milliseconds long. This sequence of programming pulses and byte varification is done at $V_{CC}=6.0\,\mathrm{V}$ and $V_{PP}=21.0\,\mathrm{V}$ . When the full fast programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 V$ . A flowchart of the fast programming routine is shown in Figure 1. # TMS2764 65,536 BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY #### multiple device programming Several TMS2764's can be programmed simultaneously by connecting them in parallel and following the programming sequence previously described. #### program inhibit The program inhibit is useful when programming multiple TMS2764's connected in parallel with different data. Program inhibit can be implemented by applying a high-level signal to $\bar{E}$ or $\bar{P}GM$ of the device that is not to be programmed. FIGURE 1 - FAST PROGRAMMING FLOWCHART # logic symbol † † This symbol is in accordance with IEEE Std 91/ANSI Y32 14 and recent decisions by IEEE and IEC. See explanation on page 10-1, # absolute maximum ratings over operating free-air temperature range (unless otherwise noted). | Supply voltage, VCC | 0,6 V to 7 V | |--------------------------------------|----------------| | Supply voltage, Vpp | -0.6 V to 22 V | | All input voltage | 0.6 V to 7 V | | Output voltage | 0.6 V to 7 V | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>\$</sup> Stresses beyond those listed under "Absolute Maximum Retings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability. #### recommended operating conditions | PARAMETER | | TMS2764 | | | |-------------------------------------------|------|---------|-------|------| | PARAMETER | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | 4.75 | 5 | 5.25 | ٧ | | Supply voltage, Vpp | | VCC | | V | | High-level input voltage, V <sub>IH</sub> | 2 | | Vcc+1 | V | | Low-level input voltage, Vit (see Note 1) | -0.1 | | 0.8 | V | | Operating free-air temperature, TA | 0 | | 70 | °C | NOTE 1: The algebraic convention, where the more negative fless positivel limit is designated as minimum is used in this data sheet for logic voltage levels only. ## TMS2764 65,536-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY #### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN_TYP† | MAX | UNIT | |----------------|------------------------------|----------------------------------|----------|------|------| | νон | High-level output voltage | I <sub>OH</sub> = + 400 μA | 2,4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 2.1 mA | | 0.45 | V | | l <sub>l</sub> | Input current (load) | V <sub>I</sub> = 0 V to 5.25 V | | ±10 | μА | | lo . | Output current (leakage) | V <sub>O</sub> = 0.4 V to 5.25 V | | ± 10 | μΑ | | IPP1 | Vpp supply current (read) | Vpp = 5.25 V | | 5 | mA | | IPP2 | Vpp supply current (program) | E and PGM at V <sub>IL</sub> | | 50 | mA | | ICC1 | VCC supply current (standby) | Ē at V <sub>IH</sub> | _ | 35 | mA | | Icc2 | VCC supply current (active) | Ēand Ĝat V <sub>IL</sub> | | 100 | mA | $<sup>^{\</sup>dagger}$ Typical values are at T<sub>A</sub> = 25 °C and nominal voltages. ## capacitance over recommended supply voltage range and operating free-air temperature range, $f=1\,$ MHz | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|--------------------|----------------------|-----|-----|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0 V | | 4 | 6 | pF | | Co | Output capacitance | VO = 0 V | | 8 | 12 | ₽F | $<sup>^{\</sup>dagger}$ Typical values are at $T_{\Delta} = 25\,^{\circ}\text{C}$ and nominal voltages. # switching characteristics over recommended supply voltage range and operating free-air temperature range, $C_L = 100$ pF, 1 Series 74 TTL load (see note 2 and figure 2) | | PARAMETER | | TMS2764-20 | | TMS2764-25 | | TMS2764-30 | | TMS2764-35 | | TMS2764-45 | | |----------------------------|----------------------------------------------------------|-----|------------|-----|------------|-----|------------|-----|------------|-----|------------|------| | i | | | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>a(A)</sub> | Access time from address | | 200 | | 250 | | 300 | | 350 | | 450 | ns | | $t_{\Omega}(\overline{E})$ | Access time frm E | | 200 | | 250 | | 300 | | 350 | | 450 | ns | | $t_{en}(\overline{G})$ | Output enable time from G | | 75 | | 100 | | 120 | | 150 | | 150 | ns | | tdis(G) f | Output disable time from G | 0 | 60 | ō | 85 | 0 | 105 | 0 | 130 | 0 | 130 | ns | | | Output data valid time after | Ţ-· | | | | Ī | | | | | | | | t <sub>v(A)</sub> | change of address, $\widetilde{E}$ , or $\overline{G}$ , | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | | whichever occurs first | | | | | | _ | L _ | | L | | | NOTE 2: Fall all switching characteristics and timing measurements, input timing reference levels are 0.8 V and 2 V; output timing reference levels are 0.8 V and 2 V. <sup>†</sup> Value calculated from 0.5 volt delta to measured output level; t<sub>distG</sub>) is specified from $\overline{G}$ or $\overline{F}$ , whichever occurs first. Refer to read cycle timing diagram, # recommended conditions for fast programming routine, $T_A = 25$ °C (see note 2 and fast programming cycle timing diagram) | | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------------|-------------------------------------------------|------|-----|------|------| | vcc _: | Supply voltage (see Note 3) | 5.75 | 6 | 6.25 | V | | V <b>p</b> p | Supply voltage (see Note 4) | 20.5 | 21 | 21.5 | V | | tw(IPGM) | PGM initial program pulse duration (see Note 5) | 0.95 | 1 | 1.05 | m9 | | tw(FPGM) | PGM final pulse duration (see Note 6) | 3.8 | | 63 | ms | | ¹su(A) | Address setup time | 2 | | | μS | | t <sub>su(D)</sub> | Data setup time | 2 | | | μS | | 1 <sub>SU</sub> (VPP) | Vpp setup time | 2 | | | μS | | tsu{VCC] | V <sub>CC</sub> setup time | 2 | | | μБ | | th(A) | Address hold time | | | | μs | | <sup>†</sup> h(D) | Data hold time | , 2 | | | μS | | t <sub>su(E)</sub> | Ē setup time | 2 | | | μS | | t <sub>su</sub> (G) | G setup time | 2 | | | μS | ## fast programming characteristics, TA = 25 °C (see note 2 and fast programming cycle timing diagram) | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------------------------------------------------------|-------------------------|-----|---------|-------| | tdis(G)FP Output disable time from \$\overline{G}\$ (see Note 7) | C <sub>L</sub> = 100 pF | 0 | 130 | D\$ | | t <sub>en(G)FP</sub> Output enable time from G | 1 Series 74 TTL load | | 150 | ] ''3 | NOTES: - For all switching characteristics and timing measurements, input timing reference levels are 0.8 V and 2 V; output timing reference levels are 0.8 V and 2 V. - 3. VCC must be applied simultaneously or before Vpp and ramoved simultaneously or after Vpp. - When programming the TMS2764, connect a 0.1 µF capacitor between Vpp and GND to suppress spurious voltage transients which may damage the device. - 5. The Initial program pulse duration tolerance is 1 ms ± 5%. - 6. The length of the Final pulse will vary from 3.8 ms to 63 ms depending on the number of Initial pulse applications (X). - 7. This parameter is only sampled and is not 100% tested. ## PARAMETER MEASUREMENT INFORMATION NOTE: $t_{\rm f} \leq 20~{\rm ns}$ and $t_{\rm f} \leq 20~{\rm ns}.$ ## FIGURE 2 - TYPICAL OUTPUT LOAD CIRCUIT ## read cycle timing ## fast program cycle timing Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. 18 Single +5-V Power Supply • Pin Compatible with TMS2764 EPROM All Inputs and Outputs Are TTL Compatible Max Access/Min Cycle Time: TMS27128-25 250 ns TMS27128-30 300 ns TMS27128-45 450 ns Low Active Current 100 mA (Maximum) JEDEC Approved Pinout · Fast Programming Algorithm ## description - The TMS27128 is an ultraviolet light-erasable, electrically programmable read-only memory. It has 131,072 bits organized as 16,384 words of 8-bit length. The TMS27128 only requires a single 5-volt power supply. The TMS27128-25 provides an access time of 250 ns, which is compatible with high-speed microprocessors. | ( | ТОР | VIEW | ) | |-------|------------|---------------|---------------| | VPP [ | ייוּן | $\bigcirc$ 28 | ] Vcc | | A12 [ | ]2 | 27 | ] PGM | | A7 [ | ]3 | 26 | ] A13 | | A6 [ | ]4 | 25 | ) A8 | | A5 [ | 5 | 24 | _ A9 | | A4 [ | <b>]</b> 6 | 23 | <u>] A</u> 11 | | A3 [ | ]7 | 22 | ŢĞ | | A2 [ | 8 | 21 | ] A10 | | A1 [ | 9 | 20 | ĴĒ | | A0 [ | ]10 | 19 | ] Q8 | | O1 ( | ]11 | 18 | 3 07 | | Q2 [ | 12 | 17 | ] Q6 | | Q3 [ | ]13 | 16 | ] Q5 | | GND [ | 14 | 15 | Q4 | TM\$27128 . . . JL PACKAGE | <del></del> | | | | | | | | | |-------------|------------------------|--|--|--|--|--|--|--| | Pi | PIN NOMENCLATURE | | | | | | | | | A0-A13 | Addresses | | | | | | | | | ₹Ē | Chip Enable/Power Down | | | | | | | | | ្ត | Output Enable | | | | | | | | | GND | Ground | | | | | | | | | PGM | Program | | | | | | | | | Q1-Q8 | Outputs | | | | | | | | | Vcc | +5-V Power Supply | | | | | | | | | Vpp | +21-V Power Supply | | | | | | | | The TMS27128 provides two output control lines: Output Enable $(\overline{G})$ and Chip Enable/Power Down $(\overline{E})$ . This feature allows the $\overline{G}$ control line to eliminate bus contention in microprocessor systems. The TMS27128 has a standby mode that reduces the maximum power dissipation from 525 mW to 210 mW when the device is placed on standby. This EPROM is supplied in a 28-pin dual-in-line ceramic package (JL suffix). It is pin compatible with the TMS2764 EPROM and is designed for operation from 0°C to 70°C. #### operation The six modes of operation for the TMs27128 are listed in the following table. | FUNCTION | MODE | | | | | | | | |----------------------------------|-----------------|-------------------|-------------------------|---------------------|-------------------------|------------------------|--|--| | (PINS) | Road | Output<br>Disable | Power Down<br>(Standby) | Fast<br>Programming | Program<br>Verification | Inhibit<br>Programming | | | | Ê<br>(20) | VIL | × | VIH | VIL | VIL | Vıн | | | | Ğ<br>(22) | ۷۱۲ | VIH | × | VIH | V <sub>IL</sub> | × | | | | PGM<br>(27) | V <sub>IH</sub> | VIH | x | ٧ıL | V <sub>IH</sub> | × | | | | V <sub>PP</sub> (1) | .Vcc | Vcc | Vcc | VPP | Vpp | х | | | | VGC<br>(28) | Vcc | Vcc | Vcc | Уcc | Vcc | v <sub>cc</sub> | | | | Q1-Q8<br>(11 to 13,<br>15 to 19) | Q | HI-Z | HI-Z | D | 0 | · HI-Z | | | X - VIL or VIH Copyright @ 1983 by Texas Instruments Incorporated #### read The dual control pins (\$\overline{E}\$ and \$\overline{G}\$) must have low-level TTL signals in order to provide data at the outputs. Chip enable (\$\overline{E}\$) should be used for device selection. Output enable (\$\overline{G}\$) should be used to gate data to the output pins. #### power down The power-down mode reduces the maximum active current from 100 mA to 40 mA. A TTL high-level signal applied to $\hat{E}$ selects the power-down mode. In this mode, the outputs assume a high-impedance state, independent of $\hat{G}$ . #### erasure Before programming, the TMS27128 is erased by exposing the chip to shortwave ultraviolet light that has a wavelength of 253.7 nanometers (2537 angstroms). The recommended minimum exposure dose (UV intensity × exposure time) is fifteen watt-seconds per square centimeter. A typical 12 mW/cm² UV lamp will erase the device in approximately 20 minutes. The lamp should be located about 2.5 centimeters (1 inch) above the chip during erasure. After erasure, all bits are at a high level. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27128, the window should be covered with an opaque label. #### fast programming Note that the application of a voltage in excess of 22 V to Vpp may damage the TMS27128. After erasure, logic "O's" are programmed into the desired locations. Programming consists of the following sequence of events. With the level on Vpp equal to 21 V and $\tilde{E}$ at TTL low, data to be programmed is applied in parallel to output pins Q8-Q1. The location to be programmed is addressed. Once data and addresses are stable, a TTL low-level pulse is applied to $\overline{PGM}$ . Programming pulses must be applied at each location that is to be programmed. Locations may be programmed in any order. Programming uses two types of programming pulse: Prime and Final. The length of the Prime pulse is 1 millisecond; this pulse is applied X times. After each application the byte being programmed is verified. If the correct data is read, the Final programming pulse is then applied, if correct data is not read, a further 1 millisecond programming pulse is applied up to a maximum X of 15. The Final programming pulse is 4X milliseconds long. This sequence of programming pulses and byte verification is done at $V_{CC}=6.0 \text{ V}$ and $V_{PP}=21.0 \text{ V}$ . When the full fast programming routine is complete, all bits are verified with $V_{CC}=V_{PP}=5 \text{ V}$ . A flowchart of the fast programming routine is shown in Figure 1. #### multiple device programming Several TMS27128's can be programmed simultaneously by connecting them in parallel and following the programming sequence previously described. #### program inhibit The program inhibit is useful when programming multiple TMS27128's connected in parallel with different data. Program inhibit can be implemented by applying a high-level signal to $\bar{\epsilon}$ or $\bar{P}GM$ of the device that is not to be programmed. FIGURE 1 - FAST PROGRAMMING FLOWCHART ## logic symbol † †This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation in page 10-1. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup> | Supply voltage, VCC | -0.6 V to 7 V | |--------------------------------------|----------------| | Supply voltage, Vpp | ~0.6 V to 22 V | | All input voltage | -0.6 V to 7 V | | Output voltage | -0.6 V to 7 V | | Operating free-air temperature range | . 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>\$</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | DADAMETED | т | TMS27128 | | | | | |-------------------------------------------|------|----------|-----------------------------|------|--|--| | PARAMETER | MIN | NOM | MAX<br>5.25<br>VCC+1<br>0.8 | TINU | | | | Supply voltage, VCC | 4.75 | 5 | 5.25 | V | | | | Supply voltage, Vpp | | Vcc | | V | | | | High-level input voltage, VIH | 2 | | Vcc+1 | ν | | | | Low-level input voltage, VIL (see Note 1) | -0.1 | • | 0.8 | V | | | | Operating free-air temperature, TA | 0 | | 70 | ⊸c. | | | NOTE 1: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## TMS27128 131,072-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY ## electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | TYP↑ | MAX | UNIT | |-------|------------------------------|--------------------------------------------------|-----|------|------|------| | Vон | High-level output voltage | 1 <sub>OH</sub> = -400 μA | 2.4 | | | v. | | VOL | Low-level output voltage | IOL = 2.1 mA | | | 0.45 | | | 1 | Input current (leakage) | $V_{\parallel} = 0 \text{ V to } 5.25 \text{ V}$ | | | ±10 | μA | | lo lo | Output current (leakage) | $V_{O} = 0.4 \text{ V to } 5.25 \text{ V}$ | | _ | ±10 | μА | | IPP1 | Vpp supply current (read) | Vpp = 5.25 V | | | 5 | mA | | IPP2 | Vpp supply current (program) | E and PGM at VIL | | | 50 | mA | | lcc1 | VCC supply current (standby) | Ē at V <sub>IH</sub> | | | 40 | mA | | ICC2 | VCC supply current (active) | Ē and G at V(L | | | 100 | mΑ | $<sup>^{\</sup>dagger}$ Typical values are at $T_A = 25\,^{\circ}\text{C}$ and nominal voltages. ## capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | PARAMETER | TEST CONDITIONS | MIN | TYP↑ | MAX | UNIT | |----------------------------------|----------------------|-----|------|-----|------| | C <sub>i</sub> Input capacitance | V <sub>I</sub> = 0 V | | 4 | - 6 | ₽F | | Co Output capacitance | V <sub>O</sub> = 0 V | | 8 | 12 | рF | $<sup>^{\</sup>dagger}$ Typical values are at $T_{A} = 25\,^{\circ}\text{C}$ and nominal voltages. # switching characteristics over recommended supply voltage range and operating free-air temperature range, $C_L = 100$ pF, 1 Series 74 TTL load (see note 2 and figure 2) | | PARAMETER | | 128-25 | TMS27 | 128-30 | TMS27 | 128-45 | UNIT | |-------------------|----------------------------------------------------------------------------------|---|--------|-------|--------|-------|--------|------| | i | | | MAX | MIN | MAX | MiN | МАХ | UKIT | | ta(A) | Access time from address | | 250 | | 300 | | 450 | пѕ | | ta(E) | Access time from E | | 250 | ļ — | 300 | | 450 | пş | | ten(G) | Output enable time from G | | 100 | | 120 | | 150 | , ns | | tdis(G) | Output disable time from G | 0 | 60 | 0 | 105 | 0 | 130 | ns | | t <sub>V[A]</sub> | Output data valid time after change of address, E, or G, whichever occurs first | 0 | | 0 | | 0 | · | пş | NOTE 2: For switching characteristics and timing measurements, input timing reference levels are 0.8 V and 2 V; output timing reference levels are 0.8 V # recommended conditions for fast programming routine, $T_A = 25\,^{\circ}\text{C}$ (see note 2 and fast programming cycle timing diagram) | | PARAMETER | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------------------------|------|-----|------|------| | Vcc | Supply voltage (see Note 3) | 5.75 | 6 | 6.25 | V | | VPP | Supply voltage (see Note 4) | 20.5 | _21 | 21.5 | Ľ v | | tw(IPGM) | PGM initial program pulsa duration (see Note 5) | 0.95 | 1 | 1.05 | ms | | tw(FPGM) | PGM final pulse duration (see Note 6) | 3.8 | | 63 | ms | | t <sub>su(A)</sub> | Address setup time | 2 | | | μ5_ | | t <sub>su(D)</sub> | Data setup time | 2 | | | μS | | t <sub>su(VPP)</sub> | Vpp setup time | 2 | | | μs | | t <sub>su(VCC)</sub> | VCC setup time | 2 | | | μ5 | | th(A) | Address hold time | 0 | | | μS | | th(D) | Data hold time | 2 | | | μs | | t <sub>su(E)</sub> | E setup time | . 2 | | | μ3 | | t <sub>su(G)</sub> | G setup time | 2 | | | μS | <sup>\*</sup> Value calculated from 0.5 volt delta to measured output level; t<sub>dis[G]</sub> is specified from $\overline{\mathbb{G}}$ or $\overline{\mathbb{F}}$ , whichever occurs first. Refer to read cycle timing diagram. ## fast programming characteristics, TA = 25°C (see note 2 and fast programming cycle timing diagram) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------|-------------------------|-----|-----|-----|------| | tdis[G]FP Output disable time from G (see Note 7) | C <sub>L</sub> = 100 pF | _ 0 | | 130 | | | ten(G)FP Output enable time from G | 1 Series 74 TTL load | | | 150 | กร | - NOTES: 2. For all switching characteristics and timing measurements, input timing reference levels are 0.8 V and 2 V, output timing reference levels are 0.8 V and 2 V. - 3. VCC must be applied simultaneously or before Vpp and removed simultaneously or after Vpp. - When programming the 1MS27128, connect a 0.1 pF capacitor between Vpp and GND to suppress spurious voltage transients which may damage the device. - 5. The Initial program pulse duration tolerance is 1 ms ± 5%. - 6. The length of the Final pulse will vary from 3.8 ms to 63 ms depending on the number of initial pulse applications (X). - 7. This parameter is only sampled and is not 100% tested. #### PARAMETER MEASUREMENT INFORMATION NOTE: $t_f \le 20$ as and $t_r \le 20$ as. #### FIGURE 2 - TYPICAL OUTPUT LOAD CIRCUIT #### read cycle timing ## fast program cycle timing Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. | 1 | Alphanumeric Index, Table of Contents, Selection Guide | |------------|--------------------------------------------------------| | | | | 2 | Interchangeability Guide | | | | | 3 | Glossary/Timing Conventions/Data Sheet Structure | | 4 | Dynamic RAM and Memory Support Devices | | . <b>5</b> | Dynamic RAM Modules | | 6 | EPROM Devices | | 7 | ROM Devices | | 8 | Static RAM and Memory Support Devices | | . 9 | Applications Information | | 10 | Logic Symbols | | 11 | Mechanical Data | - #### ATTENTION These devices contain circuits to protect the inputs and outputs against damage due to high static voltages or electrostatic fields; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. Unused inputs must always be connected to an appropriate logic voltage level, preferably either supply voltage or ground. Additional information concerning the handling of ESD sensitive devices is available from Texas Instruments in a document entitled "Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies." Please contact Texas Instruments P.O. Box 401560 Dallas, Texas 75240 to obtain this brochure. Ground | _ | | | | | | | | |---|------------------------------------------------------------|-----------------------------|------------------------------|--|--|--|--| | • | 8192 X 8 Organization | TMS4664 | . NL PACKAGE | | | | | | • | Partitioned into Two 4K X 8 Banks | (TOP VIEW) | | | | | | | • | Fully Static (No Clocks, No Refresh) | A7 [] 1 | Vcc vcc | | | | | | • | All Inputs and Outputs TTL Compatible | A6 [] 2<br>A5 [] 3 | 23∏ A8<br>22∐ A9 | | | | | | • | Single 5-V Power Supply | A4 ∏ 4<br>A3 ∏ 5 | 21 \$2/\$2<br>20 \$1/\$1 | | | | | | • | Two Chip-Selects for Flexibility and Power-<br>Down Option | A3 0 5<br>A2 0 6<br>A1 0 7 | 19 A10<br>18 A11 | | | | | | • | Maximum Access Time from Address 450 ns | A0 []8<br>01 []9<br>02 []10 | 17 08<br>16 07<br>15 06 | | | | | | • | Typical Active Power Dissipation 275 mW | 03 [ 11<br>Vss [ 12 | 14 05<br>13 04 | | | | | | • | Available in Chip-on-Board Package Also | PIN NOM | ENCLATURE | | | | | | | | A0 A11 | Addresses | | | | | | | | Q1 - QB | Data Out | | | | | | | | \$1/S1, \$2/S2 | Chip Selects | | | | | | | | Vec | + 5-1/ Supply | | | | | #### description The TMS4664 is a 65,536-bit read-only memory organized as 8192 words of 8-bit length. The array is partitioned into two 4096-words of 8-bit length banks. This makes the TMS4664 ideal for microprocessor based systems. The device is fabricated using N-channel silicon-gate technology for high speed and simple interface with bipolar circuits. ٧ss All inputs can be driven directly by Series 74 TTL circuits without the use of any external pull-up resistor. Each output can drive two Series 74 or 74S loads without external resistors. The data outputs are three-state for OR-tieing multiple devices on a common bus. Two chip-select controls allow data to be read. These controls are programmable, providing additional system decode flexibility. The data is always available, it is not dependent on external clocking of the control pins. The TMS4664 is designed for high-density fixed-memory consumer applications. This ROM is supplied in a 24-pin dual-in-line plastic (NL suffix) package designed for insertion in mounting-hole rows on 600-mil centers. It is also available in the chip-on-board package. The device is designed for operation from 0 °C to 70 °C. #### operation ## address (A0-A11) The address-valid interval determines the device cycle time. The 12-bit positive-logic address is decoded on-chip to select one of 8192 words of 8-bit length in the memory array. A0 is the least-significant bit and A11 the most-significant bit of the word address. Additionally each bank of the array is activated by a particular address. Address FF8 will allow entry and access to the low order bank and FF9 will allow entry and access to the high order bank. After a set of A12 (FF9 or FF8), a normal read cycle must be completed before another set is performed. All address changes must be made within 30 ns of when the first address changes to prevent address skewing. #### chip select/output enable (pins 20 and 21) Each of these pins can be programmed during mask fabrication to be active with either a high or a low level input. When both signals are active, all eight outputs are enabled and the eight-bit addressed word can be read. When either signal is not active, all eight outputs are in a high-impedance state. ADVANCE INFORMATION Copyright © 1983 by Texas Instruments Incorporated #### data out (Q1-Q8) The eight outputs must be enabled by both pins 20 and 21 before the output word can be read. Data will remain valid until the address is changed or the outputs are disabled (chip deselected). When disabled, the three-state outputs are in a high-impedance state. Q1 is considered the least-significant bit, Q8 the most-significant. The outputs will drive two Series 54/74 TTL circuits without external components. ## functional block diagram ## absolute maximum ratings | Supply voltage to ground potential (see Note 1) | ~0.5 V to 7 V | |-------------------------------------------------|----------------| | Applied output voltage (see Note 1) | -0.5 V to 7 V | | Applied input voltage (see Note 1) | -0.5 V to 7 V | | Power dissipation | 500 mW | | Operating free-air temperature | . 0°C to 70°C | | Storage temperature | -55°C to 150°C | NOTE 1: Voltage values are with respect to VSS. ## recommended operating conditions | PARAMETER | | MIN | NOM | MAX | UNIT | |------------------------------------------|---|-------|-----|-------|------| | Supply voltage, VCC | | 4.5 | _ 5 | 5.5 | V | | High-level input voltage, VIH | | 2 | | Vcc+1 | ٧ | | Low-level input voltage, V <sub>IL</sub> | | - 0.5 | | 0.B | ٧ | | Operating free-air temperature, TA | , | 0 | | 70 | , °C | ## electrical characteristics, TA = 0°C to 70°C, VCC = 5 V ±10% (unless otherwise noted) | PARAMETER | | TES | TEST CONDITIONS | | | UNIT | |---------------|----------------------------------------------|---------------------------------|----------------------------------------------------|-----|-----|---------------| | Vон | High-level output voltage | V <sub>CC</sub> = 4.5 V, | I <sub>OH</sub> = -400 μA | 2.4 | | $\overline{}$ | | VOL | Low-level output voltage | V <sub>CC</sub> =4.5 V. | I <sub>OL</sub> = 3.2 mA | | 0.4 | V | | lj " | Input current | $V_{CC} = 5.5 \text{ V},$ | OV≤VIN≤5.5 V | | 10 | μА | | <del></del> - | Output leakago current | Vo=0.4 V to Vcc. | Chip desplected | | ±10 | μА | | lcc1 | Supply current from V <sub>CC</sub> (active) | V <sub>CC</sub> =5,6 V, | V <sub>I</sub> = V <sub>CC</sub> output not loaded | | 80 | mA | | Ci | Input capacitance | V <sub>O</sub> =0 V,<br>f=1 MHz | T <sub>A</sub> → 25 °C, | | 6 | рF | | co | Output capacitance | V <sub>O</sub> =0 V,<br>f=1 MHz | T <sub>A</sub> = 25 °C, | | 12 | рF | ## switching characteristics, TA = 0°C to 70°C, VCC = 5 V ±10%, 2 series 74 TTL loads, CL = 100 pF<sup>†</sup> | | PARAMETER | MIN | MAX | UNIT | |--------------------|----------------------------------------|------|-----|------| | ta(A) | Access time from address <sup>‡</sup> | Γ. – | 450 | ns | | t <sub>a</sub> (S) | Access time from chip select | | 200 | ns | | t <sub>v(A)</sub> | Output data valid after address change | 20 | | пş | | t <sub>dis</sub> | Output disable time from chip select | | 150 | ns | <sup>&</sup>lt;sup>†</sup>All AC measurements are made at 10% and 90% points NOTE 1: All address changes must be made within 30 hs of when the first address changes to prevent address skewing. #### read cycle timing 84 #### PROGRAMMING DATA PROGRAMMING REQUIREMENTS: The TMS4664 NL is a fixed program memory in which the programming is parformed by TI at the factory during the manufacturing cycle to the specific customer inputs supplied in the format below. The device is organized as 8192 8-bit words with address locations numbered 0 to 8191. The 8-bit words can be coded as a 2-digit hexadecimal number between 00 and FF. All data words and addresses in the following format are coded in hexadecimal numbers. In coding all binary words must be in positive logic before conversion to hexadecimal. Q1 is considered the least significant bit and Q8 the most significant bit. For addresses, A0 is least significant bit and A11 is the most significant. The input media containing the programming data can be in the form of cards or EPROMs. Either 16K, 32K, or 64K EPROMs can be used or any combination of them. The following is a description of how the cards must be formatted, should they be used instead of EPROMs. Access time from page select is double normal access time. 184 ## INPUT CARD FORMAT Each code deck submitted by customer shall consist of the following: - 1. Title Card - 2. Comment Cards - 3. Start of Data Card - 4. Data Cards The cards shall be standard 80 column cards with the information in the following format: #### TITLE CARD | Card Column | Information | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 - 5 | The word 'TITLE' shall be punched in these columns. | | 6 . | Bļank | | 7, B | The letters 'ZA' shall be punched in these columns. | | 9 - 14 | Leave blank. A special device code number will be assigned by Texas Instruments. (left justified) | | 15 | Blank | | 16 - 30 | Customer's Part Number, if required. (left justified) | | 31 | Blank | | 32 | Customer's Part Number to be included as part of device symbolization. Options: $Y \ = \ Yes \\ N \ = \ No$ | | 33 - 36 | Blank | | 37 | Type of Package Options: B = Chip on board P = Plastic | | 38 40 | Blank | | 41 | Logic Level for device pin 20. Options: 1 = chip select mode, outputs enabled with high level. 0 = chip select mode, outputs enabled with low level. | | 42 | Logic Level for device pin 21. Options: 1 = chip select mode, outputs enabled with high level. 0 = chip select mode, outputs enabled with low level. | | 43 | Blank. | | 44 | Blank. | | 45 - 49 | Texas Instruments Device Series (4664, etc.) (left justified) | # COMMENT CARDS Any number of comment cards may be used for specifying the customer's name, individual to contact, telephone number, address, any special instructions, etc. The format for these cards is as follows: The Letter 'C' (for comment) must be punched in column 1, columns 2-4 must be blank, and comments can be punched in columns 5-80. #### START OF DATA CARD This card is to identify that the next card will be the beginning of customer's code. Format is as follows: Columns 1-4 must have '&ROM' punched in them. The remainder of card is blank. #### **DATA CARDS** There will be 256 data cards supplied for each customer code. Each card will contain (in hexadecimal) the data for 32 memory locations. Each data card shall be in the following format: | Card Column | Information | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 - 4 | Hexadecimal address of first word on the card, four bits in length. | | 5, 6 | Blank. | | 7 - 70 | Data. Each 8-bit data byte is represented by two ASCII characters to represent a hexadecimal value of '00' to 'FF'. | | 71, 72 | Checksum. The checksum is the negative of the sum of all 8-bit bytes in the record from columns 1 to 70, evaluate modulo 256 (carry from high order bit ignored). For purposes of calculating the checksum, the value of columns 5 and 6 are defined to be zero. Adding together, modulo 256, all 8-bit bytes from columns 1 to 70 (columns 5 and $6=0$ ), then adding the checksum, results in zero. | | 73 – 76 | Blank. | | 77 - 80 | Card sequence number, in decimal. (right justified). | Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible, - All Inputs and Outputs TTL Compatible - Fully Static (No Clocks, No Refresh) - Single 5-V Power Supply - Maximum Access Time From Address: 300 ns TMS4732-30 TMS4732-35 350 ns TMS4732-45 450 ns - Typical Power Dissipation . . . 275 mW - 3-State Outouts for OR-Ties - Pin-Compatible with TMS2532 EPROM - Two Output Enable Controls for Chip Select Flexibility | TM54732 | | | | JL, | OR | NL | PACKAGE | |------------|--|--|--|-----|----|----|---------| | (TOP VIEW) | | | | | | | | | A7[[1 | U24 | □vcc | |---------|-----|-----------------| | A6 🔲 2 | 23 | A8 | | A5 [] 3 | 22 | ]A9 | | A4 🛮 4 | 21 | S2/\$2 | | A3 🖺 5 | 20 | ]s1/ <b>s</b> 1 | | A2∏6 | 19 | ]A10 | | A1 ☐7 | 18 | ]A11 | | A0 🛮 8 | 17 | 30 | | 01∐9 | 16 | <u>]</u> a7 | | 02 🗆 10 | 15 | _] Oe | | 03∐11 | 14 | os | | Vss ⊟12 | 13 | 704 | | PIN NOMENCLATURE | | | | | |---------------------------|--------------|--|--|--| | A0 - A11 | Addresses | | | | | Q1 - Q8 | Data Out | | | | | S1/S1, S2/S2 Chip Selects | | | | | | Vcc | + 5-V Supply | | | | | V <sub>SS</sub> Ground | | | | | #### description The TMS4732 is a 32,768-bit read-only memory organized as 4096 words of 8-bit length. This makes the TMS4732 ideal for microprocessor based systems. The device is fabricated using N-channel silicon-gate technology for high speed and simple interface with bipolar circuits. All inputs can be driven directly by Series.74 TTL circuits without the use of any internal pull-up resistor. Each output can drive one Series 74 or 74S load without external resistors. The data outputs are three-state for OR-tiging multiple devices on a common bus. Two chip-select controls allow data to be read, These controls are programmable, providing additional system decode flexibility. The data is always available, it is not dependent on external clocking of the control pins. The TMS4732 is designed for high-density fixed-memory applications such as logic function generation and microprogramming. The part is pin compatible with the TMS2532 4096 × 8 EPROM, which aids in prototyping and code verification. This ROM is supplied in 24-pin dual-in-line-plastic (NL suffix) or ceramic (JL suffix) packages designed for insertion in mounting-hole rows on 600-mil centers or chip on board. The device is designed for operation from 0°C to 70°C. #### operation #### address (A0 - A11) The address-valid interval determines the device cycle time. The 12-bit positive-logic address is decoded on-chip to select one of 4096 words of 8-bit length in the memory array. A0 is the least-significant bit and A11 the most-significant bit of the word address. #### chip select/output enable (pins 20 and 21) Each of these pins can be programmed during mask fabrication to be active with either a high- or a low-level input. When both signals are active, all eight outputs are enabled and the eight-bit addressed word can be read. When either signal is not active, all eight outputs are in a high-impedance state. Copyright @ 1983 by Taxas Instruments Incorporated #### data out (Q1 - Q8) The eight outputs must be enabled by pins 20 and 21 before the output word can be read. Date will remain valid until the address is changed or the outputs are disabled (chip deselected). When disabled, the three-state outputs are in a high-impedance state. Q1 is considered the least-significant bit, Q8 the most-significant bit. The outputs will drive two Series 54/74 TTL circuits without external components. ## logic symbol† Pins 20 and 21 can be active-high as shown in the upper symbol or activelow as shown in the lower (partial) symbol. <sup>&</sup>lt;sup>1</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. ## functional block diagram ## absolute maximum ratings | Supply voltage to ground potential (see Note 1) | -0.5 V to 7 V | |-------------------------------------------------|---------------| | Applied output voltage (see Note 1) | -0.5 V to 7 V | | Applied input voltage (see Note 1) | -0.5 V to 7 V | | Power dissipation | 500 mW | | Operating free-air temperature | . 0°C to 70°C | | Storage temperature | 55°C to 150°C | NOTE 1: Voltage values are with respect to $V_{\mbox{SS}}$ . ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |------------------------------------|------|-----|-------|------| | Supply voltage, V <sub>CC</sub> | 4.5 | 5 | 5,5 | ٧ | | High-level input voltage, VIH | 2 | 2,4 | Vcc+1 | ٧ | | Low-level input voltage, VIL | -0.5 | | 0.8 | V | | Operating free-air temperature, TA | 0 | - | 70 | °C | ## electrical characteristics, T<sub>A</sub> = 0 °C to 70°C, V<sub>CC</sub> = 5 V ±10% (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MAX | UNIT | |-----------|----------------------------------|----------------------------------|---------------------------------------------------|-----|-----|------| | ∨он | High-fevel output voltage | V <sub>CC</sub> = 4.5 V, | I <sub>OH</sub> = −400 μA | 2.4 | | ν | | Vol | Low-level output voltage | V <sub>CC</sub> =4.5 V, | I <sub>OL</sub> = 3.2 mA | | 0.4 | ٧ | | 1 | Input current | V <sub>CC</sub> = 5.5 V, | OV≤V <sub>IN</sub> ≤5.5 V | | 10 | μА | | Ιο | Output leakage current | $V_D = 0.4 \text{ V to } V_{CC}$ | Chip deselected | T | ±10 | μА | | ICC1 | Supply current from VCC (active) | V <sub>CC</sub> =5.5 V, | V <sub>I</sub> =V <sub>CC</sub> output not loaded | 1 - | 80 | mA | | Ci | Input capacitance | V <sub>O</sub> =0 V, | T <sub>A</sub> = 25°C, | | 6 | рF | | ٩ | input capacitance | f = 1 MHz | | Ш | | L pr | | | Dutant appointment | V <sub>O</sub> =0 V, | T <sub>A</sub> = 25 °C, | | 12 | ρF | | $c^{o}$ | Output capacitance | f=1 MHz | | | '- | | ## switching characteristics. TA = 0 °C to 70 °C, $V_{CC}$ = 5 V $\pm 10\%$ , 2 series 74 TTL loads. $C_L = 100 \text{ pF}^{\uparrow}$ | | PARAMETER | | TMS4732-30 | | TMS4732-35 | | TMS4732-45 | | |--------------------|----------------------------------------|-----|------------|-----|------------|-----|------------|------| | PAKAMETEH | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(A) | Access time from address | | 300 | | 350 | | 450 | US | | t <sub>e</sub> (S) | Access time from chip select | | 120 | | 120 | | 120 | ns | | tv(A) | Output data valid after address change | 20 | | 20 | | 20 | | កន្ | | <sup>t</sup> dís | Output disable time from chip select | | 100 | | 100 | | 100 | ns | <sup>&</sup>lt;sup>†</sup>All AC measurements are made at 10% and 90% points ## read cycle timing #### PROGRAMMING DATA PROGRAMMING REQUIREMENTS: The TMS4732 is a fixed program memory in which the programming is performed by TI at the factory during the manufacturing cycle to the specific customer inputs supplied in the format below. The device is organized as 4096 8-bit words with address locations numbered 0 to 4095. The 8-bit words can be coded as a 2-digit hexadecimal number between 00 and FF. All data words and addresses in the following format are coded in hexadecimal numbers. In coding, all binary words must be in positive logic before conversion to hexadecimal. Q1 is considered the least significant bit and Q8 the most significant bit. For addresses, A0 is the least significant bit and A11 is the most significant. The input media containing the programming data can be in the form of cards or EPROMs. Either 16K, 32K, or 64K EPROMs can be used, or any combination of them. The following is a description of how the cards must be formatted, should they be used instead of EPROMS. #### INPUT CARD FORMAT Each code deck submitted by customer shall consist of the following: - 1. Title Card - 2. Comment Cards - 3. Start of Data Card - 4. Data Cards The cards shall be standard 80 column cards with the information in the following format: #### TITLE CARD | Card Column | Information | |-------------|--------------------------------------------------------------------------------------------------------| | 1 ~ 5 | The word 'TiTLE' shall be punched in these columns. | | 6 | Blank | | 7, 8 | The letters 'ZA' shall be punched in these columns. | | 9 - 14 | Leave blank. A special device code number will be assigned by Texas Instruments. (left justified) | | 15 | Blank | | 16 - 30 | Customer's Part Number, if required. (left justified) | | 31 | Blank | | 32 | Customer's Part Number to be included as part of device symbolization. Options: $ Y = Yes \\ N = No $ | | 33 - 36 | Blank | | 37 | Type of Package Options: C = ceramic P = plastic B = chip on board | | 38 - 40 | Blank | | 41 | Logic Level for device pin 20. Options: 1 = chip-select mode outputs enabled with high level. 0 = chip-select mode, outputs enabled with low level. | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 42 . | Logic Level for device pin 21 Options: 1 = chip-select mode outputs enabled with high level. 0 = chip-select mode, outputs enabled with low level. | | 43 | Blank | | 44 | Blank | | 45 – 49 | Texas Instruments Device Series (4732B, 4732C, etc.) (left justified) | #### COMMENT CARDS Any number of comment cards may be used for specifying the customer's name, individual to contact, telephone number, address, any special instructions, etc. The format for these cards is as follows: The letter 'C' (for comment) must be punched in column 1, columns 2-4 must be blank, and comments can be punched in columns 5-80. #### START OF DATA CARD This card is to identify that the next card will be in the beginning of customer's code. Format is as follows: Columns 1-4 must have '&ROM' punched in them. The remainder of card is blank. #### **DATA CARDS** There will be 128 data cards supplied for each customer code. Each card will contain (in hexadecimal) the data for 32 memory locations. Each data card shall be in the following format: | Card Column | Information | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 – 3 | Hexadecimal address of first word on the card, four bits in length. | | 4 | Blank | | 5 - 68 | Data. Each 8-bit data byte is represented by two ASCII characters to represent a hexadecimal value of '00' to 'FF'. | | 69 - 70 | Checksum. The checksum is the negative of the sum of all 8-bit bytes in the record from col-<br>umns 1 to 68, evaluate modulo 256 (carry from high order bit ignored). For purposes of<br>calculating the checksum, the value of column 4 is defined as zero. Adding together, modulo<br>256, all 8-bit bytes from columns 1 to 68 (column 4 = 0), then adding the checksum, results<br>in zero. | ## EXAMPLE JCL DECK TO RUN GATE PLACEMENT - // CIC JOB CARD - // EXEC GATEPLM, DEV = TM4732A, DOMTAPE = volume serial number Input Cards // The input card to PFP is: //PFP DD DSN = &&PFPIN, DISP = OLD Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. ## 8192 X 8 Organization - Fully Static (No Clocks, No Refresh) - All Inputs and Outputs TTL Compatible - Single 5-V Power Supply - Maximum Access Time From Address: TMS4764-30 300 ns TMS4764-35 350 ns TMS4764-45 450 ns Typical Active Power Dissipation . . . 275 mW | TMS4764 JL OR NL PACKAGE (TOP VIEW) | | | | | | |-------------------------------------|-----|----|-------------|--|--| | A7 🗍 | 1 U | 24 | vcc | | | | A6 🗍 | 2 | 23 | 8A | | | | A5 🗆 | 3 | 22 | A9 | | | | A4 □ | 4 | 21 | A12 | | | | АЗ□ | 5 | 20 | S/\$ | | | | A2 []¹ | 6 | 19 | A10 | | | | A1 🔲 | 7 | 18 | A11 | | | | A0 🔲 | 8 | 17 | αB | | | | <b>Q1</b> []: | 9 | 16 | Q7 | | | | 02 | 10 | 15 | <u> </u> Ω6 | | | | 03[] | 11 | 14 | Q5 | | | | ∨ss 🗖 | 12 | 13 | Q4 | | | | PIN NOMENCLATURE | | | | | |------------------|-------------|--|--|--| | A0 - A12 | Addresses | | | | | Q1 - Q8 | Data Out | | | | | \$/\$ | Chip Select | | | | | Vcc | +5-V Supply | | | | | VSS | Ground · | | | | #### description The TMS4764 is a 65,536-bit read-only memory organized as 8192 words of 8-bit length. This makes the TMS4764 ideal for microprocessor based systems. The device is fabricated using N-channel silicon-gate technology for high speed and simple interface with bipolar circuits. All inputs can be driven directly by Series 74 TTL circuits without the use of any internal pull-up resistor. Each output can drive two Series 74 or 745 loads without external resistors. The data outputs are three-state for OR-tieing multiple devices on a common bus. Pin 20 is programmable, providing additional system flexibility. The data is always available, it is not dependent on external clocking of pin 20. The TMS4764 is designed for high-density fixed-memory applications such as logic function generation and microprogramming. It is pin compatible with TI's full line of ROMs and EPROMs. This ROM is supplied in 24-pin dual-in-line-plastic (NL suffix) or ceramic (JL suffix) packages designed for insertion in mounting-hole rows on 600-mil centers or chip on board. The device is designed for operation from 0°C to 70°C. #### operation ## address (A0 - A12) The address-valid interval determines the device cycle time. The 13-bit positive-logic address is decoded on-chip to select one of 8192 words of 8-bit length in the memory array. A0 is the least-significant bit and A12 the most-significant bit of the word address. ## chip select (S or S) Pin 20 can be programmed during mask fabrication to be active with either a high- or a low-level input. When the signal is active, all eight outputs are enabled and the eight-bit addressed word can be read. When the signal is not active, all eight outputs are in a high-impedance state. The eight outputs must be enabled by pin 20 before the output word can be read. Data will remain valid until the address is changed or the outputs are disabled (chip deselected). When disabled, the three-state outputs are in a high-impedance state. Q1 is considered the least-significant bit, Q8 the most-significant bit. The outputs will drive two Series 54/74 TTL circuits without external components. ## logic symbol † Pin 20 can be active-high as shown in the upper symbol or active-low as shown in the lower (partial) symbol. <sup>†</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. ## functional block diagram #### absolute maximum ratings | Supply voltage to ground potential (see Note 1) | -0.5 V to 7 V | |-------------------------------------------------|---------------| | Applied output voltage (see Note 1) | -0.5 V to 7 V | | Applied input voltage (see Note 1) | -0.5 V to 7 V | | Power dissipation | 500 mW | | Operating free-air temperature | . 0°C to 70°C | | Storage temperature. – | 55°C to 150°C | NOTE 1: Voltage values are with respect to VSS. ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |------------------------------------|------|-----|---------------------|------| | Supply voltage, VCC | 4.5 | 5 | 5.5 | V | | High-level input voltage, VIH | 2 | | V <sub>CC</sub> + 1 | V | | Low-level input voltage, VIL | -0.5 | | 0.8 | ٧ | | Operating free-air temperature, TA | 0 | | 70 | °C | ## electrical characteristics, $T_A = 0$ °C to 70°C, $V_{CC} = 5 \text{ V} \pm 10\%$ (unless otherwise noted) | PARAMETER TEST CONDITIONS | | MIN | MAX | UNIT | | | |---------------------------|----------------------------------------------|---------------------------------------------|----------------------------|------|------|----| | Voн | High-level output voltage | Vcc=4.5 V, | I <sub>OH</sub> = -400 μA | 2.4 | | V | | VOL | Low-level output voltage | $V_{CC} = 4.5 \text{ V},$ | I <sub>OL</sub> =3.2 mA | | 0.4 | Ÿ | | 11 | Input current | V <sub>CC</sub> = 5.5 V, | 0V≤V <sub>IN</sub> ≤5.5 V | | 10 | μА | | lo | Output leakage current | V <sub>0</sub> = 0.4 V to V <sub>CC</sub> , | Chip descleated | | ± 10 | μА | | ICC1 | Supply current from V <sub>CC</sub> (active) | V <sub>CC</sub> = 5.5 V, | VI = VCC output not loaded | | 80 | mΑ | | ci | Input capacitance | V <sub>O</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> - 25°C. | | 6 | рF | | Co | Output capacitance | V <sub>O</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25 °C, | | 12 | рF | ## switching characteristics, $T_A$ = 0 °C to 70 °C, $V_{CC}$ = 5 V $\pm$ 10%, 2 series 74 TTL loads, $C_L$ = 100 pF $^{\dagger}$ | | PARAMETER | TMS4764-30 | | TMS4764-35 | | TM\$4764-45 | | UNIT | |--------------------|----------------------------------------|------------|----|------------|-----|-------------|-----|------| | PANAMETER | | MIN MA | x | MIN | MAX | MIN | MAX | UNII | | ta(A) | Access time from address | 30 | 00 | | 350 | | 450 | ns | | t <sub>a(S)</sub> | Access time from chip select | 1; | 20 | | 120 | | 120 | ns | | t <sub>V</sub> (A) | Output data valid after address change | 20 | | 20 | | 20 | | ns | | t <sub>dis</sub> | Output disable time from chip select | 10 | 00 | | 100 | | 100 | ns | FAII AC measurements are made at 10% and 90% points ## read cycle timing #### PROGRAMMING DATA PROGRAMMING REQUIREMENTS: The TMS4764 is a fixed program memory in which the programming is performed by TI at the factory during the manufacturing cycle to the specific customer inputs supplied in the format below. The device is organized as 8192 8-bit words with address locations numbered 0 to 8191. The 8-bit words can be coded as a 2-digit hexadecimal number between 00 and FF. All data words and addresses in the following format are coded in hexadecimal numbers. In coding, all binary words must be in positive logic before conversion to hexadecimal. Q1 is considered the least significant bit and Q8 the most significant bit. For addresses, A0 is least significant bit and A12 is the most significant. The input media containing the programming data can be in the form of cards or EPROMs. Either 16K, 32K, or 64K EPROMs can be used, or any combination of them. The following is a description of how the cards must be formatted, should they be used instead of EPROMS. ## PROGRAMMING INSTRUCTIONS - 64K ROM Each code deck submitted by customer shall consist of the following: - 1. Title Card - 2. Comment Cards - 3. Start of Data Card - 4. Data Cards The cards shall be standard 80 column cards with the information in the following format: #### TITLE CARD | Card Column | Information | |-------------|-------------------------------------------------------------------------------------------------------| | 1 - 5 | The word 'TITLE' shall be punched in these columns. | | 6 | Blank | | 7, 8 | The letters 'ZA' shall be punched in these columns. | | 9 - 14 | Leave blank. A special device code number will be assigned by Texas Instruments. (left justified) | | 15 | Blank | | 16 - 30 | Customer's Part Number, if required. (left justified) | | 31 | Blank | | . 32 | Customer's Part Number to be included as part of device symbolization. Options: $ Y = Yes \\ N = No $ | | 33 - 36 | Blank | | 37 | Type of Package Options: C = ceramic P = plastic B = chip on board | | 38 - 40 | Blank | | 41 | Logic Level for pin 20 on 24-pin package. Options: | |---------|------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>1 = chip-select mode outputs enabled with high level.</li> <li>0 = chip-select mode, outputs enabled with low level.</li> </ul> | | 42 - 44 | Blank | | 45 - 49 | Texas Instruments Device Series (ie. 4764B, 4764C, etc.) (left justified) | #### COMMENT CARDS Any number of comment cards may be used for specifying the customer's name, individual to contact, telephone number, address, any special instructions, etc. The format for these cards is as follows: The letter 'C' (for comment) must be punched in column 1, columns 2-4 must be blank, and comments can be punched in columns 5-80. #### START OF DATA CARD This card is to identify that the next card will be in the beginning of customer's code. Format is as follows: Columns 1-4 must have '&ROM' punched in them. The remainder of card is blank. #### **DATA CARDS** There will be 256 data cards supplied for each customer code. Each card will contain (in hexadecimal) the data for 32 memory locations. Each data card shall be in the following format: | Card Column | Information | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 - 4 | Hexadecimal address of first word on the card, four bits in length. | | 5, 6 | Blank | | 7 - 70 | Data. Each 8-bit data byte is represented by two ASCII characters to represent a hexadecimal value of '00' to 'FF'. | | 71, 72 | Checksum. The checksum is the negative of the sum of all 8-bit bytes in the record from columns 1 to 70, evaluate modulo 256 (carry from high order bit ignored). For purposes of calculating the checksum, the value of columns 5 and 6 are defined to be zero. Adding together, modulo 256, all 8-bit bytes from columns 1 to 70 (columns 5 and 6 = 0), then adding the checksum, results in zero. | | 73 - 76 | Blank | | 77 – 80 | Card sequence number, in decimal. (right justified). | Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. 8192 X 8 Organization Available in Chip-on-Board Package Also .7. ## This document contains information on a new product Specifications are subject to change without notice. INSTRUMENTS TMS4964 . . . NL PACKAGE (TOP VIEW) Partitioned into Eight 1K X 8 Pages Fully Static INo Clocks, No Refresh) J24∏ Vcc All Inputs and Outputs TTL Compatible АВ ∏2 23 A8 АБ ∏З 22 A9 Single 5-V Power Supply 21 🗍 52/82 А4 П4. Two Chip-Selects for Flexibility and Powerаз П б 20∏ 51/\$1 19 A10 Down Option A2 □6 д1 ∐7. 18 🗆 A11 Maximum Access Time from Address A0 🗌 8 i 17 🗌 🛛 08 . . . 450 ns αı ∏9. 16∏ 07 Typical Active Power Dissipation 02 🛮 10 15∏ Q6 03 🛮 11 14 Q5 . . . 275 mW VSS □12 13∐ Ω4 | PIN NOMENCLATURE | | | |------------------|--------------|--| | A0 ~ A11 | Addresses | | | Q1 - Q8 | Data Out | | | §1/S1, §2/\$2 | Chip Selects | | | Vcc | + 5-V Supply | | | Vss | Ground | | ## description The TMS4964 is a 65,536-bit read-only memory organized as 8192 words of 8-bit length. The array is subdivided into eight 1024 bits × 8 pages. The device is fabricated using N-channel silicon-gate technology for high speed and simple interface with bipolar circults. All inputs can be driven directly by Series 74 TTL circuits without the use of any external pull-up resistor. Each output can drive two Series 74 or 74S loads without external resistors. The data outputs are three-state for OR-tieing multiple devices on a common bus. Two chip-select controls allow data to be read. These controls are programmable, providing additional system decode flexibility. The data is always available, it is not dependent on external clocking of the control pins. The TMS4964 is designed for high-density fixed-memory consumer applications. This ROM is supplied in a 24-pin dual-in-line plastic (NL suffix) package designed for insertion in mounting-hole rows on 600-mit centers. It is also available in the chip-on-board package. The device is designed for operation from 0 °C ta 70°C. #### operation #### address (A0-A11) The address-valid interval determines the device cycle time. The 12-bit positive-logic address is decoded on-chip to selectione of 8192 words of 8-bit length in the memory array. A0 is the least-significant bit and A11 the most-significant bit of the word address. Additionally 24 addresses can generate traps which allow the selection of any 3 of 7 pages to be active at any point in time. The 8th page is always active. After a write to a pointer register, a normal read cycle must be completed before another write is performed. A normal read is an address outside of the range FEO to FE7. All address changes must be made within 30 ns of when the first address changes to prevent address skewing. #### chip select/output enable (pins 20 and 21) Each of these pins can be programmed during mask fabrication to be active with either a high or low level input. When both signals are active, all eight outputs are enabled and the eight-bit addressed word can be read. When either signal is not active, all eight outputs are in a high-impedance state. Copyright © 1983 by Texas Instruments Incorporated ## data out (Q1-Q8) The eight outputs must be enabled by both pins 20 and 21 before the output word can be read. Data will remain valid until the address is changed or the outputs are disabled (chip deselected). When disabled, the three-state outputs are in a high-impedance state. Q1 is considered the least-significant bit, Q8 the most-significant bit. The outputs will drive two Series 54/74 TTL circuits without external components. #### page operation The ROM is organized into $8K \times 8$ -bit bytes. Only 12 address bits or a maximum of 4K bytes may be accessed at one time. The 4K address space is segmented into four 1K banks and memory is partitioned into eight 1K pages. Bank 3 containing page 7 is always resident. Any three of the eight pages, 0 thru 7, are immediately accessable. The banks, which are defined by page pointers, are selected by address bits A3 and A4 (see Table 1). TABLE 1 | Α4 | EA_ | BANK | ADDRESS RANGE | |------|------|------|---------------| | L | L | 0 | 000 - 3FF | | L | н | 1 | 400 - 7FF | | н | L | 2 | 800 - BFF | | Resi | dent | 3 | COO - FDF | H - high level, L = low level The content of the page pointers is loaded with address bits A2, A1 and A0. Three different pages in the range 0 thru 7 may be loaded one into each of the three pointers. Table 2 shows address/page pointer relationship. TABLE 2 | A2 | A1 | A0 | PAGE | |-----|-----|-----|------| | L | L | L | 0 | | L | L | н | 1 | | L | н | L | 2 | | L L | Н | Н | 3 | | н | L × | ι | 4 | | н | L | Н | 5 | | н | Н | L | 6 | | н | Н | . н | 7 | H - high level, L - low level The pointers are write-only locations; to load the pointers, A11 thru A05 are set to high logic levels. Then pointers are always loaded by the range of addresses shown in Table 3. TABLE 3 | POINTER | ADDRESS RANGE | |---------|---------------| | 0 | FEO to FE7 | | 1 | FE8 to FEF | | 2 | FF0 to FF7 | # R192-WORD BY 8-BIT READ-ONLY MEMORY When an address outside the range FEO to FF7 is accessed, address bits A11 and A10 select pointer 0, 1 or 2 and the pointer content is mapped to the internal address bits A12, A11 and A10. When A10 and A11 are both high, page 7 is selected (see Table 4). Internal address bits A9 thru A0 are the same as the external address bits A9 thru A0. TABLE 4 | A11 | A10 | SELECTED | |-----|-----|-----------| | L | L | Pointer O | | L | Н | Pointer 1 | | н | L | Pointer 2 | | Н | н | Page 7 | H = high level, L = low level As an example, suppose it is desired to select the third 1K ROM page by addresses 400 thru 7FF. This address space is represented by pointer 1 because of the condition of A11 and A10. To write to pointer 1; bits A4, A3 = LH. The contents of the pointer is 3; bits A2, A1, A0 = LHH. Therefore, location FEB is accessed. ## absolute maximum ratings | Supply voltage to ground potential (see Note 1) | $-0.5\ V$ to $7\ V$ | |-------------------------------------------------|---------------------| | Applied output voltage (see Note 1) | $-0.5\ V$ to 7 $V$ | | Applied input valtage (see Note 1) | | | Power dissipation | | | Operating free-air temperature | . 0°C to 70°C | | Storage temperature | 55°C to 150°C | Note 1: Voltage values are with respect to VSS ## recommended operating conditions | PARAMETER | | MIN | NOM | MAX | UNIT | |-------------------------------------------|---|------|-----|-------|------| | Supply voltage, V <sub>CC</sub> | _ | 4.5 | 5 | 5.5 | V | | High-level input voltage, V <sub>IH</sub> | | 2 | | Vcc+1 | v | | Low-level input voltage, VIL | | ~0.5 | _ | 0.8 | V | | Operating free-air temperature, TA | | ٥ | | 70 | °C | ## electrical characteristics, TA = 0°C to 70°C, VCC = 5 V ±10% (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | MAX | UNIT | |-----------|----------------------------------|--------------------------------------------|---------------------------------------------------|-----|-----|------| | Voн | High-level output voltage | V <sub>CC</sub> =4.5 V, | I <sub>OH</sub> = -400 μA | 2.4 | V | | | VOL | Low-level output voltage | V <sub>CC</sub> =4.5 V, | I <sub>QL</sub> = 3.2 mA | | 0.4 | V | | li . | Input current | V <sub>CC</sub> = 5.5 V, | 0 <sub>V</sub> ≤V <sub>IN</sub> ≤5.5 V | | 10 | μА | | 10 | Output leakage current | V <sub>0</sub> =0.4 V to V <sub>CC</sub> , | Chip deselected | | ±10 | μА | | Icc1 | Supply current from VCC (active) | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> =V <sub>CC</sub> output not loaded | | 80 | mA | | ci | Input capacitance | V <sub>O</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25°C, | | 6 | рF | | Co | Output capacitance | Vo=0 V,<br>f≈1 MHz | T <sub>A</sub> = 25 °C, | | 12 | рF | ## switching characteristics, $T_A = 0$ °C to 70 °C, $V_{CC} = 5$ V $\pm 10\%$ , 2 series 74 TTL loads, $C_L = 100$ pF<sup>†</sup> | | PARAMETER | MIN | MAX | UNIT | |--------------------|-------------------------------------------|-----|-----|------| | t <sub>a(A)</sub> | Access time from address <sup>‡</sup> | | 450 | ns | | ta(S) | Access time from chip select <sup>‡</sup> | | 200 | ns | | I <sub>V</sub> (A) | Output data valid after address change | 20 | | na | | <sup>t</sup> dis | Output disable time from chip select | | 150 | ns | <sup>&</sup>lt;sup>1</sup>All AC measurements are made at 10% and 90% points NOTE 1: All address changes must be made within 30 ns of when the first address changes to prevent address skewing. <sup>&</sup>lt;sup>‡</sup>Access time from page select is double normal access time. #### PROGRAMMING DATA PROGRAMMING REQUIREMENTS: The TMS4964NL is a fixed program memory in which the programming is performed by TI at the factory during the manufacturing cycle to the specific customer inputs supplied in the format below. The device is organized as 8192 8-bit words with address locations numbered 0 to 8191. The 8-bit words can be coded as a 2-digit hexadecimal number between 00 and FF. All data words and addresses in the following format are coded in hexadecimal numbers. In coding all binary words must be in positive logic before conversion to hexadecimal. Q1 is considered the least significant bit and Q8 the most significant bit. For addresses, A0 is least significant bit and A11 is the most significant. The input media containing the programming data can be in the form of cards or EPROMs. Either 16K, 32K, or 64K EPROMs can be used or any combination of them. The following is a description of how the cards must be formatted, should they be used instead of EPROMs. #### INPUT CARD FORMAT Each code deck submitted by customer shall consist of the following: - 1. Title Card - 2. Comment Cards - 3. Start of Data Card - 4. Data Cards The cards shall be standard 80 column cards with the information in the following format: # TITLE CARD | Card Column | Information | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-5 | The word 'TITLE' shall be punched in these columns. | | 6 | Blank | | 7,8 | The letters 'ZA' shall be punched in these columns. | | 9-14 | Leave blank. A special device code number will be assigned by Texas Instruments. (left justified) | | 15 | Blank | | 16-30 | Customer's Part Number, if required. (left justified) | | 31 | Blank | | 32 | Customer's Part Number to be included as part of device symbolization. Options: $Y = Yes \\ N = No$ | | 33-36 | Blank | | 37 | Type of Package Options: 8 = chip on board P = plastic | | 38-40 | Blank | | 41 | Logic Level for device pin 20. Options: 1 = chip select mode, outputs enabled with high level. | | | 0 = chip select mode, outputs enabled with low level. | | 42 | Logic Level for device pin 21. Options: 1 = chip select mode, outputs enabled with high level. 0 = chip select mode, outputs enabled with low level. | | 43 | Blank. | | 44 | Blank, | | 45-49 | Texas Instruments Device Series (4964, etc.) (left justified) | # COMMENT CARDS Any number of comment cards may be used for specifying the customer's name, individual to contact, telephone number, address, any special instructions, etc. The format for these cards is as follows: The letter 'C' (for comment) must be punched in column 1, columns 2-4 must be blank, and comments can be punched in columns 5-80. #### START OF DATA CARD This card is to identify that the next card will be the beginning of customer's code. Format is as follows: Columns 1-4 must have '&ROM' punched in them. The remainder of card is blank, #### DATA CARDS There will be 256 data cards supplied for each customer code. Each card will contain (in hexadecimal) the data for 32 memory locations. Each data card shall be in the following format: | Card Column | Information | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-4 | Hexadecimal address of first word on the card, four bits in length. | | 5,6 | Blank. | | 7-70 | Data. Each 8-bit data byte is represented by two ASCII characters to represent a<br>hexadecimal value of '00' to 'FF'. | | 71,72 | Checksum. The checksum is the negative of the sum of all 8-bit bytes in the record from columns 1 to 70, evaluate modulo 256 (carry from high order bit ignored). For purposes of calculating the checksum, the value of columns 5 and 6 are defined to be zero. Adding together, modulo 268, all 8-bit bytes from columns 1 to 70 (columns 5 and $6=0$ ), then adding the checksum, results in zero. | | 73-76 | Blank. | | 77-80 | Card sequence number, in decimal. (right justified). | Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. TMS47128 ... . JL OR NL PACKAGET - 16,384 X 8 Organization - · Fully Static (No Clocks, No Refresh) - All Inputs and Outputs TTL Compatible - Single 5-V Power Supply - Optional Power Down or Chip Select - 64K Bank Select Option - Maximum Access Time from Address or Power Down: | TMS47128-25 | 250 ns | |--------------|--------| | TM\$47128-35 | 350 ns | | TMS47128-45 | 450 ns | - Worst Case Active Power Dissipation . . . 330 mW - Worst Case Standby Power Dissipation . . . 66 mW #### STANDARD ROM (TOP VIEW) NC T UZ8 VCC 27 S2/82 A12 🗖 2 A7 [1]3 . 26 A13 25 AB A6∏4 А5∏5 24 🗆 A9 A4 [] 6 23 A11 22 51/81 A3 🛮 7. А2 ПВ 21 A10 A1 []9 20 E/E/\$3/83 19[] QB A0 ∏10 Q1 []11 18 🗋 07 02 🛮 12 17 as a3 🛮 13 i 16∏ Ω5 15 🗍 Q4 14 vss 🗆 #### description The TMS47128 is a 131,072-bit read-only memory organized as 16,384 words of 8-bit length. This makes the TMS47128 ideal for microprocessor based systems. The device is fabricated using N-channel silicon-gate technology for high speed and simple interface with bipolar circuits. There are two versions of the TMS47128; the standard ROM with options on chip selects and power down, and the bank select ROM with similar options. The operation section of this data sheet describes both versions. | PIN NOMENCLATURE<br>STANDARD HOM | | | | | |----------------------------------|---------------------------------------|--|--|--| | A0-A13 | Addresses | | | | | E/E/\$3/\$3 | Chip Enable/Power Down or Chip Select | | | | | NC | No Connection | | | | | Q1-QB | Data Out | | | | | \$1/\$1, \$2/\$2 | Chip Selects | | | | | Vcc | + 5-V Supply | | | | | VSS | Ground | | | | The TMS47128 is fully compatible with Series 74, 74S, or 74LS TTL. The data outputs are three-state for OR-tieing multiple devices on a common bus. Pins 20, 22, and 27 are mask-programmable, providing additional system flexibility. The data is always available, it is not dependent on external clocking of pins 20, 22, or 27. The TMS47128 is designed for high-density fixed-memory applications such as logic function generation and microprogramming. It is pin compatible with TI's full line of RQMs and EPROMs. This ROM is supplied in 28-pin dual-in-line plastic (NL suffix) or ceramic (JL suffix) packages designed for insertion in mounting-hole rows on 600 mil centers. The device is designed for operation from 0°C to 70°C. ## operation, standard ROM #### address (A0-A13) The address-valid interval determines the device cycle time. The 14-bit positive-logic address is decoded on-chip to select one of 16,384 words of 8-bit length in the memory array. A0 is the least-significant bit and A13 the most-significant bit of the word address. # chip select (\$1 or \$1 and \$2 or \$2) Pins 22 and 27 can be programmed during mask fabrication to be active with either a high- or a low-level input. When <sup>&</sup>lt;sup>†</sup> The package for the bank select ROM is shown on page 2. the signals on pins 20, 22, and 27 are active, all eight outputs are enabled; and the eight-bit addressed word can be read. When any of the signals on pins 20, 22, and 27 are not active, all eight outputs are in a high-impedance state. #### power down (E or E) or chip select (S3 or S3) Pin 20 can be programmed during mask fabrication to be a chip-enable/power-down pin (E or Ē) or a third chip-select pin (S3 or \$\overline{5}3\$). Each option can be active-high or active-low. When the chip-enable/power-down pin is inactive, the chip is put into the standby mode. This reduces ICC1, which in the active state is 60 mA, to a standby ICC2 of 12 mA. With the chip-select option, pin 20 is functionally identical to pins 22 and 27. #### data out (Q1-QB) The eight outputs must be enabled by pins 20, 22, and 27 before the output word can be read. Data will remain valid until the address is changed or the outputs are disabled (chip deselected). When disabled, the three-state outputs are in a high-impedance state. Q1 is considered the least-significant bit, Q8 the most-significant bit. # operation, bank select ROM option Pins 26 (SB1 or SB1) and 1 (SB2 or SB2) can be programmed during mask fabrication to select either of two 64K banks. When this option is selected, A0 through A12 address an 8K × 8 word bank. The bank select pins can be either active high or active low with SB1 selecting bank 1 and SB2 selecting bank 2. Bank one represents the least-significant 64K bank and bank two represents the most-significant bank. All bank select pins in the inactive state or more than one bank select pin active will drive all outputs to the high-impedance state. The chip-select and power-down options previously described for the standard ROM apply equally to the bank select ROM version. Bank select input level specifications are identical to the input level specifications of the standard ROM. # TMS47128 . . . JL OR NL PACKAGE BANK SELECT ROM (TOP VIEW) | | $\overline{}$ | | | |-------------------|---------------|-------|------------| | SB2/\$B2 | 1 | J28[] | VCC | | A12 🗀 | 2 | 27 | S2/S2 | | A7 🗀 | 3 | 26 | SB1/SB1 | | A6 [ | 4 | 25 | AB | | A5 🗀 | 5 | 24 | A9 | | A4 🗀 | 6 | 23 | A11 | | A3 🗌 | 7 | 22 | S1/S1 | | A2 🗌 | 8 | 21 | A10 | | A1 🗌 | 9 | 20 | E/E/S3/S3 | | A0 🗀 | 10 | 19 | 08 | | 01 🗆 | 11 | 18 | Q7 | | 02 | 12 | 17[] | <b>Q</b> 6 | | оз 🗌 | 13 | 16 | Q5 | | v <sub>ss</sub> E | 14 | 15 | Ω4 | | _ | PIN NOMENCLATURE<br>BANK SELECT HOM | |----------------|---------------------------------------| | A0-A12 | Addresses . | | E/E/Š3/S3 | Chip Enable/Power Down or Chip Select | | Q1-Q8 | Data Out | | \$1/S1, \$2/S2 | Chip Selects | | SB1/SB1, | Bank Selects | | \$B2/\$B2 | | | Vcc | + 5-V Supply | | VSS | Ground | # logic symbols † #### STANDARD ROMS Pins 20, 22 and 27 can be active-low as shown in the symbol on the left or active-high as shown in the symbol on the right. In addition, pin 20 can be either a third chip select (S3 or $\tilde{S}$ 3) or a chip enable/power down (E or $\tilde{E}$ ). <sup>1</sup> This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. # functional block diagrams # TMS47128 16,384-WORD BY 8-BIT READ-ONLY MEMORY ## absolute maximum ratings | Supply voltage to ground potential (see Note 1) | -0.5 V to 7 V | |-------------------------------------------------|---------------| | Applied output voltage (see Note 1) | -1 V to 7 V | | Applied input voltage (see Note 1) | _1 V to 7 V | | Power dissipation | 500 mW | | Operating free-air temperature | 0°C to 70°C | | Storage temperature | 55°C to 150°C | NOTE 1: Voltage values are with respect to VSS. # recommended operating conditions | PARAMETER | | NOM | MAX | UNIT | |------------------------------------------------|-----|-----|-----|------| | Supply valtage, V <sub>CC</sub> | 4.5 | 5 | 5.5 | V | | High-level (nput voltage, V <sub>IH</sub> | 2 | | Vcc | V | | Low-level input voltage, VIL | -1 | | 8.0 | V | | Operating free-air temperature, T <sub>A</sub> | 0 | | 70 | °C | # electrical characteristics, $T_A = 0$ °C to 70 °C, $V_{DD} = 5$ V $\pm 10\%$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | | MAX | UNIT | |----------------|--------------------------------------|--------------------------------------|----------------------------------------------------|-----|------|------| | Vон | High-level output voltage | $V_{CC} = 4.5 \text{ V},$ | I <sub>OH</sub> = -1 mA | 2.4 | | V | | VOL | Low-level output voltage | $V_{CC} = 4.5 \text{ V}$ | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | Ŋ | Input current | $V_{CC} = 5.5 \text{ V},$ | $O_V \le V_{IN} \le 5.5 \text{ V}$ | | 10 | μА | | I <sub>O</sub> | Output leakage current | Vo = 0.4 V to Vcc. | Chip deselected | | ± 10 | μA | | ICC1 | Supply current from VCC (active) | V <sub>CC</sub> = 5.5 V <sub>c</sub> | V <sub> </sub> = V <sub>CC</sub> Output not loaded | | 60 | mΑ | | ICC2 | Supply current from VCC (power down) | V <sub>CC</sub> = 5.5 V | | | 12 | mΑ | | Ci | Input capacitance | V <sub>O</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25°C, | | 6 | ρF | | c <sub>o</sub> | Output capacitance | V <sub>O</sub> = 0 V,<br>t = 1 MHz | $T_A = 25$ °C. | | 12 | pF | # switching characteristics, $T_A = 0$ °C to 70 °C, $V_{CC} = 5$ V $\pm 10$ %, see figure $1^{\dagger}$ | | PARAMETER | | TMS47128-25 | | TMS47128-35 | | TM\$47128-45 | | |---------------------|--------------------------------------------------|----|-------------|-----|-------------|-----|--------------|------| | | | | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>†</sup> a(AD) | Access time from address | | 250 | | 350 | | 450 | | | ta(S) | Access time from chip select | | 120 | | 120 | | 120 | i | | t <sub>e</sub> (PD) | Access time from power down/chip enable | | 250 | | 350 | | 450 | ı | | tv(A) | Output data valid after address change | 10 | | 10 | | 10 | | ns | | †dís | Output disable time from chip select/chip enable | | 100 | | 100 | | 100 | | | t <sub>en(S)</sub> | Output enable time from chip select | 10 | | 10 | | 10 | | | | ten(E) | Output enable time from chip enable | 10 | | 10 | | 10 | | | <sup>&</sup>lt;sup>†</sup> All AC measurements are made at 10% and 90% points. # 64K bank decode switching characteristics<sup>†</sup> | | DADAMETED | | TMS47128-25 | | TMS47128-35 | | TMS47128-45 | | |---------------------|--------------------------------------|-----|-------------|------|-------------|-----|-------------|------| | PARAMETER | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>a</sub> (SB) | Access time from bank select | | 250 | | 350 | | 450 | | | t <sub>en(SB)</sub> | Output enable time from bank select | 10 | | . 10 | | 10 | | ns | | tdis(SB) | Output disable time from bank select | | 100 | | 100 | | 100 | | <sup>†</sup> Previously defined switching characteristics remain unchanged. # PARAMETER MEASUREMENT INFORMATION FIGURE 1 - LOAD CIRCUIT # read cycle timing # standby mode 14 # 64K bank select mode read cycle timing #### PROGRAMMING DATA PROGRAMMING REQUIREMENTS: The TMS47128 is a fixed program memory in which the programming is performed by TI at the factory during the manufacturing cycle to the specific customer inputs supplied in the format below. The device is organized as 16,384 8-bit words with address locations numbered 0 to 16,383. The 8-bit words can be coded as a 2-digit hards and addresses in the following format are coded in hexadecimal numbers. In coding all binary words must be in positive logic before conversion to hexadecimal. Q1 is considered the least significant bit and Q8 the most significant bit. For addresses, A0 is least significant bit and A13 is the most significant. The input media containing the programming data can be in the form of EPROMs, cards, or data formatted in card images (contact TI for details). Either 16K, 32K, or 64K EPROMs can be used or any combination of them. The following is a description of how the cards/card images must be formatted, should they be used instead of EPROMs. #### INPUT CARD FORMAT Each code deck submitted by customer shall consist of the following: - 1.: Title Card - 2. Comment Cards - 3. Start of Data Card - Data Cards The cards shall be standard 80 column cards with the information in the following format: # **TITLE CARD** | Card Column | Information | |-----------------------|-------------------------------------------------------------------------------------------------------------| | 1 - 5 | The word 'TITLE' shall be punched in these columns. | | 6 | Blank, | | 7, 8 | The letters 'ZA' shall be punched in these columns. | | 9 — 15 | ZA Number. | | 16. | Blank. | | 17 – 30 | Customer's Part Number, if required (left justifed) | | 31 | Blank. | | .32 | Customer's Part Number to be included as part of device symbolization. Options: $Y \ = \ Yes \\ N \ = \ No$ | | . 33 | Blank. | | <b>34</b> - <b>35</b> | 28 | | 36 | Blank. | | 37 | Type of Package Options: C = ceramic P = plastic | | Customer defined option for device mode pin 20 Options: P = power down C = chip select Customer defined option for device mode Options: S = standard ROM B = bank select ROM Logic level for pin 20 Options: 1 = power down or chip select high 0 = power down or chip select low Logic level for pin 22 Options: 1 = chip select enable high 0 = chip select enable low Logic level for pin 27 Options: 1 = bank select enable low Logic level for pin 27 Options: 1 = bank select enable low Logic level for pin 26 bank select (1) mode Options: Blank = standard ROM no bank select (A13) 1 = bank select enable low Logic level for pin 1 bank select (2) mode Options: Blank = standard ROM no bank select (NC) 1 = bank select enable high 0 = bank select enable high 0 = bank select enable low Blank = standard ROM no bank select (NC) 1 = bank select enable low Pin 1 selects high order addresses. Blank. Texas Instruments Device Series (i.e., 47258, 47128) (left justified) | 20 | Oliver by | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------| | Options: P = power down C = chip select Customer defined option for device mode Options: S = standard ROM B = bank select ROM Logic level for pin 20 Options: 1 = power down or chip select high 0 = power down or chip select low Logic level for pin 22 Options: 1 = chip select enable high 0 = chip select enable low Logic level for pin 27 Options: 1 = chip select enable low Logic level for pin 27 Options: 1 = bank select enable low Logic level for pin 26 bank select (1) mode Options: Blank = standard ROM no bank select (A13) 1 = bank select enable low Logic level for pin 1 bank select (2) mode Options: Blank = standard ROM no bank select (NC) 1 = bank select enable low Logic level for pin 1 bank select (2) mode Options: Blank = standard ROM no bank select (NC) 1 = bank select enable low Pin 1 selects high order addresses. Blank. Texas Instruments Device Series (i.e., 47256, 47128) | 38 | Blank. | | Options: S = standard ROM B = bank select ROM 41 | 39 | Options: P = power down | | Options: 1 = power down or chip select high 0 = power down or chip select low 42 | 40 | Options: S = standard ROM | | Options: 1 = chip select enable high 0 = chip select enable low 43 | 41 | Options: 1 = power down or chip select high | | Options: 1 = bank select enable high 0 = bank select enable low 44 | 42 | Options: 1 = chip select enable high | | Options: Blank = standard ROM no bank select (A13) 1 = bank select enable high 0 = bank select enable low 45 Logic level for pin 1 bank select (2) mode Options: Blank = standard ROM no bank select (NC) 1 = bank select enable high 0 = bank select enable low Pin 1 selects high order addresses. 46 Blank. 47 - 52 Texas Instruments Device Series (i.e., 47256, 47128) | 43 | Options: 1 = bank select enable high | | Options: Blank = standard ROM no bank select (NC) 1 = bank select enable high 0 = bank select enable low Pin 1 selects high order addresses. 46 Blank. 47 - 52 Texas Instruments Device Series (i.e., 47256, 47128) | 44 | Options; Blank = standard ROM no bank select (A13) 1 = bank select enable high | | 47 - 52 Texas Instruments Device Series (i.e., 47258, 47128) | 45 | Options: Blank = standard ROM no bank select (NC) 1 = bank select enable high 0 = bank select enable low | | | 46 | Blank. | | | 47 - 52 | | #### COMMENT CARDS Any number of comment cards may be used for specifying the customer's name, individual to contact, telephone number, address, any special instructions, etc. The format for these cards is as follows: The letter 'C' (for comment) must be punched in column 1, columns 2 – 4 must be blank, and comments can be punched in columns 5 – 80. # START OF DATA CARD This card is to identify that the next card will be the beginning of customer's code. Format is as follows; Columns 1-4 must have '&ROM' punched in them. The remainder of card is blank. # DATA CARDS There will be 512 data cards supplied for each customer code. Each card will contain (in hexadecimal) the data for 32 memory locations. Each data card shall be in the following format: | Card Column | Information | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 - 4 | Hexadecimal address of first word on the card, four bits in length. | | 5, 6 | Blank. | | 7 - 70 | Data. Each 8-bit data byte is represented by two ASCII characters to represent a hexa-<br>decimal value of '00' to 'FF'. | | 71, 72 | Checksum. The checksum is the negative of the sum of all 8-bit bytes in the record from columns 1 to 70, evaluate modulo 256 (carry from high order bit ignored). For purposes of calculating the checksum, the value of columns 5 and 6 are defined to be zero. Adding together, modulo 256, all 8-bit bytes from column 1 to 70 (columns 5 and 6 = 0), then adding the checksum, results in zero. | | 73 — 76 | Blank. | | 77 — 80 | Card sequence number, in decimal (right justified). | Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. # 14 | • | Fully Static (No clocks, No Refresh) | |---|---------------------------------------| | • | All Inputs and Outputs TTL Compatible | Single 5-V Power Supply 32,768 X 8 Organization - Optional Power Down or Chip Select - 64K Bank Select Option - Maximum Access Time from Address or Power Down: | TMS47256-25 | 250 ns | |-------------|--------| | TMS47256-35 | 350 ns | | TMS47256-45 | 450 ns | - Worst Case Active Power Dissipation . . . 330 mW - Worst Case Standby Power Dissipation . . . 66 mW | | | RD RO | | |-------|----|---------------|-----------| | NC C | īυ | 72 <b>8</b> 1 | Vcc | | A12 | 2 | 27 | A14 | | A7 | 3 | 26 | A13 | | A6[ | 4 | 25 | 8A | | A5 | 5 | 24 | A9 | | A4[ | 6 | 23 | A11 | | A3 🗀 | 7 | 22 | S1/S1 | | A2[ | 8 | 21 | A10 | | A1 🗖 | 9 | 20 | E/E/S2/S2 | | _0A | 10 | 19] | ФВ | | تا 10 | 11 | 18 | Ω7 | | Q2 🗆 | 12 | 17 | Q6 | | Q3[] | 13 | 16 | Q5 | | Vss□ | 14 | _15 _] | Q4 | <sup>&</sup>lt;sup>1</sup> The package for the bank select ROM is shown on page 2. # description The TMS47256 is a 262,144-bit read-only memory organized as 32,768 words of 8-bit length. This makes the TMS47256 ideal for microprocessor based systems. The device is fabricated using N-channel silicon-gate technology for high speed and simple interface with bipolar circuits. There are two versions of the TMS47256; the standard ROM with options on chip selects and power down, and the bank select ROM with similar options. The operation section of this data sheet describes both versions. | | PIN NOMENCLATURE | |--------------------|---------------------------------------| | • | STANDARD ROM | | A0-A14 | Addresses | | Ē/E/ <b>S</b> 2/S2 | Chip Enable/Power Down or Chip Select | | NC | No Connection | | Q1-Q8 | Data Out | | S1/S1 | Chip Select | | Vcc | +5-V Supply | | Vss | Ground | The TMS47256 is fully compatible with Series 74, 74S, or 74LS TTL. The date outputs are three-state for OR-tieing multiple devices on a common bus. Pins 20 and 22 are mask-programmable, providing additional system flexibility. The data is always available, it is not dependent on external clocking of pins 20 and 22. The TMS47256 is designed for high-density fixed-memory applications such as logic function generation and microprogramming. It is pin compatible with TI's full line of ROMs and EPROMs. This ROM is supplied in 28-pin dual-in-line plastic (NL suffix) or ceramic (JL suffix) packages designed for insertion in mounting-hole rows on 600 mil centers. The device is designed for operation from 0°C to 70°C. # operation, standard ROM #### address (A0-A14) The address-valid interval determines the device cycle time. The 15-bit positive-logic address is decoded on-chip to select one of 32,768 words of 8-bit length in the memory array. A0 is the least-significant bit and A14 the mostsignificant bit of the word address. chip select (\$1 or \$1) Pin 22 can be programmed during mask fabrication to be active with either a high- or low-level input. When the signal on both pins 22 and 20 are active, all eight outputs are enabled; and the eight-bit addressed word can be read. When the signal on either pin 22 or 20 is not active, all eight outputs are in a high-impedance state. # power down (E or E) or chip select (\$2 or \$2) Pin 20 can be programmed during mask fabrication to be a chip-enable/power-down pin ( $\bar{\mathbb{E}}$ or $\mathbb{E}$ ) or a secondary chip-select pin ( $\bar{\mathbb{S}}$ 2 or S2). Each option can be active-high or active-low. When the chip-enable/power-down pin is inactive, the chip is put into the standby mode. This reduces $\mathbb{I}_{CC2}$ , which in the active state is 60 mA, to a standby $\mathbb{I}_{CC2}$ of 12 mA. With the chip-select option, pin 20 is functionally identical to pin 22. #### data out (Q1-Q8) The eight outputs must be enabled by pins 20 and 22 before the output word can be read. Data will remain valid until the address is changed or the outputs are disabled (chip deselected). When disabled, the three-state outputs are in a high-impedance state. Q1 is considered the least-significant bit, Q8 the most-significant bit. # operation, bank select ROM option Pins 26 (\$\overline{\text{SB}}\$1 or \$\overline{\text{SB}}\$1), 1 (\$\overline{\text{SB}}\$2 or \$\overline{\text{SB}}\$3), and 22 (\$\overline{\text{SB}}\$4 or \$\overline{\text{SB}}\$4) can be programmed during mask fabrication to select any one of four 64K banks. When this option is selected, A0 through A12 address an 8K × 8 word bank. The bank select pins can be either active high or active low with \$\overline{\text{SB}}\$1, \$\overline{\text{SB}}\$2, \$\overline{\text{SB}}\$3, and \$\overline{\text{SB}}\$4 selecting banks one, two, three, and four, respectively. Bank one represents the least-significant 64K bank and bank four represents the most-significant bank. All bank select pins in the inactive state or more than one bank select pin active will drive all outputs to the high-impedance state. The chip-select and power-down options previously described for the standard ROM differ only slightly for the bank select ROM version; the only difference being that there are two possible chip selects for the standard ROM while only one chip select is available for the bank select ROM. Data out functions the same for both versions. Bank select input level specifications are identical to the input level specifications of the standard ROM. # TMS47256 . . . JL OR NL PACKAGE BANK SELECT ROM (TOP VIEW) | • | | | | |-------------|----|-----|------------| | \$82/\$82 [ | 1 | 728 | <u>vcc</u> | | A12[ | 2 | 27 | SB3/SB3 | | A7[ | 3 | 26 | SB1/SB1 | | A6 [ | 4 | 25 | A8 | | A5 [ | 5 | 24 | A9 | | A4 🗀 | 6 | 23 | A11 | | A3 🗆 | 7 | 22 | SB4/SB4 | | A2 🗆 | 8 | 21 | A10 | | A1 🖸 | 9 | 20 | Ē/E/S/S | | A0 🗆 | 10 | 19 | Q8 | | 01 🛮 | 11 | 18 | Ω7 | | 02 🗖 | 12 | 17 | Q6 | | Q3 🗍 | 13 | 16 | Q5 | | ∨ss□ | 14 | 15 | Ω4 | | | | | | tø. | | PIN NOMENCLATURE<br>BANK SELECT ROM | |------------|---------------------------------------| | A0-A12 | Addresses | | E/E/S/S | Chip Enable/Power Down or Chip Select | | Q1-Q8 | Data Out | | SB1/SB1, | Bank Selects | | ŠB2/SB2, | | | \$B3/\$83, | | | \$B4/\$B4 | | | Vcc | + 5-V Supply | | VSS | Ground | Pins 20 and 22 can be active-low as shown in the symbol on the left or active-high as shown in the symbol on the right. In addition, pin 20 can be either a secondary chip select (S2 or S2) or a chip enable/power down (E or E). <sup>†</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. # absolute maximum ratings | Supply voltage to ground potential (see Note 1) | $-0.5\;V$ to 7 $V$ | |-------------------------------------------------|--------------------| | Applied output voltage (see Note 1) | -1 V to 7 V | | Applied input voltage (see Note 1) | -1 V to 7 V | | Power dissipation | 500 mW | | Operating free-air temperature | 0°C to 70°C | | Storage temperature | 55°C to 150°C | NOTE 1: Voltage values are with respect to VSS. #### recommended operating conditions | PARIAMETER | MIN | NOM | MAX | UNIT | |------------------------------------------------|-----|-----|-----|------| | Supply voltage, VCC | 4.5 | 5 | 5.5 | v _ | | High-level input valtage, V <sub>IH</sub> | 2 | | Vcc | v | | Low-level input voltage, V <sub> L</sub> | - 1 | | 8.0 | ٧ | | Operating free-air temperature, T <sub>A</sub> | ٥ | | 70 | °C | # elactrical characteristics, $T_A = 0$ °C to 70 °C, $V_{DD} = 5$ V $\pm 10\%$ (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MAX | UNIT | |----------------|----------------------------------------------|------------------------------------|------------------------------------|-----|------|------| | Voн | High-level output voltage | V <sub>CC</sub> = 4.5 V, | I <sub>OH</sub> = -1 mA | 2.4 | | V | | Vol _ | Low-level output voltage | V <sub>CC</sub> = 4.5 V, | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | . 4 | Input current | V <sub>CC</sub> 5.5 V. | $O_V \le V_{ N} \le 5.5 \text{ V}$ | | 10 | μΑ | | lo | Output leakage current | $V_{O} = 0.4 \text{ V to } V_{CC}$ | Chip deselected | ĺ | ± 10 | μA | | IGC1 | Supply current from V <sub>CC</sub> (active) | $V_{CC} = 5.5 \text{ V},$ | VI = VCC Output not loaded | | 60 | mA | | ICC2 | Supply current from VCC (power down) | V <sub>CC</sub> = 5.5 V | | | 12 | mA | | Ci | Input capacitance | $V_0 = 0 V$ ,<br>f = 1 MHz | T <sub>A</sub> = 25 °C, | | 6 | pF | | C <sub>0</sub> | Output capacitance | V <sub>O</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25°C, | | 12 | pF | # switching characteristics, $T_A = 0$ °C to 70 °C, $V_{CC} = 5$ V $\pm 10$ %, see figure 1 $^{\dagger}$ | | TMS4 | TMS47256-25 | | TMS47256-35 | | TMS47256-45 | | |-------------------------------------------------------------------|------|-------------|-----|-------------|----------|-------------|------| | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(AD) Access time from address | | 250 | | 350 | | 450 | | | ta(S) Access time from chip select | | 120 | | 120 | <u> </u> | 120 | 1 | | ta(PD) Access time from power down/chip cnable | | · 250 | | 350 | | 450 | 1 | | t <sub>V</sub> (A) Output data valid after address change | 10 | | 10 | | 10 | | กร | | t <sub>dis</sub> Output disable time from chip select/chip enable | | 100 | | 100 | | 100 | 1 | | ten(S) Output enable time (rom chip select | 10 | | 10 | | 10 | | ] | | ton(E) Output enable time from chip enable | 10 | | 10 | | 10 | | 1 | <sup>&</sup>lt;sup>†</sup> All AC measurements are made at 10% and 90% points. # 64K bank decode switching characteristics<sup>†</sup> | PARAMETER | | TMS47256-25 | | TMS47256-35 | | TMS47256-45 | | |-----------------------------------------------------------|-----|-------------|-----|-------------|-----|-------------|------| | | | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(SB) Access time from bank select | I . | 250 | | 350 | | 450 | | | ten(SB) Output enable time from bank select | 10 | | 10 | | 10 | | ns | | t <sub>dis(SB)</sub> Output disable time from bank select | | 100 | _ | 100 | | 100 | 1 : | <sup>†</sup> Previously defined switching characteristics remain unchanged. # PARAMETER MEASUREMENT INFORMATION FIGURE 1 - LOAD CIRCUIT # read cycle timing # standby mode # 64K bank select mode read cycle timing # PROGRAMMING DATA PROGRAMMING REQUIREMENTS: The TMS47256 is a fixed program memory in which the programming is performed by TI at the factory during the manufacturing cycle to the specific customer inputs supplied in the format below. The device is organized as 16,384 8-bit words with address locations numbered 0 to 32,767. The 8-bit words can be coded as a 2-digit hexadecimal number between 00 and FF. All data words and addresses in the following format are coded in hexadecimal numbers. In coding all binary words must be in positive logic before conversion to hexadecimal. Q1 is considered the least significant bit and Q8 the most significant bit. For addresses, A0 is least significant bit and A14 is the most significant. The input media containing the programming data can be in the form of EPROMs, cards, or data formatted in card images (contact TI for details). Either 16K, 32K, or 64K EPROMs can be used or any combination of them. The following is a description of how the cards/card images must be formatted, should they be used instead of EPROMs. #### INPUT CARD FORMAT Each code deck submitted by customer shall consist of the following: - 1. Title Card - 2. Comment Cards - 3. Start of Data Card - 4. Data Cards The cards shall be standard 80 column cards with the information in the following format: #### **TITLE CARD** | Card Column | Information | |-------------|---------------------------------------------------------------------------------------------------------| | 1 - 5 | The word 'TITLE' shall be punched in these columns. | | 6 | Blank. | | 7, 8 | The letters 'ZA' shall be punched in these columns. | | 9 - 14 | ZA Number. | | 15 | Blank. | | 16 - 30 | Customer's Part Number, if required (left justifed) | | 31 | Blank. | | <b>32</b> | Customer's Part Number to be included as part of device symbolization. Options: $Y = Yes \\ N = No$ | | 33 | Blank. | | 34 - 35 | 28 | | 36 | Blank. | | 37 | Type of Package Options: C = ceramic P = plastic | | | 38 | Blank. | |----|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 39 | Customer defined option for device mode pin 20 Options: $P = \text{power down} \\ C = \text{chip select}$ | | | 40 | Customer defined option for device mode Options: S = standard ROM B = bank select ROM | | | 41 | Logic level for pin 20 Options: 1 = power down or chip select high 0 = power down or chip select low | | | 42 | Logic level for pin 22 chip select or bank select (4) mode Options: Blank = standard ROM no bank select (chip select) 1 = chip select enable high or bank select enable high 0 = chip select enable low or bank select enable low | | | 43 | Logic level for pin 27 bank select (3) mode Options: Blank = standard ROM no bank select (A14) 1 = bank select enable high 0 = bank select enable low | | | 44 | Logic level for pin 26 bank select (1) mode Options: Blank = standard ROM no bank select (A13) 1 = bank select enable high 0 = bank select enable low | | | 45 | Logic lovel for pin 1 bank select (2) mode Options: Blank = standard ROM no bank select (NC) 1 = bank select enable high 0 = bank select enable low Pin 1 selects high order addresses, | | | 46 | Blank. | | 47 | - <sub>.</sub> <b>52</b> | Texas Instruments Device (i.e., 47256, 47128) (left justified) | | | | | 70 Black # COMMENT CARDS Any number of comment cards may be used for specifying the customer's name, individual to contact, telephone number, address, any special instructions, etc. The format for these cards is as follows: The letter 'C' (for comment) must be punched in column 1, columns 2 – 4 must be blank, and comments can be punched in columns 5 – 80. #### START OF DATA CARD This card is to identify that the next card will be the beginning of customer's code. Format is as follows; Columns 1 – 4 must have '&ROM' punched in them. The remainder of card is blank. # DATA CARDS There will be 1024 data cards supplied for each customer code. Each card will contain (in hexadecimal) the data for 32 memory locations. Each data card shall be in the following format: | Card Cotumn | Information | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 - 4 | Hexadecimal address of first word on the card, four bits in length, | | 5, <del>6</del> | Blank, | | 7 - 70 | Data. Each 8-bit data byte is represented by two ASCII characters to represent a hexa-<br>decimal value of '00' to 'FF'. | | 71, 72 | Checksum. The checksum is the negative of the sum of all 8-bit bytes in the record from columns 1 to 70, evaluate modulo 256 (carry from high order bit ignored). For purposes of calculating the checksum, the value of columns 5 and 6 are defined to be zero. Adding together, modulo 256, all 8-bit bytes from column 1 to 70 (columns 5 and $6=0$ ), then adding the checksum, results in zero. | | 73 — 76 | Blank. | | 77 — 80 | Card sequence number, in decimal (right justified). | Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. | Alphanumeric Index, Table of Contents, Selection Guide | 1 | |--------------------------------------------------------|----| | Interchangeability Guide | 2 | | Glossary/Timing Conventions/Data Sheet Structure | 3 | | Dynamic RAM and Memory Support Devices | 4 | | | | | Dynamic RAM Modules | 5 | | EPROM Devices | 6 | | ROM Devices | 7 | | Static RAM and Memory Support Devices | 8 | | | | | Applications Information | 9 | | Logic Symbols | 10 | | Mechanical Data | 11 | #### ATTENTION These devices contain circuits to protect the inputs and outputs against damage due to high static voltages or electrostatic fields; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. Unused inputs must always be connected to an appropriate logic voltage level, preferably either supply voltage or ground. Additional information concerning the handling of ESD sensitive devices is available from Texas Instruments in a document entitled "Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies." Please contact Texas Instruments P.O. Box 401560 Dallas, Texas 75240 to obtain this brochure. TMS2114, TMS2114L . . . NL PACKAGE (TOP VIEW) ъБ₩ - Previously Called TMS4045/TMS40L45 - 1024 X 4 Organization - Single +5-V Supply - High Density 300-mil (7.62 mm) 18-Pin Package - Fully Static Operation (No Clocks, No Refresh, No Timing Strobe) - 4 Performance Ranges: | | ACCESS REA | AD OR WRITE | |-------------------------|------------|-------------| | • | TIME | CYCLE | | | (MAX) | (MIN) | | TMS2114-15, TMS2114L-15 | 150 ns | 150 ns | | TMS2114-20, TMS2114L-20 | 200 ns | 200 ns | | TMS2114-25, TMS2114L-25 | 250 ns | 250 ns | | TMS2114-45, TMS2114L-45 | 450 ns | 450 ns | - 400-mV Guaranteed DC Noise Immunity with Standard TTL Loads - No Pull-Up Resistors Required - Common I/O Capability - 3-State Outputs and Chip Select Control for OR-Tie Capability - Fan-Out to 2 Series 74, 1 Series 74S, or 8 Series 74LS TTL Loads - Low Power Dissipation # MAX (OPERATING) 4. 550 mW TMS2114. 550 mW TMS2114L 330 mW | | A6 🖺 | 1 U | 18 | Vcc | |--|------|-----|----|------------| | | A5 🗌 | 2 | 17 | Α7 | | | A4 [ | 3 | 16 | <b>8</b> A | | | A3 [ | 4 | 15 | A9 | | | A0 🗌 | 5 | 14 | 001 | | | A1 [ | 6 | 13 | DQ2 | | | A2 🗌 | 7 | 12 | DQ3 | | | ਙੁ⊏ | 8 | иħ | DQ4 | vss ∏g | PIN NOMENCLATURE | | | | | |------------------|------------------|--|--|--| | A0 - A9 | Addresses | | | | | DQ1 - DQ4 | Data In/Data Out | | | | | ริ | Chip Select | | | | | Vcc | + 5-V Supply | | | | | Vss | Ground | | | | | ₩ | Write Enable | | | | #### description This series of static random-access memories is organized as 1024 words of 4 bits each. Static design results in reducing overhead costs by elimination of refresh-clocking circuitry and by simplification of timing requirements. Because this series is fully static, chip select may be tied low to further simplify system timing. Output data is always available during a read cycle. All inputs and outputs are fully compatible with Series 74, 74S or 74LS TTL. No pull-up resistors are required. This 4K Static RAM series is manufactured using Tl's reliable N-channel silicon-gate technology to optimize the cost/performance relationship. The TMS2114/2114L series is offered in the 18-pin dual-in-line plastic (NL suffix) package designed for insertion in mounting-hole rows on 300-mil (7.62 mm) centers. The series is guaranteed for operation from 0°C to 70°C. # operation #### addresses (A0 - A9) The ten address inputs select one of the 1024 4-bit words in the RAM. The address inputs must be stable for the duration of a write cycle. The address inputs can be driven directly from standard Series 54/74 TTL with no external pull-up resistors. #### chip select (S) The chip-select terminal, which can be driven directly from standard TTL circuits, affects the data-in and data-out terminals. When chip select is at a logic low level, both terminals are enabled. When chip select is high, data-in is inhibited and data-out is in the floating or high-impedance state. #### write enable (W) The read or write mode is selected through the write enable terminal. A logic high selects the read mode; a logic low selects the write mode. $\overline{W}$ or $\overline{S}$ must be high when changing addresses to prevent erroneously writing data into a memory location. The $\overline{W}$ input can be driven directly from standard TTL circuits. #### data-in/data-out (DQ1 - DQ4) Data can be written into a selected device when the write enable input is low. The DQ terminal can be driven directly from standard TTL circuits. The three-state output buffer provides direct TTL compatibility with a fan-out of two Series 74 TTL gates, one Series 74S TTL gate, or eight Series 74LS TTL gates. The DQ terminals are in the high-impedance state when chip select (\$\overline{S}\$) is high or whenever a write operation is being performed. Data-out is the same polarity as data-in. # logic symbol<sup>†</sup> | | FUNCTION TABLE | | | | | | |---|----------------|-----------------|--|--|--|--| | S | DQ1 - DQ4 | MODE | | | | | | L | VALID DATA | WRITE | | | | | | L | DATA OUTPUT | READ | | | | | | н | H1-7 | DEVICE DISABLED | | | | | <sup>1</sup>This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. # absolute maximum ratings over operating free-air temperature (unless otherwise noted) t | Supply voltage, VCC (see Note 1) | V to 7 V | |-----------------------------------------|----------| | Input voltage (any input) (see Note 1)1 | V to 7 V | | Continuous power dissipation | 1 W | | Operating free-air temperature range | to 70°C | | Storage temperature range | to 150°C | Ħ NOTE 1: Voltage values are with respect to the ground material. #### recommended operating conditions 84 | PARAMETER | | TMS2114<br>TMS2114L | | | |-------------------------------------------|-----|---------------------|-----|----| | | MIN | NOM | MAX | l | | Supply voltage, VCC | 4.5 | 5 | 5.5 | V | | Supply voltage, VSS | | 0 | | ٧ | | High level input voltage, VIH | 2 | | 5.5 | V | | Low-level input voltage, VIL (see Note 2) | -1 | | 0.8 | ٧ | | Operating free-air temperature, TA | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minium, is used in this data sheet for logic voltage levels only. <sup>1</sup> Stresses beyond those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # В # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS | | MIM | TYP‡ | MAX | UNIT | |-----|-------------------------------------|------------------------------------------|-----------------------------|-----------------------|-----|------|-----|------| | Уон | High-level voltage | IOH = - 1 mA | V <sub>CC</sub> = MIN (op | erating) | 2.4 | | | ٧ | | VOL | Low-level voltage | I <sub>OL</sub> = 3,2 mA | V <sub>CC</sub> = MIN (op | erating) | | | 0,4 | ۷ | | ΪΙ | Input current | V <sub>I</sub> = 0 V to MAX | | | T- | | 10 | μА | | ¹oz | Off-state output current | Sat 2 V or<br>Wat 0.8 V | V <sub>O</sub> = 0 V to MAX | | | | ±10 | μΑ | | T | Europhy ourroad from V | lo = 0 mA, | TMS 2114 | V <sub>CC</sub> = MAX | | 90 | 100 | mA | | 'cc | Supply current from V <sub>CC</sub> | $T_A = 0^{\circ} C \text{ (worst case)}$ | TM\$ 2114L | V <sub>CC</sub> - MAX | | 50 | 60 | mA | | Ci | Input capacitance | V <sub>I</sub> = 0 V,<br>f = 1 MHz | - | | | | 8 | ρF | | Co | Output capacitance | V <sub>O</sub> = 0 V,<br>f = 1 MHz | | | | | 8 | ρF | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions, # timing requirements over recommended supply voltage range, $F_A = 0$ °C to 70 °C, 1 Series 74 TTL load, $C_L = 100$ pF | PARAMETER | | TMS2 | TMS2114-15 | | TMS2114-20 | | TM\$2114-25 | | TMS2114-45 | | |---------------------|-------------------------|------|------------|--------|------------|-------|-------------|------|------------|------| | | - ATTAINE FERT | TMS2 | 114L-15 | _TMS21 | 14L-20 | TMS21 | 14L-25 | TMS2 | 114L-45 | UNIT | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | ] | | fe(rd) | Read cycle time | 150 | | 200 | | 250 | | 450 | | ns | | t <sub>c(wt)</sub> | Write cycle time | 150 | | 200 | | 250 | | 450 | | FIS | | Tw(W) | Write pulse width | 80 | | 100 | | 100 | | 200 | | ns | | t <sub>su(A)</sub> | Address set up time | 0 | | 0 | " | 0 | | 0 | | ns | | t <sub>su</sub> (S) | Chip select set up time | \$D | | 100 | | 100 | | 200 | | ns | | t <sub>su</sub> (D) | Data set up time | 80 | | 100 | | 100 | | 200 | | ns | | th(D) | Date hold time | 0 | | 0 | | Ö | | 0 | | п\$ | | th(A) | Address hold time | 0 | | 0 | | 0 | | 20 | | nŝ | $<sup>^{\</sup>ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. # switching characteristics over recommended voltage range, $T_A = 0^{\circ}C$ to $70^{\circ}C$ , 1 Series 74 TTL load, $C_L = 100 \text{ pF}$ | PARAMETER | | TMS2114-15<br>TMS2114L-15 | | TMS2114-20<br>TMS2114L-20 | | TMS2114-25<br>TMS2114L-25 | | TMS2114-45<br>TMS2114L-45 | | UNIT | |--------------------|------------------------------------------------------------------|---------------------------|-----|---------------------------|-----|---------------------------|------|---------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | i | 150 | | 200 | | 250 | | 450 | ns . | | t <sub>a</sub> (S) | Access time from chip select<br>(or output enable) low | | 70 | | 85 | | 100 | | 120 | п\$ | | ta(W) | Access time from write enable high | <u> </u> | 70 | | 85 | | 100 | | 120 | пş | | tv(A) | Output data valid after address change | 20 | • | 20 | | 20 | | 20 | | rıs | | tdis(S) | Output disable time after chip select<br>(or output enable) high | | 50 | | 60 | | 60 | | 100 | пѕ | | tdis(W) | Output disable time after write enable low | | 50 | | 60 | | . 60 | | 100 | пş | # read cycle timing 1 All timing reference points are 0.8 V and 2.0 V on inputs and 0.6 V and 2.2 V on outputs (90% points). Input rise and fall times equal 10 nanoseconds. Twite enable is high for a read cycle. # read-write cycle timing ADDRESS, A VIL VIH VIL VIH VIL CHIP SELECT, S VIL VIL Tolicit (W) VALID VALID VALID VALID VALID VALID HI-Z VALID HI-Z VALID HI-Z VALID HI-Z VALID HI-Z VALID HI-Z # TYPICAL APPLICATION DATA Early write cycle avoids DQ conflicts by controlling the write time with $\overline{S}$ . On the diagram above, the write operation will be controlled by the leading edge of $\overline{S}$ , not $\overline{W}$ . Data can only be written when both $\overline{S}$ and $\overline{W}$ are low. Either $\overline{S}$ or $\overline{W}$ being high inhibits the write operation. To prevent erroneous data being written into the array, the addresses must be stable during the write cycle as defined by $t_{SU}(A)$ , $t_{W}(W)$ , and $t_{h}(A)$ . Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. - Fast Address to Match Valid Delay Two Speed Ranges: 45 ns, 55 ns - 512 X 9 Internal RAM - 300-Mil 24-Pin Ceramic Side Brazed Package - Max Power Dissipation: 660 mW - On-Chip Parity Generation and Checking - Parity Error Output/Force Parity Error Input - On-Chip Address/Data Comparator - Asynchronous, Single-Cycle Reset - Easily Expandable - Fully Static, TTL Compatible - Reliable SMOS (Scaled NMOS) Technology | TMS2150 | JDL PACKAGE | |---------|-------------| | ITOP | VIEW) | | RESET [ | ī | $\bigcup_{24}$ | D ∨cc | | |---------|----|----------------|------------|---| | A5 🗆 | 2 | 23 | [] A1 | | | A4 🗆 | 3 | 22 | D AO | | | A3 [ | 4 | 21 | Ď A8 | | | A2 [ | 5 | 20 | D A7 | | | D3 [ | 6 | 19 | _ A6 | | | D0[ | 7 | 18 | D 05 | | | D1 [ | 8 | 17 | D4 | | | D2 [ | 9 | 16 | D 07 | | | ₩□ | 10 | 15 | De | | | PE. | 11 | 14 | 🕽 мато | Н | | Vss⊟ | 12 | 13 | j <u>s</u> | | # description The 8-bit-slice cache address comparator consists of a high-speed 512 X 9 static RAM array, parity generator, and parity checker, and 9-bit high-speed comparator. It is fabricated using N-channel silicon gate technology for high speed and simple interface with MOS and bipolar TTL circuits. The cache address comparator is easily cascadable for wider tag addresses or deeper tag memories. Significant reductions in cache memory component count, board area, and power dissipation can be achieved with this device. When $\overline{S}$ is low and $\overline{W}$ is high, the cache address comparator compares the contents of the memory location addressed by AO-A8 with the data on DO-D7 plus generated parity. An equality is indicated by a high level on the MATCH output. A low-level output from $\overline{PE}$ signifies a parity error in the internal RAM data. $\overline{PE}$ is an N-channel open-drain output for casy OR-tieing. During a write cycle ( $\overline{S}$ and $\overline{W}$ low), data on DO-D7 plus generated even parity are written in the 9-bit memory location addressed by AO-A8. Also during write, a parity error may be forced by holding $\overline{PE}$ low. A RESET input is provided for initialization. When RESET goes low, all 512 X 9 RAM locations will be cleared and the MATCH output will be forced high. The cache address comparator operates from a single +5 V supply and is offered in a 24-pin 300-mil side brazed package. The device is fully TTL compatible and is guaranteed to operate from 0°C to 70°C. # 8 #### MATCH OUTPUT DESCRIPTION MATCH = $V_{OH}$ if: [A0-A8] = D0-D7 + parity, or: $\overline{RESET} = V_{II}$ . or: $\overline{S} = V_{|H_i}$ or: $\overline{W} = V_{IL}$ MATCH = $V_{OL}$ if: [A0-A8] $\neq$ D0-D7 + parity, with $\overline{\text{RESET}} = V_{1H}$ . $\vec{S} = V_{IL}$ , and $\vec{W} = V_{IH}$ # FUNCTION TABLE | оотги | Τ | FUNCTION | |----------|-----|-----------------| | MATCH PE | | DESCRIPTION | | L | | Parity Error | | L | • н | Not Equal | | Н | L. | Undefined Error | | Н | н | Equal | Where S - VIII W = VIH. RESET \* VIH # functional block diagram (positive logic) #### PIN FUNCTION AO-A8, Address Inputs DO-D7, Data Inputs RESET, Input S. Chip Select Input W, Write Control Input PE, Parity Error Input/Output MATCH, Output Vss Vcc #### DESCRIPTION Address 1 of 512-by-9-bit random-access memory locations. Compared with memory location addressed by AO-A8 when $\overline{W}=V_{III}$ and $\overline{S}=V_{IIL}$ . Provides input data to RAM when $\overline{W}=V_{IIL}$ and $\overline{S}=V_{IIL}$ . Asynchronously clears entire RAM array and forces MATCH high when $\overrightarrow{RESET} = V_{|L|}$ and $\overrightarrow{W} = V_{|L|}$ . Enables device when $\overline{S}=V_{IL}.$ Deselects device and forces MATCH high when $\overline{S}=V_{IH}.$ Writes D0-D7 + generated parity into RAM and forces MATCH high when $\overline{W}=V_{|L|}$ with $\overline{S}=V_{|L|}$ . Places selected device in compare mode if $\overline{W}=V_{|H|}$ . During write cycles $\overline{PE}$ can force a parity error into the 9-bit location specified by AO-A8 when $\overline{PE} = V_{IL}$ . For compare cycles, $\overline{PE} = V_{OL}$ indicates a parity error in the stored data. $\overline{PE}$ is an open-drain output so an external pull-up resistor is required. When MATCH $= V_{OH}$ during a compare cycle, D0-D7 + parity equal the contents of the 9-bit memory location addressed by A0-A8. 11 Circuit GND potential. +5 V circuit power supply. # absolute maximum ratings over operating free-air temperature range (unless otherwise specified) | Supply voltage range, VCC (see Note 1) | 1.5 V to 7 V | |----------------------------------------|----------------| | Input voltage range, any input | 1.5 V to 7 V | | Continuous power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | NOTE1: All voltage values are with respect to VSS. # recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |-------------------------------------------------------|-----|-----|-----|------| | Supply voltage, VCC | 4.5 | 5 | 5.5 | v | | High-level input voltage, VIII | 2 | | 6 | V | | Low-level input voltage, V <sub>IL</sub> (See Note 2) | -1 | | 0.8 | V | | Operating free-air temperature, TA | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positiva) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADANITED | | TEST COMPLETIONS | TMS2150-4 | | | TM\$2150-5 | | | | |----------------|------------------------------------|-------------------------------------------------|-----------|-----|-------|------------|-----|-------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | VoH(M) | MATCH high-level output voltage | I <sub>OH</sub> = -2 mA, V <sub>CC</sub> =4.5 V | 2,4 | | | 2.4 | | | ٧ | | VOL(M) | MATCH low-level output voltage | IOL = 4 mA, VCC = 4.5 V | | | 0.4 | | | 0.4 | V | | VOL(PE) | PE low-level output voltage | I <sub>OL</sub> =12 mA, V <sub>CC</sub> =4.5 V | | | 0.4 | | | 0.4 | V | | | Input current | V <sub>I</sub> =0 V to 5.5 V | | | 10 | | | 10 | μA | | IOL(PE) | PE output sink current | V <sub>OL</sub> =0.4 V, V <sub>CC</sub> =4.5 V | 12 | | | 12 | | | mA | | los | Short-circuit MATCH output current | V <sub>CC</sub> - 5.5 V, V <sub>O</sub> = GND | | | - 150 | | | - 150 | mA | | lcc1 | Supply current (operative) | RESET - VIH | | 95 | 135 | | 85 | 128 | mA | | lCC2 | Supply current (reset) | RESET = VIL | Γ | 115 | 145 | | 110 | 140 | mA | | Ci | Input capacitance | $V_1 = 0 V$ , $f = 1 MHz$ | | | 5 | | | 5 | ρF | | C <sub>o</sub> | Output capacitance | V0=0 V, f=1 MHz | | | 6 | | | 6 | рF | # ac test conditions | input pulse levels GND to | 3 V | |-----------------------------------|------| | Input rise and fall times | 5 ns | | Input timing reference levels | .5 V | | Output timing reference level | .5 V | | Output leading See Figures 1A and | d 1B | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | DADAMETED | TMS2150-4 | TMS2150-5 | UNIT | |-------------------|-------------------------------------------|-----------|-----------|------| | | PARAMETER | MIN MAX | MIN MAX | UNII | | t <sub>a(A)</sub> | Access time from address to MATCH | 45 | 55 | ทธ | | ta(A-P) | Access time from address to PE | 55 | 65 | ns | | ta(S) | Access time from S to MATCH | 25 | 35 | ns | | t <sub>p(D)</sub> | Propagation time, data inputs to MATCH | 35 | 45 | ns | | tp(R·MH) | Propagation time, RESET low to MATCH high | 30 | 40 | ns | | tp(S-MH) | Propagation time, S high to MATCH high | 30 | 40 | ns | | tp(W-MH) | Propagation time, W low to MATCH high | 25 | 35 | ns | | tp(W-PH) | Propagation time, W low to PE high | 25 | 35 | an | | tv(A) | MATCH valid time after change of address | 5 | 6 | пз | | tv(A-P) | PE valid time after change of address | 15 | 15 . | nş | # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | TMS2150-4 | TMS2150-5 | UNIT | |---------------------|---------------------------------------------------|-----------|-----------|------| | | PANAMETER | MIN MAX | MIN MAX | UNIT | | tc(W) | Write cycle time | 45 | 55 | ns | | to(rd) | Read cycle time | 45 | 55 | ns | | tw(RL) | Pulse duration, RESET low | 35 | 45 | ns | | tw(WL) | Pulse duration, W low | 30 | 35 | ns | | †su(A) | Address setup time before W low | 0 | 0 | ns | | t <sub>su(D)</sub> | Data setup time before W high | 25 | 30 | ns | | t <sub>su(P)</sub> | PE setup time before W high | 25 | 30 | กร | | †su(S) | Chip select setup time before W high | 25 | 35 | ns | | t <sub>su(AH)</sub> | RESET inactive setup time before first tag cycle | | 0 | ns | | th(A) | Address hold time after W high | | 5 | ns | | th(D) | Data hold time after $\overline{\mathbf{W}}$ high | 5 | 10 | ns | | th(P) | PE hold time after W high | 0 | 5 | ns | | th(S) | Chip select hold time after W high | 0 | 0 | ns | | †AVWH | Address valid to write enable | 45 | 50 | ns | R # PARAMETER MEASUREMENT INFORMATION FIGURE 1A - PE OUTPUT LOAD CIRCUIT FIGURE 1B-MATCH OUTPUT LOAD CIRCUIT # compare cycle timing NOTE: Input pulse levels are 0 V and 3 V, with rise and fall times of 5 ns. The timing reference levels on the input pulses are 0.8 V and 2.0 V. The timing reference level for output pulses is 1.5 V. See Figures 1A and 18 for output loading. 8 reset cycle timing NOTE: Input pulse levels are 0 V and 3 V, with rise and fall times of 5 ns. The timing reference levels on the input pulses are 0.8 V and 2.0 V. The timing reference level for output pulses is 1.5 V. See Figures 1A and 18 for output loading. Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible, . NL PACKAGE 8 | • | ZK X & Urganization, Common I/O | TMS4018 NL PA | |---|---------------------------------------|---------------| | • | Single +5-V Supply | (TOP VIEW) | | • | Fully Static Operation (No Clocks, No | A7 1 1 124 1 | - Refresh) JEDEC Standard Pinout - 24-Pin 600 MII (15.2 mm) Package Configuration - Plug-in Compatible with 16K 5 V EPROMs - 8-Bit Output for Use in Microprocessor-Based Systems - 3-State Outputs with \$\vec{S}\$ for OR-ties - G Eliminates Need for External Bus Buffers - All Inputs and Outputs Fully TTL Compatible - Fanout to Series 74, Series 74S or Series 74LS TTL Loads - N-Channel Silicon-Gate Technology - Power Dissipation Under 385 mW Max - Guaranteed dc Noise Immunity of 400 mV with Standard TTL Loads - 4 Performance Ranges: # ACCESS TIME (MAX) | TMS4016-12 | 120 ns | |------------|--------| | TMS4016-15 | 150 ns | | TMS4016-20 | 200 ns | | TMS4016-25 | 250 ns | | A7 🗆 | ī | <b>U24</b> | ۵ovط | |-------|-----|------------|--------------| | A6 ☐ | 2 | 23 | <u></u> | | A5[ | 3 | 22 | D A9 | | A4[ | 4 | 21 | ∏₩ | | A3[ | 5 | 20 | <u></u> □ ਫ | | A2 | 6 | 19 | DA10 | | A1 🗆 | 7 | 18 | □ŝ | | A0[ | 8 | 17 | Врав | | DQ1[ | 9 | 16 | <u>□</u> DΩ7 | | DO2[ | 10 | 15 | DQ6 | | ₽03[] | 11 | 14 | Dogs | | Vec | 112 | 13: | | | PIN NOMENCLATURE | | | | | | | |------------------|------------------|--|--|--|--|--| | A0 - A10 | Addresses | | | | | | | DQ1 - DQ8 | Data In/Data Out | | | | | | | G | Output Enable | | | | | | | <u>ত্</u> | Chip Select | | | | | | | v <sub>cc</sub> | +5-V Supply | | | | | | | Vss | Ground | | | | | | | ₩ | Write Enable | | | | | | # description The TMS4016 static random-access memory is organized as 2048 words of 8 bits each. Fabricated using proven N-channel, silicon-gate MOS technology, the TMS4016 operates at high speeds and draws less power per bit than 4K static RAMs. It is fully compatible with Series 74, 74S, or 74LS TTL. Its static design means that no refresh clocking circuitry is needed and timing requirements are simplified. Access time is equal to cycle time. A chip select control is provided for controlling the flow of data-in and data-out and an output enable function is included in order to eliminate the need for external bus buffers. Of special importance is that the TMS4016 static RAM has the same standardized pinout as TI's compatible EPROM family. This, along with other compatible features, makes the TMS4016 plug-in compatible with the TMS2516 (or other 16K 5 V EPROMs). Minimal, if any modifications are needed. This allows the microprocessor system designer complete flexibility in partitioning his memory board between read/write and non-volatile storage. The TMS4016 is offered in the plastic (NL suffix) 24-pin duel-in-line package designed for insertion in mounting hole rows on 600-mil (15.2 mm) centers. It is guaranteed for operation from 0°C to 70°C. #### operation #### addressas (AO - A10) The eleven address inputs select one of the 2048 8-bit words in the RAM. The address-inputs must be stable for the duration of a write cycle. The address inputs can be driven directly from standard Series 54/74 TTL with no external pull-up resistors. # output enable (G) The output enable terminal, which can be driven directly from standard TTL circuits, affects only the data-out terminals. When output enable is at a logic high level, the output terminals are disabled to the high-impedance state. Output enable provides greater output control flexibility, simplifying data bus design. # chip select (S) The chip-select terminal, which can be driven directly from standard TTL circuits, affects the data-in/data-out terminals. When chip select and output enable are at a logic low level, the D/Q terminals are enabled. When chip select is high, the D/Q terminals are in the floating or high-impedance state and the input is inhibited. # write enable (W) The read or write mode is selected through the write enable terminal. A logic high selects the read mode; a logic low selects the write mode. $\overline{W}$ must be high when changing addresses to provent erroneously writing data into a memory location. The $\overline{W}$ input can be driven directly from standard TTL circuits. #### data-in/data-out (DQ1 - DQ8) Data can be written into a selected device when the write enable input is low. The D/Q terminal can be driven directly from standard TTL circuits. The three-state output buffer provides direct TTL compatibility with a fan-out of one Series 74 TTL gate, one Series 74S TTL gate, or five Series 74LS TTL gates. The D/Q terminals are in the high impedance state when chip select $(\overline{S})$ is high, output enable $(\overline{G})$ is high, or whenever a write operation is being performed. Data-out is the same polarity as data-in. # logic symbol<sup>†</sup> #### **FUNCTION TABLE** | W | s | G | DQ1-DQ8 | MODE | |---------------|---|---|-------------|-----------------| | L | L | Х | VALID DATA | WRITE | | H | Ļ | L | DATA OUTPUT | READ | | X | Н | × | HI-Z | DEVICE DISABLED | | Н | Ł | н | H1-Z | OUTPUT DISABLED | | $\overline{}$ | | | <del></del> | | † This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, VCC (see Note 1) | | |----------------------------------------|---------------| | Input voltage (any input) [see Note 1] | −1 V to 7 V | | Continuous power dissipation | | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | 55°C to 150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute maximum-rated conditions for extended periods may effect device reliability. NOTE 1: Voltage values are with respect to the VSS terminal. ### recommended operating conditions | PARAMETER PARAMETER | MI | N. | NOM | MAX | UNIT | |-------------------------------------------|-------------|-----|-----|-----|------| | Supply voltage, V <sub>CC</sub> | 4. | 5 | 5 | 5.5 | V | | Supply voltage, VSS | | | 0 | | V | | High-level input voltage, VIH | | 2 | | 5.5 | ٧ | | Low-level input voltage, VIL (see Note 2) | <del></del> | 1 | | 0.8 | ٧ | | Operating free-air temperature, TA | | C C | | 70 | ٩C | NOTE 2: The algebraic convention, where the more negative fless positive) limit is designated as minimum, is used in this date sites to logic voltage levals only. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONU | OFFICIAS | MIN | TYP | MAX | UNIT | |----------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-----|-----|------| | Vон | High level voltage | J <sub>OH</sub> = −1 mA, | V <sub>CC</sub> =4.5 V | 2.4 | | | | | VOL | Low level voltage | I <sub>OL</sub> = 2.1 mA, | V <sub>CC</sub> = 4.5 V | | | 0.4 | ٧ | | 4 | Input current | Vj=0 V to 5.5 V | | | | 10 | μΑ | | loz | Off-state output current | \$ or \$\overline{\mathbf{G}}\$ at 2 \mathbf{V} or \$\overline{\mathbf{W}}\$ at 0.8 \\ \mathbf{V}_{\overline{\mathbf{O}}} = 0 \mathbf{V}\$ to 5.5 \mathbf{V}\$ | 3 V, | | | 10 | μA | | lcc | Supply current from V <sub>CC</sub> | I <sub>O</sub> = 0 mA,<br>T <sub>A</sub> = 0 °C (worst case) | V <sub>CC</sub> =5.5 V, | | 40 | 70 | πΑ | | c <sub>i</sub> | Input capacitance | V <sub>1</sub> =0 V, | f≃1 MHz | | | 8 | _ρF | | Co | Output capacitance | V <sub>O</sub> = 0 V. | f=1 MHz | | | 12 | pF | $<sup>^{\</sup>dagger}AN$ typical values are at $V_{CC}$ =5 V, $T_{A}$ = 25 °C. # timing requirements over recommended supply voltage range and operating free-air temperature range | | DADAMETER | | TMS4016-15 | TMS4016-20 | TM\$4016-25 | UNIT | |---------------------|------------------------|---------|------------|------------|-------------|------| | PARAMETER | | MIN MAX | MIN MAX | MIN MAX | MIN MAX | | | tc(rd) | Read cycle time | 120 | 150 | 200 | 250 | ŲŽ | | <sup>L</sup> c(wr) | Write cycle time | 120 | 150 | 200 | 250 | ЛS | | tw(W) | Write pulse width | 60 | 80 | 100 | 120 | ns | | ₹ <sub>SU</sub> (A) | Address setup time | 20 | 20 | 20 | 20 | ns | | t <sub>su</sub> (S) | Chip select setup time | 60 | 80 | 100 | 120 | ns | | t <sub>su</sub> (D) | Data setup time | 50 | 60 | 80 | 100 | nş | | ħ(A) | Address hold time | 0 | 0 | 0 | 0 | ns | | (h(D) | Data hold time | 5 | 10 | 10 | 10 | ns | # switching characteristics over recommended voltage range, $T_A = 0^{\circ}C$ to $70^{\circ}C$ with output loading of Figure 1 (see notes 3 and 4) | BADAMETED | | TMS40 | TMS4016-12 TMS4016- | | 016-15 | 5 TMS4016-20 | | TM\$4016-25 | | UNIT | |---------------------|----------------------------------------------|-------|---------------------|-----|--------|--------------|-----|-------------|-----|------| | | PARAMETER | MIN | мАх | MIN | MAX | MIN | MAX | MIN | MAX | וואט | | ta(A) | Access time from address | | 120 | | 150 | | 200 | | 250 | πs | | ta(S) | Access time from chip select low | | 60 | | 75 | | 100 | | 120 | ПS | | ta(G) | Access time from output enable low | | 50 | | 60 | | 80 | | 100 | ns | | tv(A) | Output data valid after address change | 10 | | 15 | | 15 | - | 15 | | пз | | <sup>t</sup> dis(S) | Output disable time after chip select high | - | 40 | | 50 | | 60 | | 80 | пş | | <sup>†</sup> dis(G) | Output disable time after output enable high | | 40 | | 50 | | 60 | i - | BO | ns | | tdis(W) | Output disable time after write enable low | | 50 | | 60 | | 60 | | 80 | пş | | ten(S) | Output enable time after chip select low | 5 | | 5 | | 10 | | 10 | | ns. | | ten(G) | Output enable time after output enable low | 5 | | 5 | | 10 | | 10 | | rıs | | t <sub>en</sub> (W) | Output enable time after write enable high | 5 | | 5 | | 10 | | 10 | | na . | NOTES: 3. $C_L = 100 \text{ pF for all measurements except } t_{dis(W)}$ and $t_{an(W)}$ . CL = 5 pF for t<sub>dis(W)</sub> and t<sub>en(W)</sub>. 4. t<sub>dis</sub> and t<sub>en</sub> parameters are sampled and not 100% tested. # PARAMETER MEASUREMENT INFORMATION FIGURE 1 - OUTPUT LOAD # timing waveform of read cycle (see note 5) All timing reference points are 0.8 V and 2.0 V on inputs and 0.6 V and 2.2 V on outputs (90% points). Input rise and fall times equal 10 ns. NOTE 5: $\overline{\mathbf{W}}$ is high for Read Cycle. # timing waveform of write cycle no. 1 (see note 6) timing waveform of write cycle no. 2 (see notes 6 and 11) All timing reference points are 0.8 V and 2.0 V on inputs and 0.6 V and 2.2 V on outputs (90% points), input rise and fall times equal 10 nanoseconds. - NOTES: 6. $\overline{W}$ must be high during all address transitions. - 7. A write occurs during the overlap of a low \$\overline{5}\$ and a low \$\overline{W}\$. - 8. $t_{h(A)}$ is measured from the earlier of $\overline{S}$ or $\overline{W}$ going high to the end of the write cycle. - 9. During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. - 10. If the \$\overline{8}\$ low transition occurs simultaneously with the \$\overline{W}\$ low transitions or after the \$\overline{W}\$ transition, output remains in a high impedance state. - 11. $\overline{G}$ is continuously low $(\overline{G} Y_{||})$ . - 12. If S is low during this period, I/O pins are in the output state. Data input signals of opposite phase to the outputs must not be applied. - 13. Transition is measured ±200 mV from steady-state voltage. - 14. If the \$\overline{5}\$ low transition occurs before the \$\widetilde{W}\$ low transition, then the data input signals of opposite phase to the outputs must not be applied for the duration of t<sub>dist(W)</sub> after the \$\widetilde{W}\$ low transition. Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. - High Density 300-mil (7.62 mm) 18-Pin Package - Fully Static Operation (No Clocks, No Refresh, No Timing Strobe) - 4 Performance Ranges: | | <b>ACCESS READ</b> | OR WRITE | |---------------------------|--------------------|----------| | | TIME | CYCLE | | | (MAX) | (MIN) | | TMS4044-12, TMS40L44-12 | 120 ns | 120 ns | | TMS4044-20, TMS40L44-20 | 200 ns | 200 ns | | TM\$4044-25, TM\$40L44-25 | 250 ns | 250 ns | | TMS4044-45, TMS40L44-45 | 450 ns | 450 ns | - 400-mV Guaranteed DC Noise Immunity with Standard TTL Loads – No Pull-Up Resistors Required - Common I/O Capability - 3-State Outputs and Chip Select Control for OR-Tie Capability - Fan-Out to 2 Series 74, 1 Series 74S, or 8 Series 74LS TTL Loads - Low Power Dissipation | | MAX<br>(OPERATING) | MAX<br>(STANDBY) | |-----------|--------------------|------------------| | TMS4044 | 303 mW | 84 mW | | TM\$40L44 | 220 mW | 60 mW | # TMS4044/TMS40L44 . . . NL PACKAGE (TOP VIEW) | A0 🗆 | 1 | U18 | ∐ ∨cc | |---------------------|---|-----|-------| | A1 | 2 | 17 | A6 | | A2 🗀 | 3 | 16 | □ A7 | | A3 🗌 | 4 | 15 | BA [ | | A4 🗌 | 5 | 14 | A9 | | A5 🗌 | 6 | 13 | _ A10 | | ۵□ | 7 | 12 | A11 | | ₩□ | В | 11 | Do. | | v <sub>\$\$</sub> 🗆 | 9 | 10 | ]§ | | PIN NOMENCLATURE | | | | | | |------------------|--------------|--|--|--|--| | A0 - A11 | Addresses | | | | | | D | Data in | | | | | | a | Data Out | | | | | | ŝ | Chip Select | | | | | | Vcc | + 5-V Supply | | | | | | V <sub>SS</sub> | Ground | | | | | | ₩ | Write Enable | | | | | #### description This series of static random-access memories is organized as 4096 words of 1 bit. Static design results in reduced overhead costs by elimination of refresh-clocking circuitry and by simplification of timing requirements. Because this series is fully static, chip select may be tied low to further simplify system timing. Output data is always available during a read cycle. All inputs and outputs are fully compatible with Series 74, 74S or 74LS TTL. No pull-up resistors are required. This 4K Static RAM series is manufactured using TI's reliable N-channel silicon-gate technology to optimize the cost/performance relationship. All versions are characterized to retain data at $V_{CC} = 2.4 \text{ V}$ to reduce power dissipation. The TMS4044/40L44 series is offered in the 18-pin dual-in-line plastic (NL suffix) packages designed for insertion in mounting-hole rows on 300-mil (7.62 mm) centers. The series is guaranteed for operation from 0°C to 70°C. Copyright @ 1982 by Texas Instruments Incorporated #### operation #### addresses (AO-A11) The twelve address inputs select one of the 4096 storage locations in the RAM. The address inputs must be stable for the duration of a write cycle. The address inputs can be driven directly from standard Series 54/74 TTL with no external pull-up resistors. ### chip select (S) The chip-select terminal, which can be driven directly from standard TTL circuits, affects the data-in and data-out terminals. When chip select is at a logic low level, both terminals are enabled. When chip select is high, data-in is inhibited and data-out is in the floating or high-impedance state. # write enable (W) The read or write mode is selected through the write enable terminal, A logic high selects the read mode; a logic low selects the write mode. $\overline{W}$ must be high when changing addresses to prevent erroneously writing data into a memory location. The $\overline{W}$ input can be driven directly from standard TTL circuits. #### data-in (D) Data can be written into a selected device when the write enable input is low. The data-in terminal can be driven directly from standard TTL circuits. #### data-out (Q) The three-state output buffer provides direct TTL compatibility with a fan-out of two Series 74 TTL gates, one Series 74S TTL gate, or eight Series 74LS TTL gates. The output is in the high-impedance state when chip select (\$\overline{S}\$) is high or whenever a write operation is being performed, facilitating device operation in common I/O systems. Data-out is the same polarity as data-in. #### standby operation The standby mode, which will retain data while reducing power consumption, is attained by reducing the V<sub>CC</sub> supply from 5 volts to 2.4 volts. When reducing supply voltage during the standby mode, S and W must be high to retain data. The V<sub>CC</sub> transition rate should not exceed 26 mV/ms. During standby operation, data can not be read or written into the memory. When resuming normal operation, five cycle times must be allowed after normal supplies are returned for the memory to resume steady state operation conditions. # logic symbol† #### FUNCTION TABLE | INPUTS | OUTPUT | MODE | |--------|----------|-----------------| | ŝ₩ | a | MODE | | нх | HI-Z | DEVICE DISABLED | | LL | HI-Z | WRITE | | L H | DATA OUT | READ | †This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. # absolute maximum ratings over operating free-air temperature (unless otherwise noted) † | Supply voltage, VCC (see Note 1) | 0.5 V to 7 V | |----------------------------------------|----------------------| | Input voltage (any input) (see Note 1) | , , , $$ –1 V to 7 V | | Continuous power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | - 55°C to 150°C | NOTE 1: Voltage values are with respect to the ground terminal. # recommended operating conditions | | PARAMETER | | MIN | NOM MAX | UNIT | |-----------------------------------------------------------------------------------|------------------|-----------|-----|---------|------| | _· | TM\$4044-12 | Operating | 4.5 | 5 5.5 | | | | TMS40L44-12 | Standby | 2.4 | 5.5 | 1 | | | TMS4044-20 | Operating | 4.5 | 5.5 | 1 | | Supply voltage, V <sub>CC</sub> TMS40L44-20 TMS4044-25 TMS40L44-25 TMS40L44-45 | Standby | 2.4 | 5.5 | l v | | | | | Operating | 4.5 | 5.5 | ] | | | | Standby | 2.4 | 5.5 | | | | TMS4044-45 | Operating | 4.5 | 5.5 | 1 | | Supply voltage, VSS | . <u></u> | <u> </u> | | 0 | V | | High-level input voltage, V <sub>IH</sub> | | | 2 | 5.5 | ٧ | | Low-level input voltage, V <sub>IL</sub> (s | ee Note 2) | | -1 | 0.8 | ٧ | | Operating free-air temperature | , T <sub>A</sub> | | 0 | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. <sup>1</sup> Stresses beyond those listed under "Absolute Maximum Retings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # electrical characteristics over recommended operating free-air temperature ranges (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS | | MIN | түр↑ | MAX | UNIT | |----------------|---------------------------|------------------------------------|-----------------------------|------------------------|-----|------|-----|------| | Vон | High-level output voltage | I <sub>OH</sub> = -1.0 mA | V <sub>CC</sub> =4.5 V | | 2.4 | | | V | | VOL | Low-level output voltage | IOL=3.2 mA | V <sub>CC</sub> =4.5 V | | | | 0.4 | V | | 11 | Input current | V <sub>I</sub> = 0 V to 5.5 V | | | | | 10 | μΑ | | OZ | Off-state output current | Sat 2 V or<br>Wat 0.8 V | V <sub>O</sub> = 0 V to 5.8 | 5· <b>V</b> | | | ±10 | μА | | | | | 711010111 | V <sub>CC</sub> =MAX | Ţ | 25 | 40 | | | | | | TMS40L44 | V <sub>CC</sub> =2.4 V | | 15 | 25 | [ | | | | 10=0 mA | TMS4044-12 | V <sub>CC</sub> =MAX | | 50 | 55 | | | cc | Supply current from VCC | T <sub>A</sub> = 0 °C (worst case) | TMS4044-20<br>TMS4044-25 | V <sub>CC</sub> =2.4 V | | 25 | 35 | mA | | | | | TMS4044-45 | V <sub>CC</sub> =MAX | | 50 | 55 | | | c <sub>i</sub> | Input capacitance | V <sub>I</sub> =0 V,<br>f=1 MHz | | | | | 8 | pF | | Co | Output capacitance | V <sub>0</sub> = 0 V,<br>f = 1 MHz | | | | | 8 | pF | <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{CC} = 5 \text{ V, T}_{A} = 26 \text{ °C}$ . # timing requirements over recommended supply voltage range, Ta = 0 °C to 70 °C, 1 Series 74 TTL load, $C_L = 100~pF$ | PAHAMETER | | TM54044-12<br>TM540L44-12 | | TM\$4044-20<br>TM\$40144-20 | | TMS4044-25<br>TMS40L44-25 | | TMS4044-45 | | UNIT | |--------------------|-------------------------------|---------------------------|-----|-----------------------------|-----|---------------------------|-----|------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | tc(rd) | Read cycle time | 120 | | 200 | | 250 | | 450 | | us | | te(wr) | Write cycle time | 120 | | 200 | | 250 | | 450 | | п\$ | | ³∨(W) | Address valid to end of write | 110 | | 180 | | 230 | | 230 | | пs | | tw(W) | Write pulse width | 60 | | 50 | | 75 | | 200 | | ns | | tsu(A) | Address set up time | 0 | | 0 | | 0 | | 0 | | an | | tsu(S) | Chip select set up time | 60 | | 60 | | 75 | | 200 | | ns | | t <sub>su(D)</sub> | Data set up time | 50 | • | 60 | | 75 | | 200 | | an | | <sup>ፒ</sup> h(D) | Data hold time | 0 | | 0 | | 0 | | 0 | | ns | | †h(A) | Address hold time | 0 | | 0 | | 0 | | 0 | | ns | # switching characteristics over recommended voltage range, $T_A = 0$ °C to 70 °C, 1 Series 74 TTL load, $C_L = 100$ pF | | | TM\$4 | 044-12 | TM\$4 | 044-20 | TM\$4 | 044-25 | TMS4 | 044-45 | | |-------------------|--------------------------------------------|-------|-------------|-------|-------------|-------|-------------|------|-------------|----| | PARAMETER | | TMS40 | TMS40L44-12 | | TMS40L44-20 | | TMS40L44-25 | | TMS40L44-45 | | | | • | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | 1 | 120 | | 200 | | 250 | 1 | 450 | ns | | ta(S) | Access time from chip select low | 7 | 70 | | 70 | | 100 | | 100 | пŝ | | ta(W)_ | Access time from write enable high | | 70 | | 70 | | 100 | | 100 | ns | | t <sub>v(A)</sub> | Output data valid after address change | 20 | | 20 | | 20 | | 20 | | ns | | tdis(S) | Output disable time after chip select high | | 50 | | 60 | , | 60 | | 80 | nş | | tdis(W) | Output disable time after write enable low | | 50 | ĺ . | 60 | | 60 | Ι | 80 | ns | # read cycle timing [see Note 3] All timing reference points are 0.8 V and 2.0 V on inputs and 0.6 V and 2.2 V on outputs (90% points). Input rise and fall times = 10 ns. NOTE 3. Write enable is high for a read cycle. # read-write cycle timing Texes Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. - 2K X 8 Organization, Common I/O. - Single +5-V Supply - Fully Static Operation (No Clocks, No Refresh) - JEDEC Standard Pinout - 24-Pin 600-Mil (15,2 mm) Package Configuration - Pin Compatible with TMS2516, TMS4016, MB8416, HM6116, and TC5517 - 8-Bit Output for Use in Microprocessor-Based Systems - 3-State Outputs with E for OR-ties - All Inputs and Outputs Fully TTL Compatible - Fanout to One Series 54S/74S, Five Series 54LS/74LS or Twenty Series 54ALS/74ALS TTL Loads - Complementary Silicon Gate MOS Technology with a Six Transistor Memory Cell - Power Dissipation: - Operating 150 mW Typical - Standby 5 mW Typical - Data Retention 50 gW Typical Performance Ranges: ACCESS TIME (MAX) SMJ5517-15 150 ns SMJ5517-20 200 ns #### description The SMJ5517 static random-access memory is organized as 2048 words of B-bits each. Fabricated using complementary silicon-gate MOS technology, the SMJ5517 operates at high speed and uses less power than conventional NMOS 2K ×8 static RAMs. It is fully compatible with Series 54/74, Series 548/74S, or 54LS/74LS TTL. Its static design means that no refresh clocking circuitry is needed and timing requirements are simplified. Access time is equal to cycle time. A chip-enable control is provided for controlling the flow of data-in and data-out and another output enable function is included to allow faster access time. SMJ5517 ... JD PACKAGE<sup>†</sup> SMJ5617 . . . FG PACKAGE (TOP VIEW) | PIN NOMENCLATURE | | | | | |------------------|------------------------|--|--|--| | A0-A10 | Address | | | | | DQ1-DQ8 | Data In/Data Out | | | | | Ē | Chip Enable/Power Down | | | | | G | Output Enable | | | | | VCC | +5-V Supply | | | | | VSS | Ground | | | | | w | Write Enable | | | | The SMJ5517 static RAM has the same standard pinout as Tl's compatible 16K SRAMs, and EPROMs. This makes the SMJ5517 plug-in compatible with the '4016 and the '2516. Few modifications, if any, are needed for other 16K <sup>1</sup> Low cost J package available soon. 5-V SRAM or EPROM. This allows the microprocessor system designer complete flexibility in partitioning his memory board between read/write and nonvolatile storage. Of special importance is the data retention feature of the SMJ5517, as long as VCC $\geq$ 2 V, the device retains data indefinitely. The SMJ5517 is offered in a 24-pin dual-in-line ceramic sidebraze package (JD suffix) and in a 32-pad leadless ceramic chip carrier (FG). The JD package is designed for insertion in mounting-hole rows on 600-mil (15,2 mm) centers, whereas the FG package is intended for surface mounting on solder pads on 0.050-inch (1,27 mm) centers. The FG package offers a three layer rectangular chip carrier with dimensions 0.450 × 0.550 × 0.100 (11.43 × 13,97 × 2,54). ### operation ### addresses (A0-A10) The eleven address inputs select one of the 2048 8-bit words in the RAM. The address-inputs must be stable for the duration of a write cycle. ### chip enable/power down (E) The chip enable/power down terminal affects the data-in and data-out terminals and the internal functioning of the chip itself. Whenever the chip enable/power down is low (enabled), the device is operational, input and output terminals are enabled, and data can be read or written. When the chip enable/power down terminal is high (disabled), the device is deselected and put into a reduced-power standby mode. Data is retained during standby. ### output enable (G) The output-enable terminal affects only the data-out terminals. When output enable is at a logic high level, the output terminals are disabled to the high-impedance state. Output enable provides greater output control flexibility, simplifying data bus design. #### write enable (W) The read or write mode is selected through the write-enable terminal. A logic high selects the read mode; a logic low selects the write mode. W must be high when changing addresses to prevent erroneously writing data into a memory location. ### data-in/data-out (DQ1-DQ8) Data can be written into a selected device when the write-enable input is low. The three-state output buffer provides direct TTL compatibility with a fan-out of one Series 54S/74S, five Series 54LS/74LS, or twenty Series 54ALS/74ALS TTL loads. The D/Q terminals are in the high-impedance state when output enable $(\overline{G})$ is high, chip enable $(\overline{E})$ is high, or whenever a write operation is being performed. Data-out is the same polarity as data-in. 1F # functional block diagram 8 # logic symbol<sup>†</sup> #### **FUNCTION TABLE** | W | Ē | Ğ | DQ1-DQ8 | MODE | |---|---|----|-------------|-----------------| | L | Ĺ | X | VALID DATA | WRITE | | Н | L | Ļ | DATA OUTPUT | READ | | × | H | ×. | HI-Z | POWER DOWN | | Н | L | н | HI-Z | OUTPUT DISABLED | † This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 10-1. # absolute maximum ratings over operating case temperature range (unless otherwise noted) † | Supply voltage, VCC (see Note 1) | −0.5 V to 7 V | |----------------------------------------|----------------| | Input voltage (any input) (see Note 1) | 1 V to 7 V | | Continuous power dissipation | 1 W | | Operating case temperature range | -55°C to 125°C | | Storage temperature range | -55°C to 150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Voltage values are with respect to the VSS terminal. # recommended operating conditions | PARAMETER | Mü | NOM N | MAX | UNIT | |-------------------------------------------------------|-----|-------|--------|------| | Supply voltage, V <sub>CC</sub> | 4. | 5 5 | 5.5 | v | | Supply voltage, VSS | | —- | , — | V | | High-level input voltage, VIH | 2, | 2 V | CC-0.2 | ٧ | | Low-level input voltage, V <sub>IL</sub> (see Note 2) | VSS | -0.2 | 0.8 | V | | Operating case temperature, TC | -5 | 5 | 125 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETE | я | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------|-------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|-----|-----|-----|------| | Voн | High-level outpu | t voltage | I <sub>OH</sub> = -2 mA | 2.4 | | | ^ | | VOL | Low-level output | l voltage | IOL = 2 mA | | | 0.4 | ٧ | | Ц | Input current All inputs except DQ1-DQ8 DQ1-DQ8 inputs only | V <sub>I</sub> = 0 V to 5.5 V,<br>V <sub>CC</sub> = 5.5 V | -1 | | 1 | μА | | | | | | -5 | | 5 | μА | | | ICC1 | Operating supply | current from VCC | V <sub>CC</sub> = 5.5 V. | | 30 | 90 | mΑ | | ICC2 | Standby supply | current from VCC | $I_{O} = 0$ , $\overline{E} = V_{IH} MIN$ | | | 5 | mA | | Іссз | Data retention s | upply current from VCC | E = V <sub>CC</sub> -0.2 V | | | 100 | μA | | VCC(DR) | V <sub>CC</sub> required for | r data retention | E = V <sub>CC(DR)</sub> -0.2 V | 2 | | 5.5 | ν | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> $\simeq$ 5 V, T<sub>C</sub> $\simeq$ 25°C. # timing requirements over recommended supply voltage range and operating case temperature range † | | PARALIETED. | SMJ5517-15 | SMJ5517-20 | | |----------------------|------------------------------------|------------|------------|------| | PARAMETER | | MIN MAX | MIN MAX | דואט | | tc(rd) | Read cycle time | 150 | 200 | ns | | t <sub>c(W)</sub> | Write cycle time | 150 | 200 | กร | | tw(W)_ | Write pulse duration | 90 | 120 | กร | | tsu(A) | Address setup time | 10 | 10 | ns | | t <sub>su(E)</sub> _ | Chip enable setup time | 90 | 120 | กร | | t <sub>su(D)</sub> | Data setup time | 50 | 70 | ns | | th(A) | Address hold time | 10 | 10 | กร | | <sup>†</sup> h(D) | Data hold time | 10 | 10 | ns | | tAVWH | Address valid to write enable high | 100 | 130 | пв | <sup>&</sup>lt;sup>†</sup> AC test conditions: input pulse levels: 0.8 V and 2.2 V loput rise and fall times: $t_f = t_f = 5$ ns input and output timing reference levels: 0.8 v and 2.2 V Output load: 1 TTL gate, CL = 100 pF # switching characteristics over recommended supply voltage range and operating case temperature range † | • | DADAMETER | SMJ5517-15 | SMJ5517-20 | | |---------------------|----------------------------------------------|------------|------------|------| | PARAMETER | | MIN MAX | MIN MAX | UNIT | | ta(A) | Access time from address | 150_ | 200 | ns | | t <sub>a(E)</sub> | Access time from chip enable low | 150_ | 200 | ns | | ta(G) | Access time from output enable low | 60 | 70 | ns | | t <sub>V</sub> (A) | Output data valid after address change | 10 | 10 | _ ns | | _tdis(E) _ | Output disable time after chip enable high | 50 | 60 | ns | | tdis(G) | Output disable time after output enable high | 50 | 60 | ns | | <sup>t</sup> dis(W) | Output disable time after write enable low | 50 | 50 | ns | | t <sub>en(E)</sub> | Output enable time after chip anable low | 0 | 0 | пş | | ten(G) | Output enable time after output enable low | 0 | 0_ | ns | | ten(W) | Output enable time after write enable high | 0 | 0 | ns | <sup>†</sup> AC test conditions: Input pulse levels: 0.8 V and 2.2 V Input rise and fall times; $t_{\Gamma} = t_{\Gamma} = 5 \text{ ns}$ Input and output timing reference levels; 0.8 V and 2.2 V Output load: 1 TTL gate, CL = 100 pF # capacitance over recommended supply voltage and operating case temperature ranges, $f = 1 \text{ MHz}^{\dagger}$ | | PARAMETER | TEST CONDITIONS | TYP‡ | MAX | UNIT | |----|--------------------|---------------------------------|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0 V, f = 1 MHz | 5 | 10 | pF | | Co | Output capacitance | V <sub>O</sub> = 0 V, f = 1 MHz | 5 | 10 | pF | $<sup>^{\</sup>dagger}$ Capacitance measurements are made on a sample basis only. $<sup>^{\</sup>ddagger}$ Typical values are TC = 25 °C and nominal voltages. # PARAMETER MEASUREMENT INFORMATION FIGURE 1 - EQUIVALENT LOAD CIRCUIT timing waveform of read cycle (see note 3) All timing reference points are 0.8 V and 2.2 V. NOTE 3: $\overline{W}$ is high for Read Cycle, # timing waveform of write cycle no. 1 (see note 4) timing waveform of write cycle no. 2 (see notes 4 and 9) All timing reference points are 0.8 V and 2.2 V. - 4. W must be high during all address transitions. - A write occurs during the overlap of a low E and a low W. th(A) is measured from the earlier of E or W going high to the end of the write cycls. - 7. During this period, I/O plns are in the output state so that the input signels of opposite phase to the outputs must not be applied. If the E low transition occurs simultaneously with the W low transitions or after the W transition, output remains in a high impedance state. - 9. $\overline{G}$ is continuously low $(\overline{G} = V_{IL})$ . - 10. If E is low during this period, 1/O pins are in the output state. Data input signals of opposite phase to the outputs must not be applied. - 11. Transition is measured ± 200 mV from steady-state voltage. - 12. If the E low transition occurs before the W low transition, then the data input signals of opposite phase to the outputs must not be applied for the duration of t<sub>distWh</sub> after the W low transition. # schematics of inputs and outputs Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. | Alphanumeric Index, Table of Contents, Selection Guide | 1 | |--------------------------------------------------------|----------| | Application for the or contents, selection Guide | <b>'</b> | | Interchangeability Guide | 2 | | Glossary/Timing Conventions/Data Sheet Structure | 3 | | Dynamic RAM and Memory Support Devices | 4 | | Dynamic RAM Modules | 5 | | EPROM Devices | 6 | | ROM Devices | 7 | | Static RAM and Memory Support Devices | 8 | | Applications Information | 9 | | Logic Symbols | 10 | | Mechanical Data | 11 | # **Applications Brief** # 64K DYNAMIC RAM REFRESH ANALYSIS SYSTEM DESIGN CONSIDERATIONS 256 CYCLE REFRESH - 8 bit address multiplexing and 8 bit address bus are needed for either 256 or 128 cycle refresh on 64K. - 128 cycle 64K s require 1 less counter bit (7 vs. 8). This is, however, unlikely to be a practical saving since counters/multiplexers come in 4 and 8 bit multiples. - 256 cycle/4 ms refresh approach allows the same oscillator timing (64 kHz) to be used when upgrading from 16K s (128 cycle/ 2 ms period). - Systems designed for 256 cycle 64K s can easily use 128 cycle 64K s. Compatibility among all 64K Dynamic RAM vendors can be achieved by designing to TJ's 4164 64K x 1 Dynamic RAM. The TMS 4164 requires all 256 rows to be refreshed within 4 ms. Competitive 64K DRAMs which are not able to achieve the 256 cycle, 4 ms refresh rate require twice the number of sense amplifiers as the TMS 4164 and half the number of refresh addresses, A 64K DRAM which requires the 128 cycle, 2 ms refresh treats the 256 cycle, 4 ms refresh as two refresh events in 2 ms each. Simply: 256 cycle in 4 ms = 2(128 cycle in 2 ms) The extra address bit, A7, during refresh is treated by these vendors as a don't care situation. The TMS 4164 has the same refresh rate as the 4116, 16K x 1 Dynamic RAM, which requires 128 rows to be refreshed in 2 ms. Most 4116 based systems already contain the extra refresh counter bit required for upgrading to the 64K. Those implemented with the 74LS393, 8-bit counter already do. For a given cycle time, say 280 ns, the 256 cycle 4 ms refresh architecture of the TMS 4164 requires the same refresh overhead as the 128 cycle 2 ms approach as can be seen by the following calculations: Refresh overhead = refresh cycles in given time available cycl However, the TMS 4164 provides the user with the following advantages: - Haif the number of sense amplifiers, small chip size, low cost. - Lower power yielding lower temperature and increased reliability. - More chip area devoted to memory array allowing greater detectable cell charge and improved performance. In summary, the TMS 4164 is compatible with 16K DRAMs and other 64K DRAMs since they are all refreshed at the same rate. An extra counter bit A7, introduced to the TMS 4164 during refresh will insure compatibility among all 64K DRAMs. MOS Memory Applications Engineering # Applications Brief #### 256-CYCLE REFRESH CONVERSION This may be emplemented in discrete logic, with an SN74US157 or other scheme. # CIRCUIT TO CONVERT Z80 128-CYCLE REFRESH TO 256-CYCLE REFRESH REQUIRED BY TMS 4164 Adding the circuit above to Z80-based systems increases availability and competitive pricing among those vendors who have announced 64K dynamic RAMs1 including - \* TEXAS INSTRUMENTS - Fairchild - Inmos - National - Signetics Z80 users who are considering an upgrade in dynamic memory from 16K to 64K have much to gain by modifying the Z80 128-cycle refresh. The circuit shown above converts the Z80 128-cycle refresh to the 256-cycle refresh required by TI's TMS 4164 64K dynamic RAM. Designing in the 256-cycle refresh results in broader choice of 64K dynamic memory available to the designer. Designing with only 128-cycle capability severely limits the potential sources for 64K dynamic RAMs. Adding the circuit shown above to the Z80-based system also allows the designer to take advantage of the TMS 4164's low cost and low power dissipation that result from using only half as many sense amplifiers as the 128-cycle approach. <sup>1</sup>Electronics, May 22, 1980 # **EXPANSION OF 3242 FOR 256-CYCLE REFRESH** RAGRAT - ROW ADDRESS CAB-CA7 - COLUMN ADDRESSES MADWAG - MEMORY ADDRESSES (INVERTED) MA7 - MEMORY ADDRESS INON-INVERTEDI Adding the above circuit to those systems which utilize a 3242 allows the use of 256-cycle-refresh parts. The circuit on the following page may also be incorporated into designs using the 3242A where the zero-detect output is not available. These designs are presented to demonstrate possible implementation, however, particular system requirements may suggest alternate circuits to optimize component layout. NOTE: The SN74LS153 may be replaced with an SN74LS352 to obtain inverted signal for all memory addresses, #### **EXPANSION OF 3242A FOR 256-CYCLE REFRESH** This output may be used to implement 256-cycle refresh for 3232 devices in conjunction with the other half of the SN74LS153. In summary, these circuits show how to convert a system to a design with maximum flexibility that can use either 128-cycle or 256-cycle 64K dynamic RAMs. Meeting this requirement allows the use of any 64K RAM which will ultimately result in the lowest cost and most reliable system. MOS Memory Applications Engineering # **Applications Brief** # TMS4164A AND TMS4416 INPUT DIODE PROTECTION The 64K DRAM family from Texas Instruments has departed from conventional input schemes for DRAMs to provide the user with improved ESD protection and input clamping diodes for negative undershoot. Both enhancements of device capability are possible due to the use by TI of a grounded epitaxial substrate in the manufacture of its 64K DRAMs. While the input circuit technique has provided the user with additional protection and ease of use, it may cause anomalous testing results for the unwary test engineer who tires to drive the inputs to large negative voltages. Shown below is an equivalent circuit for the input circuitry of the TMS4164A and the TMS4416. FIGURE 1 - EQUIVALENT INPUT CIRCUITRY The diode and transistor clamping circuit is the essential element in protecting the device from electrostatic discharge (ESD) damage. Figure 2 shows the physical layout of this circuit. FIGURE 2A - DIODE AND TRANSISTOR CLAMPING CIRCUIT FIGURE 2B - CROSS SECTION OF CLAMPING CIRCUIT The essential element of the circuit is the input diode (A), which is surrounded by a diffused guard ring (B) connected to VSS. This circuit can be viewed as a combination of a lateral NPN transistor, a bipolar diode, and a thick field transistor — all occupying the same area and connected to the input pad. The P – /P + substrate is both the base of the transistor and the anode of the diode. Both are connected to VSS through the resistance of the substrate from the surface of the chip to the backside. During an ESD with positive voltage, the input diffused area goes into reverse-bias breakdown, which turns on the bipolar transistor, thus clamping the input voltage. The action of the transistor is identical to second breakdown observed in conventional bipolar transistors. Once the transistor turns on, it can sink a large amount of transient current which is evenly distributed over the area of the input diffusion (collector of the lateral transistor). This avoids localized heating from the energy in the ESD. Localized heating could destroy the integrity of the input diode. For ESD with negative voltage, the diode and the transistor act to clamp the input voltage. When the input voltage drops below – 0.7 V, the input diffusion appears as a cathode for a diode tied through the substrate resistance to ground. It also acts as an emitter for the lateral NPN transistor. Both elements turn on and tend to uniformly source the current in the input diffusion. The polysilicon resistor included in the input circuit serves to limit the amount of voltage that reaches the thin oxide associated with the address buffers and clock inputs. The dynamic impedance of the input clamping circuit is considerably lower than the resistance of the polysilicon resistor. The input circuit also offers the advantage of clamping negative undershoots on the inputs during normal operation. While this provides advantage to the board and system designer, it can cause confusion for the test engineer unless he fully understands the limits of his tester. DRAMs have historically been specified with negative do input voltages of -1 V. In addition, they are often tested/characterized to -3 V. This testing has been done to ensure that the devices will operate correctly with a negative input undershoot, which is transient. Such testing was required due to the inability of a MOSFET of reasonable size on the chip to clamp the negative-going input and due to the susceptibility of address input buffers on some MOS RAMs to negative input undershoots. The input clamping mechanism, provided on the TMS4164A and the TMS4416, can supply sufficient current to clamp the input transient. Difficulty in testing the device with negative do input voltages can occur due to the tester's output driver devices going into saturation when forward biasing the input diode. Also, most testers are unable to supply the large transient current requirement during reversal of bias on the input diode and transistor. Both effects will result in distortion of the tester's waveforms. What may appear to be poor setup and hold time margins of the device may actually be a tester's inability to supply the correct waveforms to the device at the proper time. The improvement in both ESD protection and signal undershoot on system boards offered by the input circuit may be overlooked if erroneous conclusions are drawn from incoming testing with negative dc input voltages below -0.7 V. # TESTER LIMITATIONS WITH PROGRAMMED INPUT LOW LEVELS OF LESS THAN - 0.7 V Oriver distortion occurs when input low levels are programmed for values below -0.7 V. The input diode/lateral NPN transistor shares a common PN junction which becomes forward biased at -0.7 V and below. The transistor collector, which is tied to VSS, carries most of the forward-bias current (see Figure 3). FIGURE 3 - FORWARD- TO REVERSE-BIAS CURRENT The diode exhibits a classical forward- to reverse-bias recovery delay due to a momentarily large reverse current of amplitude limited only by the programmed reverse voltage $V_{|H}$ and driver output impedance R, i.e., the input approximates a momentary short circuit. An initially large short-circuit current plateau ( $I_R = V_{|H}/R$ ) subsequently relaxes to the normal dc reverse-bias current $I_S$ (see Figure 4). The time from the positive transition edge, corresponding to t=0 in Figure 4, to the point where the reverse current surge relaxes to 10% of the plateau value is the diode recovery time ( $t_{off}$ ). R: Driver impedance VIH: Address input high-level (reverse-bias) FIGURE 4 - FORWARD: TO REVERSE-BIAS RECOVERY CURRENT Figure 5 shows how the driver output waveform is altered. During forward bias, the transistor clips the negative level at VFB (in the range -0.7 V to -1.4 V) with the V<sub>IL</sub> level programmed over the range of -0.7 V to -6 V. During the initial reverse bias, the driver output voltage $y_0$ is given by the programmed V<sub>IH</sub> level minus the iR drop across the driver output impedance, i.e., $$v_0 = V_{IH} - iR$$ During the current plateau, the $v_0$ value is essentially 0 V. The driver output voltage then recovers to the programmed value as the diode reverse current relaxes to the dc reverse-bias level IS. In effect, the $t_{off}$ value is a measure of the time that the output waveform is distorted if the unwary engineer programs $V_{IL}$ values significantly below -0.7 V. FIGURE 5 - ADDRESS DRIVER OUTPUT VOLTAGE The following equation derived from diode switching theory serves to estimate the magnitude of the $t_{off}$ values for input levels below -1 V. $$t_{off} = 40 \quad [r - [r/(r+1)] \ 2] \text{ ns}$$ $$\text{where } r = - (V_{|L|} + 1)/V_{|H|}$$ and $V_{|L|} < -1 \ V$ The coefficient 40 ns is a characteristic of the diode structure and physical parameters of the material. For example, $V_{\rm IL} = -3$ V and $V_{\rm IH} = +3$ V give $t_{\rm off} = 20$ ns. This estimate is not accurate at very small forward-bias values, because it ignores the rise time of the driver's positive transition edge. As long as the predicted value is greater than or equal to the edge transition time, the estimate is good. It is assumed that driver output impedance has the same value R at both upper and lower levels, $V_{\rm IH}$ and $V_{\rm IL}$ . The distortion in driver waveform, shown in Figure 5, increases as the driver input low level is progressively driven more negative. Depending on driver output impedence, only slight distortion is observed in the positive transition for input levels near -0.7 V to -1 V. This irregularity corresponds to the onset of the recovery phenomenon short-directing the output of the driver. Significant distortion occurs at large negative values of Vig., and the test engineer must be aware of this phenomenon to prevent erroneous conclusions as to the performance of the device. The input transistor provides great advantage to device use in a system environment. In a system, the negative undershoot of an address line is caused by transient transmission-line reflections (undershoot of negative-edge transitions). Here the input transistor clips much of the swing below $-0.7 \, \text{V}$ on the address line. Positive-edge transition from a settled negative address low level, which gives rise to the forward-to reverse-bias recovery delay, does not occur in the typical system environment. # **Applications Brief** ## TMS4164 AND TMS4416 INTERLOCK CLOCK The TMS4164 (64K×1) and TMS4416 (16K×4) dynamic RAMs use a novel interlocked clock to yield enhanced immunity to process variations, temperature, and voltage induced parametric changes. The basic concept of an interlock clock structure is to provide a synchronous timing operation that eliminates race conditions. As an aid to understanding the interlock clock, an overview of the memory control structure and its functions will be presented first. The TMS4164 (Figure 1) and TMS4416 (Figure 2) need a minimum of 16 address bits to address all of their 64K memory locations ( $2^{16}=65,536$ ). Instead of physically using 16 address pins, the DRAMS only use 8 address pins and receive the addresses in two parts of 8 bits each (8 (row) and 6 (column) in the case of the TMS4416). The first 8 addresses are called the row addresses; once stable on the address pins, they are latched by the low going edge of the row address strobe ( $\overline{\rm RAS}$ ) input. The 8 column address bits are then set up on the 8 address pins and latched by the low going edge of the column address strobe ( $\overline{\rm CAS}$ ) input. The TMS4416 only uses 6 of the column address lines, disregarding A0 and A7 (These will be utilized in next generation parts providing an address for 64K × 4 memories). This sharing of address lines is known as multiplexing which keeps the number of pins on a package to a minimum. The TMS4164 and TMS4416 use a square array of memory cells consisting of 256 rows and 256 columns which is divided into an upper and lower half. A word line (which corresponds to a row) is connected to the transfer gates of 256 cells that comprise a row of memory. The transfer gates control access to the data stored on the memory cell capacitor. The bit line (which corresponds to a half of a column) has for each half of the array 128 memory cells and 1 dummy cell connected to it via the transfer gates. Located physically-between the two halves of the memory array are 256 sense amps whose inputs connect to the bit lines from each half of the array. The dummy cell provides the reference (VREF) to a sense amp to determine the state of the memory cell. On an access cycle, the row decoders drive the selected word line high turning on all 256 transfer gates in the selected row and connect 1 memory cell to each bit line. Concurrently, dummy enable (DE) decodes and drives the transfer gates of one of the rows of dummy cells, and connects 1 dummy cell to each bit line on the opposite side of the sense amps. The dummy selection uses RA7 so that the row of dummy cells selected is on the opposite side of the sense amp from the selected row of memory cells. Connecting the memory and dummy cells to their respective bit lines causes a differential voltage to be established at the inputs of the sense amps. This differential voltage is then detected by the sense amps whose outputs will change to reflect the detected state of the memory cells. After sensing is completed, the output of the sense amp is driven back onto the bit lines to refresh the memory cells. Signal restoration is necessary because an access results in a destructive read (the memory cells no longer contain valid data after the access). This is due to the large bit line capacitance (≈ 600 fF) and the relatively small capacitance of the cell (50 fF). Connecting the cell to the bit line depletes the cell charge, and makes refresh necessary to ensure valid data retention. This restoration is transparent to the user but should not be confused with providing external refresh. After sensing is completed, the data on the bit lines can now be selected by the column decoders. The column decoders select 4 of the 256 sense amps using AO-A5 (TMS4164) and A1-A6 (TMS4416) for the selection. On the TMS4164, these 4 bits are further decoded by a 1 of 4 decoder using A6 and A7 (the 4 bit output of the TMS4416 eliminates the need for the 1 of 4 decoder). This 1 of 4 selector acts as a bidirectional switch for data transfer to or from the sense amps. Now that the basic blocks and functions of a DRAM have been described, a detailed look at the interlock scheme A simplified logic representation of the clock structure is shown in Figures 1 and 2. The clock interlock points are shown as inverting input NAND gates. The inputs represent timing events that must be complete before the output of the inverting input NAND gate can trigger a third event; this system provides interlocking. Approximately 60-100 clock signals are generated in a DRAM to control the various functions (address latching, decode timing, sensing, data transfers within the device, etc.); approximately 15 of these have been represented. The following discussion briefly shows the operation of the TMS4164 and TMS4416 DRAMs. FIGURE 1 - TMS4164 BLOCK DIAGRAM FIGURE 2 - TMS4416 BLOCK DIAGRAM The falling edge of RAS causes R1 to latch the row addresses into the row address buffers and enables interlock point R2. The row addresses are then amplified and drive the row decoders for row selection. When RAO-RA7 are valid, the row address buffers output a signal to interlock point R2. A delay stage within R2 allows the row decoders time to complete their decoding before the output of R2 goes low. R2 going low enables the row decoders to drive the selected word line high. Interlock R2 ensures two things: the row addresses are valid, and decoding is complete before the selected word line is activated. Address RA7 causes dummy enable (DE) to select the row of dummy cells on the opposite side of the array from the selected row of memory cells. After row and dummy selection is completed, the decoders then drive the appropriate word lines high, connecting the memory and dummy cells to their corresponding bit lines. The differential voltage at the inputs of the sense amp is sensed, amplified, and driven back onto the bit lines; this refreshes the memory cells in the selected row. The sense amp control then outputs a signal to interlock RC1 that indicates sensing is complete. A high logic level on CAS holds the reset on Q1 active and forces the Q output of the data out buffer into a high-impedance state. A logic low level on CAS removes the reset to allow clocking. The falling edge of CAS causes interlock C1 to go low (assuming RAS low) driving C2 low to latch the column addresses into the column address buffers. Interlock C1 ensures that the CAS cycle is inactive until RAS is low. The column addresses are then emplified and drive the column decoders for column selection. With CAO-CA7 valid, the column address buffers output a signal to interlock point C3. A delay stage within C3 allows the column decoders time to complete their decoding before the output of C3 goes low. C3 going low enables the column decoders to access the selected columns (4). Interlock C3 ensures two things: the column addresses are valid, and decoding is complete before the selected columns are accessed. After selection is completed, data can now either be input or output depending on the W signal timing, interlocks RC1 and RC2 ensure that the sense amps are active and the proper column is selected before a read or write can take place. In the case of a read or read-modify-write cycle, the high logic level on the write line $(\overline{W})$ prevents any transfer into the data in register by keeping the output of W1 high. The presence of $\overline{CAS}$ low and the output of RC1 low allows RC2's output to go low; this clocks the level of $\overline{W}$ into register Q1. Only in the case of an early write $(\overline{W})$ low prior to $\overline{CAS}$ low), when the output of Q1 is not clocked to a logic one, will the data out register be maintained in the high-impedance state. In any read cycle, the output of Q1 is a logic one and the data out register is enabled although data will not be valid until $\overline{RAS}$ and $\overline{CAS}$ access times are both satisfied. In a write cycle, the low logic level on $\overline{W}$ allows the output of W1 to go low which latches the data present at D (thus the latter of either $\overline{CAS}$ or $\overline{W}$ going low latches the data). The logic level at the output of the data out register will remain until $\overline{CAS}$ returns to a high level. (When $\overline{CAS}$ is high, the output will go to a high-impedance state.) Data out reflects the data read from the cell rather than the new data that is written for read-modify-write cycles. The RAS low time following sensing complete, is used to restore data to the memory cells currently selected by the word line (restoration after the descructive read). Any data that is changed by a write cycle causes alterations of the sense amplifier which then stores the new data in the memory cells. When RAS goes high, the word line is turned off and the cells now hold the data restored from the sense amps. RAS going high initializes a precharge state used to equalize the bit lines by charging them to full VDD potential. Precharge is necessary to ensure the charge on the bit lines is equal on both sides of the sense amp. Another access cycle may begin once the precharge time has been met. The representation used in Figures 1 and 2 is a simplified logic diagram which does not depict all points of signal interlocking. It does however domonstrate the principle of an interlocked clock scheme. The signal generation and timing becomes very critical as device delays decrease. In many dynamic RAMs there are over 100 timing signals used to control internal operations, and these timing signals are generated using delay chains without interlocking. The signal skew resulting from non-interlocked timing increases device sensitivity to operating conditions and process variations. Although the interlock clock is transparent to the user, its incorporation on the TMS4164 and TMS4416 offers greater component reliability and avoids timing race conditions inherent in previous generation DRAMs. MOS Memory Applications Engineering Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. Texas instruments assumes no responsibility for infringement of patents or rights of others based on Texas instruments applications assistance or product specifications, since TI does not possess full access to data concerning the use or applications of customer's productes. TI also assumes no responsibility for customer product designs. # INTRODUCTION TO SURFACE MOUNT TECHNOLOGY #### ABSTRACT The demand for high-density, cost-effective printed circuit boards has prompted the electronics industry to seek alternative methods to traditional plated-through-hole technology. One such alternative is surface mounting, a technology traditionally used in hybrid fabrication. The advantages of surface mounting are numerous but the bottom line is that it is cost effective and will begin to displace plated-through-hole technology as the availability of surface-mount components increases. Texas Instruments is fully supporting the growth of the surface-mount industry with its line of plastic leaded chip carriers. An introduction to the surface-mount technology will be given in this application report. #### INTRODUCTION The post molded leaded chip carrier (PLCC) was developed by Texas Instruments in 1980 to improve the packing density of ICs on printed circuit (PC) boards and overcome some of the size constraints normally caused by dual-in-line (DIP) packages. The PLCC was also designed to be used under the same environmental conditions as the DIP without any reliability degradation. The PLCC occupies approximately 40% to 60% of the PC board area of an equivalent DIP, and requires no through holes (surface mount), therefore, it lowers the cost on PC boards. Unlike some surface-mounted packages, TI's PLCC requires no special PC board material considerations. The design of the lead provides compliance allowing the use of any commercial substrate. Digital, Linear, Gate Array, and MOS devices will be offered in 18-, 20-, 28-, 44-, 52-, 68-, and 84-pin packages through TI. ### Package Outline The mechanical data for the PLCCs is given in Figures 1 and 2; their thermal properties are listed in Table I. The following general statements apply to the packages: - Each of the chip carrier packages consists of a circuit mounted on a lead frame and encapsulated within an electrically nonconductive plastic compound. The compound withstands soldering temperatures with no deformation, and circuit performance characteristics remain stable when the devices are operated in high humidity conditions. - These packages are intended for surface mounting on solder pads with 1,27-mm (0.050-inch) centers. The leads require no additional cleaning or processing when used in soldered assembly. - All dimensions shown are metric units (millimeters), with English units (inches) shown parenthetically. Inch dimensions govern. - Lead spacing shall be measured within the zones specified. - 5. Tolerances are noncumulative, - 6. Lead material CD-155. T60 (Copper Alloy), - 7. Dimple in top of package denotes pin 1. Figure 1. Plastic Chip Carrier Package (FP Suffix) ALL LINEAR DIMENSIONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES. Figure 2. FN Plastic Chip Carrier Package Table 1. Thermal Properties, of Plastic Chip Carriers | NO. OF<br>LEADS | PACKAGE<br>DESIGNATION | θJA (° C/N) | ⊌JC (° C/W) | |-----------------|------------------------|-------------|-------------| | 18 | FP | 85.4 | 13.6 | | 20 | FN | 113.6 | 37.1 | | 28 | FN | 76.8 | 32.2 | | 44 | FN | 68.0 | 20.3 | | 68 | FN | 45.7 | 11.4 | #### J-Lead Advantage Texas Instruments PLCC packages are constructed with the J-lead structure due to its superior performance when mounted on a wide spectrum of substrates ranging from ceramic to epoxy-glass. This is possible due to the compliancy of the J-lead which compensates for the possible thermal mismatch between plastic packages and mounting substrates. More care must be taken when using ceramic leadless chip carriers mounted on nonceramic substrates in order to prevent solder joint fracturing under thermal cycling. The J-lead also offers advantages over plastic surface-mount packages using different lead structures. Figure 3 gives a comparison of the J-lead used on the PLCC to the "gull wing" commonly used on small-outline integrated circuits (SOICs) and "quad packs." #### **ADVANTAGES** - PROVEN PROCESS - POSITIVE SOLDER "WITNESS" - EASY AUTO-POSITIONING - NESTED STACKING (PERIPHERAL) #### DISADVANTAGES - EXTENDS X-Y SIZE - LEADS SUBJECT TO DAMAGE - HIGH PIN COUNT PACKAGES IMPRACTICAL DEVICE AREA (18-PIN PLCC) = 98,6 mm<sup>2</sup> $|0.163 \text{ in}^2\rangle$ #### ADVANTAGES - PROVEN PROCESS - LEADS ARE COMPLIANT, USEABLE WITH - PC BOARD AND CERAMIC SUBSTRATES - MINIMUM X-Y SIZE, MAXIMUM BOARD DENSITY - EASY AUTO POSITIONING - LEADS WELL PROTECTED - EASY REPLACEMENT - SOCKETING EASY - JEDEC STANDARDS EXIST - STAND-OFF FROM THE BOARD ALLOWS EASY CLEANING - LARGEST LINE OF AVAILABLE PACKAGES: FROM 18 TO 68 LEADS. HIGHER PIN COUNTS UNDER DEVELOPMENT #### DISADVANTAGES - TOTAL PACKAGE-HEIGHT THICKER THAN SOIC - INFRARED (IR) REFLOW DIFFICULT Figure 3. Gull Wing Vs. J-Lead ### Area Savings with PLCC The PC board area savings that can be realized with the PLCC is best demonstrated by a comparison of two Texas Instruments one megabyte memory boards (see Figure 4). The DIP board is eight layers, measuring 279,4 mm (11 inches) by 355,6 mm (14 inches) with 226 ICs. The PLCC board is four layers, measuring 165,1 mm (6.5 inches) by 243,84 mm (9.6 inches) also with 226 ICs. The savings that can be realized with the PLCC board amounts to 60% less board area at an overall cost savings of approximately 55%. This illustrates the viability of surface mount as a low cost means of improving circuit board density while reducing PC layout complexity. Figure 4. PLCC and DIP One Megabyte Memory Expansion Boards ### Surface Mount Component Availability Most IC manufacturers are presently producing surfacemount components for a large part of their product line. The devices available range from the sophisticated VLSI to the discrete transistor. Non-integrated circuit components ranging from chip resistors and capacitors to surface-mount connectors are also being produced in volume by major manufacturers. As the demand for surface-mount components increases, most products now produced for standard throughhole technology will also be available in surface mount. As of the printing of this application report TI produces over 700 ICs in surface mount packages. Surface mounting consists of five basic steps: - 1. PC board design - 2. Solder paste application - 3. Component mounting - 4. Oven drying (optional) - Solder reflow A brief description of each step will be given; detailed descriptions of the various steps can be obtained by component and equipment suppliers and from numerous technical articles on surface mounting. # PC Board Design To produce reliable surface-mount PC boards the designer has to pay particular attention to IC solder pad (also termed footprint) layout. Not providing adequate footprint area and proper orientation will generally yield poor solder joints and lack of self-centering during reflow. Figure 5 shows the recommended footprints for the 18-pin PLCC. When laying out the IC footprints, as a general rule the footprint should extend approximately 10-15 mils past the outer edge of the PLCC lead. This provides a good solder fillet that will extend up the outer edge of the PLCC lead to yield a reliable solder joint that is easily inspected. The 70-80 mil length of the footprint should be a minimum, however a longer footprint can be used. It is recommended that the dimensions A and B never be less than the minimum width or length of the IC. Figure 5. 18-Pin PLCC Footprint ### Solder Paste Application Solder paste can be applied using several methods: screening through a stencil or stainless steel mesh, pneumatic dispensing or by hand application with a syringe. Texas Instruments recommends screening through a stainless steel screen. The screen mesh must be chosen in accordance with the mesh of the solder paste to provide an adequate emulsion of the solder paste and to prevent screen clogging. In general an 80-100 mesh screen should be used with 200 mesh or finer solder paste particle. There are a number of factors that need to be considered when selecting a solder paste, a few key factors are as follows: - 1. Particle size - 2. Particle shape - 3. Percentage of metal content - 4. Temperature range #### Component Placement The components can be placed via several different modes into the still moist solder paste. In a production environment, the components are most efficiently placed with an automatic pick-and-place machine to achieve both speed and accuracy. Presently, pick-and-place machines can place between 600 and 600,000 components per hour and are priced accordingly. In a research and development environment, hand placement can be adequate due to the forgiving nature of surface mounting. When a component is placed off center it will tend to self-align during reflow due to the surface tension of the moiten solder. Naturally there are limits to the amount of misalignment that can be corrected. Two important aspects of self-alignment are provision of adequate solder pad area, and proper placement of the solder pads with respect to the component. #### Oven Drying As solder pastes have evolved over the past several years, the drying process following component placement is not always necessary. In the past, drying was necessary to drive out the solvents in the solder paste. If the solvents were not driven out, the formation of solder balls was frequent due to the out gassing of the solvents prior to reflow. Today manufacturers of solder pastes report that drying is no longer necessary when using many of the new solder paste formulations. As a wide variety of solder pastes exists, it is necessary to consult the manufacturer before determining if drying is necessary in your process. #### Solder Reflow While several methods of solder reflow are available, vapor phase soldering has been the most successful and is becoming the industry standard. Two types of vapor phase systems are the batch and the in-line. The batch system is a two-vapor system that uses a fluoroinert liquid such as FC-70 for the primary vapor and a clorofluorocarbon such as trichlorotrifluoroethane (R113) as the secondary liquid (see Figure 6). The secondary liquid has a lower boiling point (47.6°C) than the primary liquid (215°C) thus acting as a blanket to prevent loss of the expensive primary liquid. The in-line system (see Figure 7) is a single-vapor system using only a primary vapor (such as FC-70). The batch system is the forcrunner of the in-line and is more suited to development and small production where the in-line is tailored to a mass production atmosphere requiring good throughput and minimal operating expense. Although the two systems are targeted to different markets their basic operation is the same. Both are capable of single and double sided surface mount. ### Batch System Operation The PC board complete with components is placed on an elevator and lowered into the secondary vapor. The elevator ascent-descent rate and dwell in the two vapor zones can be preset via the vapor phase machine front panel. The descent rate and hold time in the secondary zone should be set so as not to unnecessarily disrupt the secondary vapor blanket or cause defluxing of the solder paste. Lowering the board into the 215°C primary zone causes the solder to reflow. A dwell time of 10-30 seconds in the primary zone is generally sufficient for most PC boards. The dwell time in the primary zone is a function of the PC board mass. Once the solder is reflowed, the PC board is raised back into the secondary zone where the molten solder is allowed to solidify. In the batch system it is necessary to pay particular attention to the ascent-descent rate of the elevator as the disruption of the two-vapor zones will cause unnecessary loss of the expensive primary liquid. #### In-Line System Operation The operation of the in-line system is similar to that of the batch system except that there are no secondary vapor or dwell times with which to contend. The PC board is placed on a conveyor belt that transports it through the system at a constant speed. Passing through the vapor zone the solder becomes molten and solidifies as it moves toward the systems exit. Where the ascent-descent rate and dwell time are critical to the batch system, the conveyor speed is critical to the inline system. The speed at which the conveyor should be set is also a function of the PC board mass. Figure 6. Vapor Phase Reflow System with Secondary Vapor Blanket Figure 7. In-Line Single Vapor Heating System Schematic ## Cleanup Following the soldering process, it is necessary to remove the flux residues. These residues can be removed by traditional cleanup methods if the components have approximately 5 mils clearance to the PC board. One benefit of the PLCC with its J-leads is that it provides approximately 29 mils of clearance. Special soaking, agitation, or other methods will be necessary to provide adequate cleanup for components with tess that 5 mils of clearance. # CONCLUSION A brief overview of surface-mount technology has been given showing its advantages over standard plated-through-hole technology. Surface mounting is a cost-effective, sensible solution to the ever increasing demand for denser circuit boards. Detailed information about surface mounting is available from most major component and equipment manufacturers and through numerous technical articles on the subject. As the electronics industry strives to implement more functions in a given area, Texas Instruments believes surface mounting will become the predominant mounting technology of the future. MOS Memory Applications Engineering # **Applications Brief** #### TTL DRIVERS FOR THE TMS4416-15 Some form of drive circuitry is needed when DRAMs are used with processors, such as the Z-80 or Z-8000. One possible solution involves the use of a precision delay line; however, a more cost-effective and efficient approach uses TTL devices as drivers. Two versions of TTL driver circuits are shown in Figures 1 and 2. The first figure shows the drive circuit for a memory array using TMS4416-15 DRAMs and the Z-80 processor; Figure 2 shows the same array configured for use with the Z-8000 processor. Both circuits are designed to drive 256K bytes of memory arranged in either 8- or 16-bit words. They provide all DRAM control signals, address multiplexing, and refresh address generation. The circuits shown for the Z-80 and the Z-8000 use the hidden refresh provided by these devices so that refresh/access arbitration is not necessary. Time delays were selected to provide maximum performance from the TMS4416-15 with off-the-shelf components. (Enhanced operation could be obtained by hand selecting components for single applications.) A comparison of the two circuits will reveal the differences between the two. The following description applies to both circuits. The memory array is arranged as 4 banks of 8 TMS4416s. Two TBP18S030 PROMs decode and generate the control signals for the drive circuit. BAO and BA1 are used to select which bank of memory will be accessed. MREQ and ACCESS are NORed and then delayed by 3 inverters to provide a CAS signal. The MUX signal that is used to switch the 74S153 multiplexers and propagate the column address to the memories is taken from the output of the first inverter in the CAS delay, CAS is connected to all the devices in the array. ISince RAS acts as a chip enable, CAS will only activate the memories in the bank that has RAS active; this keeps the power consumption of the array lower than using CAS as select logic.) Two CAS drivers are used to reduce the effects of the capacitive load of the DRAM CAS inputs. (This also improves drive characteristics and reduces noise.) Series damping resistors have been added to reduce ringing on the address lines. These resistors should be between 15 and 68 ohms, depending on the circuit board layout, and can be determined by examining the address waveforms with an oscilloscope and selecting a value that produces the cleanest signal. The desired 8- or 16-bit data word from the active bank is selected using R0, R1, and the $\overline{\text{READ}}$ line. R0 and R1 can be address lines from the Z-8001 or they can be generated from memory mapping logic. If the READ input is low during an access cycle, the output enable of the TMS4416 will be activated ( $\overline{RDA-RDD}$ ); a high input to $\overline{READ}$ will select a write output ( $\overline{WAA}-\overline{WRD}$ ). Using this matrix, the memory can be divided into sixteen $16K \times 8$ or eight 16K x 16 blacks. The desired word width of the data output will be dependent on the microprocessor being used. For an 8-bit data bus the two data busses shown in the diagram would be connected in parallel. Since the Z-80 only directly accesses 64K of memory, bank select logic must be included in this memory system to provide higher order address lines. The design of the bank select circuitry has been left up to the user, but might include memory mapping or other logic. FIGURE 1 - TMS4416 DRIVE CIRCUIT FOR THE Z-80 PROCESSOR <sup>\*</sup> RO0\_RD7 ere determined empirically, see text. An external refresh counter has been added to the drive circuit for the Z-80 since the Z-80 internal refresh counter does not support 256 cycle refresh. (Application Brief DR-7 shows a circuit to add the extra refresh address bits similar to the implementation used here.) As the Z-8000 provides 9-refresh-address bits, its internal refresh counter was used. A description of the signals used in both circuits previously illustrated is given in Table 1. Due to slight differences in the signals available from the Z-80 and Z-8000 processors, a slight modification of the interface between the processor and the TTL drive circuits shown will be required. The differences in the interface are shown in Figure 3. The DS signal is generated from the Z-80's $\overline{\text{RD}}$ and $\overline{\text{WR}}$ lines. The B/ $\overline{\text{W}}$ input should be tied to a 5-10 kilohm pullup resistor. The $\overline{\text{RFSH}}$ signal can be decoded from the status lines of the Z-8000 as shown with the 74S138; however, it could also be done with other types of logic if desired. The address of the Z-8000A is only guaranteed valid for 35 ns so the address latches are necessary when using DRAMs with this microprocessor. MREQ is used to enable the 74LS373 transparent latches for both memory accesses and refresh cycles. TABLE 1 - SIGNAL DESCRIPTION | SIGNAL NAME | DESCRIPTION | |-------------|---------------------------------------------------------------------------------| | MREQ | From the Z-80 or Z-8000, indicates address valid | | BAO, BA1 | Address for RAS selection, decoded from high order addresses. | | ₿Ŝ | Board select to designate DRAM access, decoded from high order addresses. | | RFSH | Z-80 output or decoded from the Z-8000 status outputs. Signals a refresh cycle. | | ŌS | Z-8000 output indicating data valid on the multiplexed address/data lines. | | RO, R1 | Address for read or write selection, decoded from high order addresses. | | READ | If low, indicates a memory read and if high, indicates a momory write. | | B/₩ | Indicates if the Z-8000 is doing a 8-or 16-bit memory access. | | A0-A15 | Z-80 address outputs | | ADO-AD15 | Z-8000 multiplexed address/data lines | FIGURE 3 - INTERFACE CIRCUITRY DIFFERENCES Tables 2 and 3 list the data for the PROMs to provide the control signals. Both the binary and hexadecimal programming data have been supplied. TABLE 2 - PROM A PROGRAM | P(N<br>NAME | А3 | A2 | A1 | Α0 | 70 | D6 | D5 | D4 | D3 | LIEV | |-------------|----|-----|-----|------|------|------|------|--------|-----|------| | FIGURE RESH | BS | BA1 | BAO | RASO | RAS1 | HAS2 | RAS3 | ACCESS | HEX | | | | 0 | Х | × | x | 0 | 0 | 0 | 0 | 1 | OF | | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 77 | | | 1 | O | 0 | 1 | 1 | 0 | 1 | | 0 | 67 | | | 1 | 0 | 1 | O | 1 | 1 | o | 1 | 0 | 07 | | | 1 | O | 1 | 1 | 1 | 1 | 1 | O | 0 | E7 | | | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | FF | | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | | _1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | FF | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | TABLE 3 - PROM B PROGRAM | PIN<br>NAME | Ğ | АЗ | A2 | A1 | AD | D7 | D6 | 05 | D4 | D3 | D2 | D1 | DO | HEX | |-------------|----|-----|------|----|----|-----|-----|-----|-----|-----|-----|-----|-----|------| | FIGURE NAME | DS | B/W | READ | R1 | RO | RDA | RDB | RDC | RDD | WRA | WRB | WRC | WRO | HEX | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 3F | | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 3F | | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | CF | | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | O | 1 | 1 | 1 | 1 | · CF | | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | F3 | | | 0 | ٥ | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | F3 | | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | FC | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | FC | | | 0 | 1 | ٥ | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 7F | | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | BF | | | 0 | 1 | ٥ | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | DF | | | 0 | 1 | O | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | EF | | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | F7 1 | | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | FB | | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ø | 1 | FD | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FE | | | 1 | x | × | x | × | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | The TTL drive circuits previously described allow the TMS4416-15 to operate at maximum speed. Although there are many ways to provide the necessary control signals for DRAMs, the drive circuits described will provide insight into the control logic that is necessary to use dynamic RAMs. TTL circuitry was selected in order to avoid the cost of a precision delay line. MOS Memory Applications Engineering # TMS4416/7220 GRAPHICS As the increased activity in computer graphics grows, the need for dedicated graphics peripherals and video memory becomes apparent. The NEC 7220 is currently a good answer for a high resolution single chip graphics controller. The 7220 provides all of the necessary graphics primatives for line, arc, and rectangle drawing, as well as area fill routines. Signal timings are easily adapted with external logic to provide the proper memory and video timings, with programmable features allowing the user to do in software what has typically been implemented in hardware. To take advantage of the 7220's wide spectrum of operation requires a memory that is also well adapted to graphics applications. The TMS4416 16K ×4 dynamic RAM provides such a memory, with modularity and bandwidth advantages over 64K × 1 memories. The architecture of the TMS4416 provides an output enable function (relieving the need for databus buffers), faster access times and a 4X bandwidth improvement over X) devices of the same speed. Although $64K \times 1$ nibble mode parts out perform standard 64K × 1s, they can not match the bandwidth of the TMS4416 and they require more memory control circuitry to perform the same function. The modularity of the TMS4416 offers efficient memory usage in many applications and is well suited for both single and multiplane memory systems. This application report describes a design coupling the 7220 and the TMS4416 in a single plane, bit mapped graphics system. The main objective is to provide a detailed example of the necessary memory interface. While the design does not use all of the capabilities of the 7220 (DMA, Zoom, Light Pen, etc.) it does provide an easily adaptable example that can be tailored to many applications. This particular system can be switched between a 512×240 noninterlaced and 512×480 interlaced display by changing a single 7220 parameter byte. To simplify the host interface an existing Z80A based computer was used to communicate to the 7220 in a Multibus\* system, with all the programming done in BASIC. To evaluate the design, calculations of the memory and video requirements will be given with a brief discussion of key points of interest. Measured drawing times for an arc and area fill are included to provide some feel for the drawing speed of the 7220. Referring to the schematic (Figure 1), the graphics board can be divided into five functional blocks; Multibus\* interface, 7220, memory control, display memory, and video output circuitry. Four of the blocks will be discussed while a detailed understanding of the 7220 is left to the reader (NEC provides a 7220 Design Manual which is essential to understand 7220 operation). A simple Multibus interface has been implemented for control of the graphics system. The low order eight bits of the data bus are buffered with a 74LS640 transceiver. This transceiver is controlled by IORC and output Y0 of the 74LS138 (board select logic). The RD and WR signals are derived from IORC and IOWC in conjunction with the board select. The XACK signal, required to terminate all I/O operations is generated by using the board select to enable a 74LS241 whose input is tied to ground. The Multibus signal timings were sufficient to meet the 7220 specifications without the use of complicated logic. The memory array is made up of four TMS4416s providing 262,144 pixels. With the CAS circuitry shown, the memory space can be upgraded to sixteen TMS4416s for 1.048.576 pixels which allows the maximum display resolution $(1024 \times 1024)$ of the 7220 to be implemented. The TMS4416 offers improved modularity over the $64K \times 1$ (which relates to less wasted memory space) and is well adapted for multiplane memory systems. A four plane color system of 512 × 512 display resolution requires sixteen 64K DRAMs. For the TMS4416 application, the memory breaks into four physically separate planes which are simultaneously accessed once per display cycle. With 64K × 1s, the four memory planes reside in the same physical memory, and require four separate accesses to memory per display cycle. This significantly reduces the obtainable bandwidth and also requires the addition of complex control circuitry. The output enable function and common I/O of the TMS4416 alleviate the need for databus buffering further reducing the circuit component count. The memory control timing is generated by dividing the dot clock with a 74S163 and using the appropriate outputs to clock several 74LS74s for proper placement of the memory control signals. This approach may seem complicated, however it allows maximum flexibility in generating the control signals by the choice of the clock connections. The falling edge of ALE takes RAS low, latches the memory addresses and enables the 74LS74s in the memory control circuitry (see Figure 2). On the next rising edge of 2 × WCLK (edge A), MUX goes low switching the memory addresses from row to column via two 745157s. The row addresses correspond to 7220 addresses AD-0 through AD-7 and the column addresses correspond to AD-8 through AD-13. The next rising edge of clock A (edge B) takes CASSTB low. CASSTB is then used in conjunction with AD-14 and AD-15 to derive four CAS signals through a 74LS139 for easy memory expansion. It is necessary to select the memory with CAS instead of RAS, because the 7220 does not provide a status indicating the type of memory operation to be performed (display, refresh, or RMW). (Normally RAS is used for memory selection to reduce system power consumption and noise induced by RAS switching currents.) The rising edge of clock C (edge C) after CAS, takes the memory output enable $(\overline{G})$ signal low. The $\overline{G}$ signal is controlled such that it is only active on display and RMW cycles; for refresh cycles, G is held high by the 7220 DBIN and BLANK signals. Generating four $\overline{CAS}$ signals and a single $\overline{G}$ signal <sup>\*</sup>Trademark of Intel Corporation. Figure 1. TMS4416/7220 Interface allows the use of multiple rows of memory since both $\overline{CAS}$ and $\overline{G}$ have to be low for the TMS4416 outputs to be active (see TMS4416 operation, 1982 MOS Memory Data Book). The cycle is terminated by the rising edge of ALE (edge G). On RMW cycles, the 7220 uses the $\overline{DBIN}$ signal to gate data from the memory onto the bus signifying the read operation. The rising edge of $\overline{DBIN}$ is then used to disable the $\overline{G}$ signal terminating the read portion of the cycle (see Figure 3). The 7220 does not provide a separate write signal so the memory control circuit must use the presence of $\overline{DBIN}$ to generate the write signal. This is accomplished by shifting $\overline{DBIN}$ two clock C cycles (edge E) with two 74LS74s. Again the rising edge of ALE terminates the memory cycle (edge G). The 7220 runs at a relatively slow clock speed (1.4 MHz) in this design allowing the use of Low Power Schottky components for most of the memory control circuitry. The necessary memory calculations given below show the actual margins and also provide an easy means for determining the maximum speed of the design with Schottky components. The critical memory timings to be covered are: RAS precharge, row address setup and hold, CAS access, data valid to write enable time and refresh interval. # RAS Precharge Time the triangler t # Row Address Setup Time $t_{ASR} = 1/2(t_{CLK}) - t_{AD} - t_{PLH}(74LS373)$ # Row Address Hold Time = 221 ns $$t_{RAH} = 1/2(t_{CLK}) - t_{PHL}(74LS08)$$ + $t_{PLH}(74LS74) + t_{PHL}(74S157)$ thus: $t_{RAH} = [1/2(705) - 20 + 6 + 6] \text{ ns}$ = 344.5 ns CAS Access Time # A. Display where: tDCLK = Dot clock cycle time thus: $$t_{CAC} = [7(88) - 15 - 40 - 33 - 7] \text{ ns}$$ = 521 ns #### B. RMW cycles where: $t_{CLKA} = Clock A$ cycle $t_{DIS} = Input data$ setup to $2 \times CCLK$ (MIN, 7220 Spec) thus: $t_{CAC} = \{5.5(176) - 5 - 40 - 33 - 40\}$ as Data Valid to Write Enable = 850 ns $$t_{DS} = \frac{1}{2}(t_{CLK}) - t_{AD} - t_{PLH}(74S04) + t_{PLH}(74LS74)$$ thus: $$t_{DS} = [1/2(705) - 5 - 130 + 6] \text{ ns}$$ = 223.5 ns ## Refresh Interval For this circuit the least significant address lines correspond to the DRAM row addresses which are incremented every display cycle. This provides a refresh rate given by: Refresh Interval = (256/number of display words) × line time = (256/32) × 63.5 $$\mu$$ s = .5 ms Therefore the memory is refreshed by normal display accesses and the 7220 refresh feature is not needed for this design. A comparison of the previous calculations to the DRAM specification indicates there are no memory speed restrictions for the design. To attain the maximum speed of this particular design, Schottky components may be substituted and the appropriate parameters placed into the above equations to determine the maximum dot clock frequency. By using high performance logic, a dot clock rate of approximately 22 MHz can be used. Figure 2. Display And Refresh Cycle Timing Figure 3. RMW Cycle Timing The video output circuitry closely resembles that provided in the 7220 Design Manual. The major difference being the manner in which the 74S299 load pulse is generated. It was decided to use the ripple carry out of a 74\$163 instead of gating the clock outputs together. The CAS signal enables the 74\$163 and six dot clocks later (edge F) the ripple carry out will go high (see Figure 2) providing a video load pulse at the end of the display cycle (edge G). This reduces hardware and provides an easy means for varying the position of the load pulse within the memory cycle if necessary. Some applications may require the video load pulse to occur earlier in the display cycle which is accomplished by changing the input strapping of the 74S163. A video load pulse will occur on every memory access; however, on refresh and RMW cycles, the display is blanked preventing any disturbance of the display. Since the first word of video information on each horizontal scan is not valid until the end of the first display cycle, video unblanking must be delayed for one display cycle. This is accomplished by clocking the 7220 BLANK signal with the NAND result of the inverted dot clock and ripple carry out through a 74S74. The video is then synchronized with the dot clock and output to the monitor. A 74LS123 is used to provide the proper horizontal and vertical drive signals to the monitor. Although the 7220 can be programmed for the horizontal sync width and the vertical sync width, some monitors require long drive times that can only be implemented with external logic. Providing the correct video information to the monitor requires several calculations to determine the necessary parameters that must be supplied to the 7220 upon initialization. The 7220 Design Manual goes through detailed calculations for determining these parameters when the designer is in the specification stage of a design. For this design the monitor specifications and dot clock rate were assumed and the other parameters derived accordingly. The necessary specifications and calculations are given below. ``` Horizontal frequency = 15.75 kHz Vertical frequency = 60 Hz Horizontal blanking = 11 μs nominal Vertical blanking = 900 μs nominal Dot clock = 11.34 MHz 2 × WCLK = 1.42 MHz (Dot clock/8) Word time = 1.41 μs [2()/2 × WCLK)] Line time = 63.5 μs (1/Horizontal frequency) Pixel time = 88.18 ns (1/Dot clock) ``` From the line time and pixel time, the total number of pixels per horizontal scan can be calculated. ``` Pixels = t_{LINE}/t_{PIXEL} = 63.5 \mus/88.18 ns = 720 ``` The total number of words per horizontal scan is given by: ``` W_T = Pixels/16 = 720/16 = 45 ``` (Since the 7220 uses a 16-bit word) The total word count is then divided between displayed words and blanked words. For the monitor used, the only restriction on the horizontal parameters is that the sum of horizontal front porch, back porch and sync be approximately equal to the nominal horizontal blanking time (11 $\mu$ s). The horizontal drive to the monitor is set by the 74LS123. A horizontal resolution of 512 pixels would require 32 display words and leave 13 words for horizontal blanking. Setting Horizontal Back Porch (HBP) = 5, Horizontal Front Porch (HFP) = 5, and Horizontal Sync (HS) = 3 meets all 7220 constraints except for light pen use (requires HFP > 6 words), and also satisfies the monitor horizontal blanking time. ``` Horizontal blank = 13 \times 1.41 \mu s = 18.33 \mu s ``` Calculations to determine the vertical blanking parameter must also be made. ``` Total number of lines = (1/\text{vertical frequency})/\text{line time} = (1/60)/63.5 \, \mu\text{s} = 262.3 \, \text{(use } 263) ``` The total number of lines is also broken into active and blanked lines. In this application it was desired to neglect aspect ratios and display as much on the screen as possible and stay within the monitor specifications. For this reason, it was decided to display 240 lines and blank 23 lines for 512 × 240 noninterlaced and 512 × 480 interlaced display resolution. Again the vertical drive is set by a 74LS123 and there are no restrictions placed on the breakdown of the vertical blank parameters by the monitor or the 7220, allowing random division of the 23 blanked lines. The following parameters were chosen: Vertical Back Porch (VBP) = 3 lines, Vertical Front Porch (VFP) = 2 lines, and Vertical Sync (VS) = 18 lines. ``` Vertical blank = Blanked lines × one line time = 23 \times 63.5 \mu s = 1.46 ms ``` Several points of interest relating to the choice of the horizontal and vertical parameters are given in the following paragraphs. A. Dynamic RAM refresh, if necessary, is only done during horizontal and vertical sync which needs to be long enough to allow sufficient memory refresh. - B. If dynamic RAM refresh is enabled, then drawing can only be done during front and back porch times. This can degrade drawing time significantly if these times are short. - C. To maximize the drawing time and reduce wasted cycles, the horizontal parameters should be chosen in accordance with memory refresh requirements. When memory refresh is needed, the horizontal front and back porch parameters should be selected as multiples of 2 word times (one RMW cycle equals 2 word times) if possible. Example: For HBP = 5, two RMW cycles (4 word times) would be performed and one cycle (1 word time) would be wasted. Choosing HBP equal to four or six eliminates the one wasted state. Of course, minimum 7220 requirements must be met also. The parameters for this design were choosen for no refresh operation and to support as many 7220 operating modes as possible. Table I gives a quick summary of the video parameters. These parameters can then be translated into a format needed to program the 7220 (see Table II). Writing these commands and parameters to the correct 7220 address location (A0 = 0, Parameter into FIFO; A0 = 1, Command into FIFO) results in setting the video control commands, ends idle mode and unblanks the display. Upon initialization, the 7220 can then be programmed for drawing using the various graphics primatives. The 7220 Design Manual contains numerous examples illustrating the necessary steps for drawing. To switch to 512×480 interlaced mode parameter P1 of the Reset command needs to be changed to 1B hex (see Table II) and the Cursor and Character Characteristics (CCHAR) command needs to be set appropriately (Blink Rate parameter greater than zero). Table I. Video Parameters | Parameter | Value | Parameter | Value | |---------------|-------|---------------|-------| | Active Words | 32 | Active Lines | 240 | | Blanked Words | 13 | Blanked Lines | 23 | | HS | 3 | VS | 18 | | HBP | 5 | VBP | ) 3 | | HFP | 5 | VFP | 2 | Table II. 7220 Initialization Data | Commands<br>And<br>Parameters | Address A0 | Data (Hex) | Function | |-------------------------------|------------|------------|----------------------| | Reset | - 1 | 00 | Reset to idle state | | P1 | 0 | 12* | | | P2 | 0 | 1E | Active words-2 | | P3 | 0 | 42 | HS-1, VS low bits | | P4 | 0 | 12 | VS high bits, HFP-1 | | P5 | 0 | 04 | HBP-1 | | P6 | 0 | 02 | VFP | | P7 | 0 | FO | Active display lines | | P8 | 0 | oc | VBP | | VSYNC | 1 | 6F | Master video sync | | START | <u> </u> | 6B | End idle mode | <sup>\*</sup>Set for graphics mode, noninterlaced, no refresh, drawing during retrace only; for interlaced operation P1 = 18 (hex). To illustrate the drawing speed of the 7220, drawing times for arc and area fill routines with and without memory refresh were measured. The 7220 also provides Flash Mode drawing where drawing is done during display and retrace. While this yields extremely fast drawing times there is considerable disturbance to the display when drawing is in progress. The drawing time results are shown in Table III. This Application Report has demonstrated how a designer might incorporate the TMS4416 into a graphics system with the 7220. No attempt has been made to detail the interface or communication between the host processor and the 7220 as so many variants exist (see 7220 Design Manual). The TMS4416 requires minimal circuitry to generate a dense, low cost, high performance memory array for the 7220. MOS Memory Applications Engineering Table III. Drawing Times | Routine | Pixels Drawn | Refresh | No Refresh | Flash Mode | |-------------|--------------|----------|------------|------------| | Arc | | | | | | Radius = 96 | 69 | 1,079 µs | 704 μs | 191.8 μs | | Area Fill | | | | İ | | x = 400 | | | | | | y = 200 | 80,000 | 926.9 ms | 686 ms | 227.4 ms | # **Applications Brief** #### TMS4416/TMS4500A EVALUATION BOARD This application note illustrates memory system implementation using the TMS4416/TMS4500A evaluation board (Photo shown in Figure 1). The board measures 3" X 5.5" and is populated with a TMS4500A DRAM controller and 16 TMS4416s (16K X 4 Dynamic RAMs); this system provides for 128K bytes of static appearing memory and requires a single 5-volt supply. The interconnection bus at the board edge and the flexibility of the TMS4500A makes the board adaptive to almost any system. This board was developed by Texas instruments to allow construction of several processor systems without redesign of the memory section for each system. It is beyond the scope of this article to cover every microprocessor interface, although several popular microprocessor interfaces are covered in the TMS4500A User's Manual. FIGURE 1-TMS4416/TMS4500A EVALUATION BOARD The TMS4416/TMS4500A board is arranged as two rows of 8 devices (see Figure 2). Row 0 and Row 1 are selected by the $\overline{RASD}$ and $\overline{RAS1}$ signals, respectively. The board is then subdivided into four blocks of 32K bytes that are controlled by the $\overline{WR1}$ - $\overline{WR4}$ and $\overline{RD1}$ - $\overline{RD4}$ signals. The strapping of $\overline{WR1}$ - $\overline{WR4}$ and $\overline{RD1}$ - $\overline{RD4}$ allows the board to be configured as 32K X 32 bits, 64K X 16 bits, or 128K X 8 bits. Table 1 shows the typical strapping needed for the various word widths. Several examples of how the $\overline{WR}$ and $\overline{RD}$ signals can be used will show the versatility of the TMS4416/TMS4500A board. FIGURE 2 - TMS4416/TMS4500A BOARD LAYOUT TABLE 1 - READ AND WRITE SIGNAL STRAPPING CONFIGURATION | CONFIGURATION | SIGNAL STRAPPING | TYPE OF CONTROL | |---------------|--------------------------------------------------------------------------------------------------|------------------| | 128K X 8 | SWR1 = WR1, SWR2 = WR2, SWR3 = WR3, SWR4 = WR4<br>SRD1 = RD1, SRD2 = RD2, SRD3 = RD3, SRD4 = RD4 | Separate Control | | 64K X 16 | SWR1 = WR1 = WR2, SWR2 = WR3 = WR4<br>SRD1 = RD1 = RD2, SRD2 = RD3 = RD4 | Combined Pairs | | 32K X 32 | SWR1 = WR1 = WR2 = WR3 = WR4<br>SRD1 = RD1 = RD2 = RD3 = RD4 | All Combined | NOTES: - 1. WRX = Write signal for any block. - 2. RDX = Read signal for any block. - 3. SWRX = User supplied system write signal. - 4. SRDX = User supplied system read signal. The REN1 input on the TMS4500A selects which row of devices is selected by controlling the $\overline{RAS}$ (Row Address Strobe) signals (REN1 low selects $\overline{RAS}$ 0, REN1 high selects $\overline{RAS}$ 1). When a row of memory is accessed ( $\overline{RAS}$ 0 low or $\overline{RAS}$ 1 low), all the devices in that row are active which allows the user to manipulate each half-block within a row separately or collectively. As an exemple, strapping $\overline{WR1}$ - $\overline{WR4}$ and $\overline{RD}$ 1- $\overline{RD4}$ for 64K X 16 operation as shown in Table 1 combines the 32-bit data bus to form two 16-bit data busses that can be used in 16-bit systems as shown in Figure 3. The I/O function is controlled by the combination of $\overline{WR1}$ - $\overline{WR2}$ , $\overline{RD1}$ - $\overline{RD2}$ (Blocks 1 and 2) and $\overline{WR3}$ - $\overline{WR4}$ , $\overline{RD3}$ - $\overline{RD4}$ (Blocks 3 and 4). It is then possible to read and/or write to each block by appropriate control of the $\overline{WR}$ and $\overline{RD}$ signals. FIGURE 3 - 64K X 16 CONFIGURATION Another example takes advantage of having a 32-bit word available but only an 8-bit data bus. To take advantage of this, a 74LS139 selects the $\overline{\text{WR}}$ and $\overline{\text{RD}}$ signals and D0-D7 of each block are tied together to form an 8-bit bus (See Figure 4). A write cycle enables 1G allowing the 1A and 1B signals to select the block to be written to. A read cycle enables 2G allowing the 2A and 2B signals to select which block will be read. On a read cycle, the 2A and 2B signals can be sequenced, causing successive activation of the $\overline{\text{RD}}$ lines to rapidly access all 32 bits over the 8-bit bus (See Figure 5). This configuration makes full use of the output enable $\{\overline{\text{G}}\}$ function on the TMS4416 to decrease memory access times. Similarly the WR lines can be manipulated to accomplish fast writes into the DRAM array. FIGURE 4 - 128K X 8 FAST ACCESS CONFIGURATION FIGURE 5 - FAST ACCESS READ TIMING The upgrade to next generation parts and expanded memory requirements are also taken into account on the TMS4416/TMS4500A board. When 64K X 4 parts become available, they will be pin-compatible with the 16K X 4, allowing the user to upgrade his board to 512K bytes of memory with no added interfacing. The TMS4416 disregards two of the column addresses supplied to it from the TMS4500A (CAD, CA7) which are not needed to address its 16K of memory. These two extra address lines will be used to complete the addressing needed for the 64K X 4 making upgrade a matter of installing the new devices. The TMS4416/TMS4500A memory board demonstrates the use of a versatile, and expandable memory suitable for most any system. FIGURE 6 - TMS4416/TMS4500A BOARD SCHEMATIC # Applications Brief # TMS4500A ALE AND ACX TIMING This application brief describes the timing diagrams for several configurations that can be achieved with the TMS4500A by controlling ALE and ACX. (ACX refers to either ACR or ACW.) Example timing diagrams are given that illustrate the pertinent edge timings of ALE and ACX and their impact on system timing requirements. The timing diagram given in Figure 1 shows ALE leading $\overline{ACX}$ . The falling edge of ALE latches the $\overline{CS}$ , REN1, RAO-RA7, and CAO-CA7 inputs (not shown in the diagram); If $\overline{CS}$ is valid, $\overline{RAS}$ will go low tael. Reliable low. $\overline{ACX}$ going low has two functions: the MAO-MA7 outputs are switched from the row addresses to the column addresses, and $\overline{CAS}$ will go low when these addresses become valid. The access time of the TMS4500A (ALE low to $\overline{CAS}$ low) is specified as tael-CEL providing $\overline{ACX}$ goes low less than tael-CEL — tael-CEL after ALE. If this condition is not met then the access time increases and $\overline{CAS}$ low is measured from the low-going edge of $\overline{ACX}$ instead of ALE (tael-CEL). The rising edge of ALE brings $\overline{RAS}$ high and causes the inputs at RAO-RA7 to be output as addresses on MAO-MA7. (Input latches for RAO-RA7 are transparent latches.) The rising edge of $\overline{ACX}$ brings $\overline{CAS}$ high and terminates the memory access cycle. The edge placements of ALE and $\overline{ACX}$ can vary from this example giving rise to $\overline{RAS}$ and $\overline{CAS}$ timings not explicitly shown in the MOS Memory Data Book as explained below. Figure 2 illustrates the case where ALE overlaps $\overline{ACX}$ . In this case, the falling edges of ALE and $\overline{ACX}$ have the same function as explained in the first example although the rising edges take on a little different function. Referring to Figure 2, it can be seen that the rising edge of $\overline{RAS}$ , $\overline{CAS}$ , and the switching of MAO-MA7 are controlled by the rising edge of $\overline{ACX}$ . The rising edge of ALE has no control in this example. Because $\overline{ACX}$ brings $\overline{RAS}$ high, the precharge time (tpp) required by DRAMs is initiated from the rising edge of $\overline{ACX}$ and terminated by the subsequent falling edge of ALE. This timing can be helpful in a system that cannot meet $\overline{RAS}$ precharge time initiated from ALE. FIGURE 1 - ALE LEADING ACX FIGURE 2 - ALE OVERLAPPING ACX The next example shows $\overline{ACX}$ prior to or coincident with ALE (see Figure 3). When $\overline{ACX}$ falls prior to or coincident with ALE, the falling edges of $\overline{ACX}$ , and the switching of MAO-MA7 are controlled by the falling edge of ALE. In this case, the TMS4500A provides several of the memory timing signals. First, the row address hold time ( $\overline{RAS}$ low to MAO-MA7 switching) is guaranteed to be a minimum of 30 ns ( $\overline{REL-MAX}$ ); this value satisfies the row address hold times ( $\overline{RAB}$ ) of TMS4164/TMS4416 (-15 and -20) DRAMs. Secondly, ALE low to $\overline{CAS}$ low ( $\overline{RAEL-CEL}$ ) is within a guaranteed maximum. The rising edges of ALE and $\overline{ACX}$ have the same functions as described in the second example. In many applications, ALE and $\overline{ACX}$ can be tied together to take advantage of this "automatic timing feature" of the TMS4500A. Figure 4 illustrates the case where $\overline{ACX}$ overlaps ALE. In this case, the falling edges of ALE and $\overline{ACX}$ have the same function as described in the third example: that is, ALE controlling $\overline{RAS}$ , $\overline{CAS}$ , and the switching of MAO-MA7. The rising edges of ALE and $\overline{ACX}$ have the same function as described in the first example: that is, ALE controlling $\overline{RAS}$ and the switching of MAO-MA7 while $\overline{ACX}$ controls $\overline{CAS}$ . FIGURE 3 - ACX PRIOR TO OR COINCIDENT WITH ALE FIGURE 4 - ACX OVERLAPPING ALE a The ALE high to CLK low time is given by: $t_{AEH-CL} = t_{RP} - t_{W(CL)} - t_{CH-RRL} + t_{AEH-REH} + t_{t(REH)}$ where tAEH-CL = ALE high to CLK low tpp = memory precharge time (from DRAM spec.) $t_{W(CL)} = CLK low time$ tCH-RRL = CLK high to refresh RAS starting low\* $t_{AEH-REH}$ = ALE high to $\overline{RAS}$ starting high t<sub>t(REH)</sub> = RAS rise time Given this equation, the timing of ALE can be obtained to meet the memory precharge times when operating the TMS4500A in this mode. FIGURE 5 - REFRESH AFTER ACCESS (HIDDEN REFRESH) <sup>\*</sup>Multiply by a skew factor (0.9) because the maximum skew between starting high and starting low edges are required. Figures 6 and 7 show how the edge timings of ALE and ACX described in the previous examples affect the RAS and CAS timings on access grant cycles. An access grant cycle occurs when ALE goes low during a refresh cycle. In this case the timing of ALE low to ACX low determines the timing of RAS and CAS low with respect to CLK. If ACX falls more than 20 ns after ALE during a refresh cycle, the TMS4500A will follow the timing shown in Figure 6. If ACX falls prior to or loss than 2 ns after ALE during a refresh cycle, the TMS4500A will follow the timing shown in Figure 7. The difference between the two timing diagrams is the CAS timing with respect to CLK. On access grant cycles, the falling edge of ALE causes the RDY signal to go low; RDY low is generally used to hold off the processor until the refresh cycle is complete. The refresh timings of RAS, CAS, and MAO-MA7 are identical to the fifth example with respect to CLK edges A, B, C, and D. CLK edge E in Figures 6 and 7 terminates the refresh cycle and initiates the access grant cycle by bringing the RDY signal high and the RAS signal low. 1 In Figure 6 (ACX falling more than 20 ns after ALE), the CAS signal is timed from the subsequent falling edge of CLK after the access grant cycle is initiated (CLK F) and will go low t<sub>CL</sub>-CE later. In Figure 7 (ACX falling prior to or less than 2 ns after ALE), the CAS signal is timed from the rising edge of CLK that initiated the access grant cycle (CLK E) and will go low t<sub>CH</sub>-CEL later. This diagram shows that CAS will fall approximately one-half CLK cycle earlier in Figure 7 than CAS in Figure 6; this timing arrangement decreases the access time after refresh. In both of these access grant examples, the cycle is terminated by the low-to-high transition of ALE and ACX as described above. FIGURE 6 - ACCESS GRANT (ALE LEADING OR OVERLAPPING ACX) Timing of RDY for TWST = 1 is shown by dashed lines. <sup>1</sup> When operating with no wait states (TWST = 0), the timing is se described. When operating with wait states (TWST = 1), the RDY signal is extended flow for one more CLK cycle as shown in the drawing by the dashed line. <sup>\*</sup> Timing of RDY for TWST = 1 is shown by dashed lines. FIGURE 7 - ACCESS GRANT (ACX PRIOR TO, COINCIDENT, OR OVERLAPPING ALE) The examples given have shown how the edge timings of ALE and ACX of the TMS4500A effect the RAS, CAS, and MAC-MA7 outputs. Table 1 provides a quick reference and summary showing which input controls which output(s) for the example timing diagrams given in Figures 1 through 4. TABLE 1 - ALE AND ACX FUNCTIONS | | | | | SIGNA | L TRANSITIONS | | | |----------------------------------------------------|------|------|------|-------|------------------------|------------------------|-----------------------| | TIMING DIAGRAM | RASI | RAST | CASI | ,CAS1 | MAO-MA7<br>ROW TO COL. | MAC-MA7<br>COL. TO ROW | CASI<br>ACCESS GRANTS | | | | | | ACTUA | TING SIGNALS | | | | Figure 1 ALE Leading ACX | ALE | ALET | ACXI | ACXI | ACXI | ALEI | CLKI (Fig. 6) | | Figure 2 ALE Overlapping ACX | ALEI | ACX1 | ĀČXI | AÇXI | <u>ACX</u> 1 | - ACX1 | CLKI (Fig. 6) | | Figure 3<br>ACX Pilor To Or<br>Coincident With ALE | ALEI | ACX1 | ALEI | ACXI | ALE↓ | ACXI | CLKI (Fig. 7) | | Figure 4 ACX Overlapping ALE | ALE | ALET | ALE | ACXI | ALE | ALE! | CLKI (Fig. 7) | Mos Memory - Applications Engineering Texes Instruments assumes no responsibility for infringement of patents or rights of others based on Texes Instruments applications assistance of product specifications, since TI does not possess full access to date concerning the use or applications of customer's products. TI also assumes no responsibility for customer product designs. # **Applications Brief** # TMS4500A DRAM CONTROLLER CONFIGURED FOR THE TMS99000 SERIES 16-BIT MICROPROCESSORS The TMS4500A dynamic RAM controller can be used in various configurations with TMS99000 series 16-bit microprocessors. A medium-speed version and its timing diagram are shown in Figures 1 and 2, respectively. A high-speed version and its timing diagram are shown in Figures 3 and 4, respectively. Two memory configurations are also shown: a bulk memory configuration and a modular array. The bulk memory configuration uses 32 TMS4164 dynamic RAMs arranged as 128K of 16-bit words (see Figure 5). The modular memory array is comprised of 16 TMS4416 16K X 4 dynamic RAMs arranged as 64K of 16-bit words (see Figure 6). The modular array can be reduced in 16K word increments to a system that is 16K words deep for less memory-intensive applications. In addition, signals have also been provided to increase the memory depth to 126K words. In the paragraphs that follow, a description of both speed versions will precede a six-point analysis of the design criteria presented in the "TMS4500A Dynamic RAM Controller Users Manual." Both versions will be analyzed to ensure a proper match of timing signals between processor and memory. The 15 address lines (AO-A14) and PSEL are latched by two 74S373 8-bit data latches as shown in Figure 1.2 Latched addresses A1-A4 are used to address three 16 X 4 bipolar RAMs in order to generate eight higher-order memory address lines. These RAMs are used as a memory mapping function to increase the memory space of the TMS99000. Four of the higher order address lines are decoded into chip selects for all memory-mapped devices. On powerup and reset, the TMS99000 fetches the reset trap vector located at memory address 0000H. Since PSEL is forced high for this fetch, the three memory-map RAMs are deselected, allowing their outputs to be pulled high by the 10k pullup resistors. This deselects the memory decoder and enables EPROM. Part of the reset service routine residing in EPROM should include instructions to load the memory mapper. The memory mapper is addressed using the I/O interface of the TMS99000 that has both serial and parallel bit manipulation capabilities. Address lines A1-A4 are used to address the memory-map RAMs. A0 is set to a one for parallel I/O transfers (see TMS99000 Data Book). Additional I/O ports could be addressed by using the $\overline{\text{V6}}$ output (I/O transfer) of the bus status decoder to enable an I/O decoder connected to the address latch outputs. Because of the large memory address space provided by the memory mapper, however, it was felt that all additional I/O ports could be memory-mapped. - 1 All references to the TMS99000 apply to both the TMS99105A and TMS99110A microprocessors. - 2 It should be noted that the TMS99000 uses the convention that A0 to A14 represent the most to least significant address bits, respectively. \* See Text FIGURE 1 - TMS99105A/TMS99110A AND MEMORY MAPPING CIRCUITRY (3 MHz VERSION) FIGURE 2 - TIMING DIAGRAM FOR TMS99105A OR TMS99110A AND TMS4500A INTERFACE (3 MHz VERSION) In the high-speed version, the 74LS610 memory mapper has been added to replace the function of the 74S189 bipolar RAMs. Also, additional logic has been incorporated to allow the TMS99000 control signals to access dynamic memory at the higher speed. ALATCH is gated with a D-type flip-flop that allows ALE to fall after the falling edge of CLOCK following ALATCH going low. This allows the DRAMs to meet their specified RAS precharge time. A schottky flip-flop and a low-power schottky inverter are used to ensure that ALE falls at least 10 ns after CLOCK does. Since the TMS4500A will not generate READY in time for the TMS99000, this signal must be generated externally. This is done by detecting SLOMEM and using it to force READY low. SLOMEM is sampled by the TMS99000 READY input only when ALE is high so as to prevent placing the TMS99000 in an endless wait state. Once READY has initially gone low, it is kept low on DRAM memory cycles by RDY from the TMS4500A. It is finally returned high on the rising edge of CLOCK following RDY returning high. This will insert two wait states into each dynamic memory access cycle and one wait state for other slow memory (such as EPROM) cycles. If high speed static memory is used in the system, it should use SLOMEM = logic 1 status as a chip select. Next, in order to use the TMS4500A as an interface between dynamic memory and any processor, the following specifications should be checked: - 1. Refresh time - 2. Memory precharge time - 3. ALE to CLK relationship - 4. Row address setup and hold times - 5. Data valid to write enable time - 6. Read access time. First, the specifications for the medium-speed version will be checked to determine the memory speed, strap selection, and any logic modifications that might be necessary. For this example, assume that the TMS99000 has an input CLKIN frequency of 12 MHz (CLKOUT = 3 MHz). FIGURE 3 - TMS99105A/TMS99110A AND MEMORY MAPPING CIRCUITRY (5 MHz VERSION) Applications information FIGURE 5 - TMS4500A AND 128K WORD DYNAMIC MEMORY USING TMS4164s <sup>\*</sup> See Table 1 for Strap Configuration. FIGURE 6 - TMS4500A AND 64K WORD OF MODULAR DYNAMIC MEMORY USING TMS4416s #### 1. Refresh Time TABLE 1 - STRAP CONFIGURATION | STRAP INPUT MODES | | STRAP INPUT MODES | | STRAP INPUT MODES | | STRAP INPUT MODES | | | | REFRESH | MINIMUM<br>CLK FREQ. | REFRESH | CLOCK<br>CYCLES<br>FOR EACH | |-------------------|-----|-------------------|------------------|-------------------|-------|-------------------|---------|--|--|---------|----------------------|---------|-----------------------------| | TWST | F51 | FSD | MEMORY<br>ACCESS | RATE | (MHz) | FREQ. (kHz) | REFRESH | | | | | | | | L | L | Lt | 0 | EXTERNAL | | REFREG | 4 | | | | | | | | L | L | Н | 0 | CLK + 31 | 1,984 | 64 - 95‡ | 3 | | | | | | | | L | н | L | 0 | CLK + 46 | 2,944 | 64 - 85‡ | 3 | | | | | | | | L | н | н | ٥ | CLK + 61 | 3,904 | 64 - 92\$ | 4 | | | | | | | | н | L | L | 1 | CLK + 46 | 2,944 | 64 – 85‡ | 3 | | | | | | | | H | Ł | н | 1 | CLK + 61 | 3,904 | 64 - 80‡ | 4 | | | | | | | | н | н | L | 1 | CLK + 76 | 4,864 | 64 - 77\$ | 4 | | | | | | | | H | н | н | 1 | CLK + 91 | 5,824 | 64 - 88+ | 4 | | | | | | | - This strap configuration resets the Refresh Timer circuitry. - Upper figure in refresh frequency is the frequency that is produced if the minimum CLK frequency of the next select state is used. - 5 Refresh frequency if CLK frequency is 5 MHz. - + Retresh trequency if CLK frequency is 8 MHz. From Table 1 of the TMS4500A data sheet, there are two strap selections that would be appropriate for a 3 MHz clock frequency. One selection inserts a wait state on every memory access while the other does not. Assuming that no wait states will be necessary, select the strap input; FS0 = TWST = 0 and FS1 = 1. This will yield a refresh rate of (3 MHz)/46 or approximately 65 kHz, Each refresh will take 3 clock cycles. #### 2. Memory Precharge Time (RAS precharge) The memory precharge time must be calculated for access, refresh, and access grant memory cycles to ensure the minimum RAS precharge time is satisfied. #### Access Cycles The precharge time on access cycles is given by: | | tRP | 55 | $t_{\text{G2}}/4 + t_{\text{d1}} + t_{\text{AEL-REL}}^* = t_{\text{d7}} = t_{\text{ACH-REH}} = t_{\text{t(REH)}}$ | |-------|----------------------|----|-------------------------------------------------------------------------------------------------------------------| | where | tRP | = | RAS precharge time | | | t <sub>c2</sub> | = | CLKOUT period | | | <sup>t</sup> d1 | = | Delay from ALATCH low from reference line (MAX, 99000 Spec.) | | | | = | $t_{c2}/4 + 10$ | | | <sup>†</sup> AEL-REL | = | Time delay, ALE low to RAS starting low (MAX, 4500A-20 Spec.*) | | | t <sub>d</sub> 7 | = | WE, RD control release delay (MAX, 99000 Spec.) | | | <sup>‡</sup> ACH-REH | = | Time delay, ACX high to RAS starting high (MAX, 4500A-20 Spec.) | | | t <sub>t</sub> (REH) | = | RAS rise time (MAX, 4500A-20 Spec.) | | thus | tRP | = | (333/4 + 333/4 + 10 + 36 - 30 - 40 - 20) ns | | | | = | 123 ns RAS precharge time. | This value should otherwise be a minimum value; however as all propagation delays on a given chip will tend to track each other, the maximum value is multiplied by a skew factor to reflect variations in same-chip propagation delays. The skew factor used here is 0.9. All values (followed by an asterisk) are obtained by multiplying the specified maximum value by 0.9. The precharge time for access grant cycles is given by: | | tRP | = | t <sub>C</sub> 2 + tCH-REL* - tCH-RRH - t <sub>1</sub> (REH) | |-------|---------|---|-------------------------------------------------------------------------| | where | tCH-REL | = | Time delay, CLK high to access RAS starting low (MAX, 4500A-20 Spec.*) | | | tCH-RRH | = | Time delay, CLK high to refresh RAS starting high (MAX, 4500A-20 Spec.) | | thus | tRP | = | $(333 + 63 - 45 - 20)$ ns = 331 ns $\overline{RAS}$ precharge time | ### c. Refresh Cycles The precharge time for refresh cycles is given by: | | †RP | = | 1.5 (to2) + tCH-RRL* - td7 - tACH-REH - tt(REH) | |-------|---------------------|---|------------------------------------------------------------------------------| | where | <sup>†</sup> CH-RRL | = | Time delay, CLK high to refresh RAS starting low (MAX, 4500A-20 Spec.*) | | thus | † <del>H</del> P | = | $[1.5(333) + 54 - 30 - 40 - 20]$ ns = 464 ns $\overline{RAS}$ precharge time | # 3. ALE to CLK Relationship ALE low transition must not occur within 10 ns of the CLK low transition. Since the TMS99000 strobes ALATCH low on the rising CLKOUT edge, this criterion is satisfied. #### 4. Row Address Setup and Hold Times The row address, column address, REN1 and $\overline{CS}$ inputs must all be set up and stable no later than 10 ns prior to the falling edge of ALE. The latest of these signals will be $\overline{CS}$ which must propagate through all of the memory decode logic. The row address setup time for the 4500A then is given by: | | <sup>†</sup> AV-AEL | = | $t_{d2}^{*} + t_{wH3} - t_{d3} - t_{p('S373)} - t_{p('S189)} - t_{p('S138)}$ | |-------|-----------------------|---|------------------------------------------------------------------------------------------------------------| | where | <sup>†</sup> AV-AEL | = | Setup time, row, column, REN1, $\overline{\text{CS}}$ valid to ALE starting low (MIN, 4500A-20 Spec.) | | | t <sub>d2</sub> | = | Delay to ALATCH high from reference line (MAX, 99000 Spec.*) | | | twH3 | = | ALATCH pulse width high (MIN, 99000 Spec.) | | | td3 | = | Delay to address valid from reference line (MAX, 99000 Spec.) | | | <sup>†</sup> p('S373) | - | Propagation delay, data input to output (MAX, 74S373 Spec.) | | | <sup>†</sup> p('S189) | = | Propagation delay, address input to output (MAX, 74S189 Spec.) | | | <sup>t</sup> p('S138) | - | Propagation delay, select input to output (MAX, 74S138 Spec.) | | thus | <sup>†</sup> AV-AEL | = | $(13.5 + (333/4 - 15) - 15 - 13 - 35 - 12]$ ns 6.8 ns setup time from $\overline{CS}$ to ALE starting low. | The setup time from row address valid (at the DRAMs) to RAS starting low must also be considered. This is given by: | | t <sub>su(AR)</sub> | | td1 + tAEL-REL* - td3 - tp('S373) - tp('S189) - tRAV-MAV | |-------|---------------------|---|-----------------------------------------------------------------| | where | ¹su(AR) | = | Setup time, row address valid to RAS starting low | | | td1 | = | Delay to ALATCH low from reference line (MIN, 99000 Spec.) | | | tAEL-REL | = | Time delay, ALE low to RAS starting low (MAX, 4500A-20 Spec. *) | | | td3 | = | Delay to address valid from reference line (MAX, 99000 Spec.) | <sup>\*</sup> Multiply the specified maximum value by 0.9. | | <sup>t</sup> p('S373) | = | Propagation delay, data input to output (MAX, 74S373 Spec.) | |------|-----------------------|-----|-----------------------------------------------------------------------------| | | <sup>t</sup> p('S189) | = | Propagation delay, address input to output (MAX, 74S189 Spec.) | | | †RAV-MAV | = | Time delay, row address valid to memory address valid (MAX, 4500A-20 Spec.) | | thus | tsu(AR) | = . | [(333/4 + 10) + 36 - 15 - 13 - 35 - 55] ns | | | | = | 16 ns row address setup time for the DRAMs. | The row address hold time is guaranteed by the TMS4500A for -12, -15, and -20 speed range devices. #### 5. Data Valid to Write Enable Since CAS is initiated by the write enable signal, all write cycles are necessarily early write cycles. Therefore, we will calculate the setup time for data valid to CAS starting low which is given by: | | tsu(D) | = | tAEL-CEL + td9 - td1 - td8 | |-------|----------------------|---|---------------------------------------------------------------| | where | †su(D) | = | Setup time, write data valid to CAS starting low | | | <sup>†</sup> AEL-CEL | = | Time delay, ALE low to CAS starting low (MIN, 4500A-20 Spec.) | | | td9 | = | Delay to WE from reference line (MAX, 99000 Spec.*) | | | tan · | = | Delay to ALATCH low from reference line (MAX, 99000 Spec.) | | | <sup>t</sup> d8 | = | Delay from ALATCH low to valid write data (MAX, 99000 Spec.) | | thus | tsu(D) | = | (75 + (333/4 + 18) - (333/4 + 20) - 35) ns | | | | = | 38 ns setup time from data valid to CAS starting low. | #### 6. Read Access Time The maximum access time allowable from CAS to data valid on memory read cycles is given by: | | <sup>t</sup> a(C) | = | $t_{c2} - t_{c2}/4 - t_{d1} - t_{AEL-CEL} - t_{su2}$ | |--------|-------------------|--------|------------------------------------------------------------------| | where | ta(C) | = | Access time from CAS to data valid | | | tc2 | = | CLKOUT period | | | tc2/4 | = | Delay from CLKOUT falling to reference line (99000 Spec.) | | | <sup>t</sup> a1 | = | Delay from reference line to ALATCH low (MAX, 99000 Spec.) | | | tAEL-CEL | = | Time delay, ALE low to CAS starting low (MAX, 4500A-20 Spec.) | | | tt(CEL) | = | CAS fall time (MAX, 4600A-20 Spec.) | | | t <sub>su2</sub> | = | Data setup time (to CLKOUT falling) (MIN, 99000 Spec.) | | thus , | ta(C) | =<br>≠ | [333 - 333/4 - {333/4 + 20} + 20] - 200 - 25 - 25] ns<br>-103 ns | Now that the six specifications on the design criteria checklist have been examined, the values obtained can be compared to those required for the TMS4164. This comparison shows that three criteria constrain design and memory selection. These criteria are RAS precharge, $\overline{CS}$ valid to ALE starting low, and read access from $\overline{CAS}$ . The RAS precharge time of 123 ns means that only -20, -15, or -12 speed range devices may be used. Next, 3.2 ns of delay must be added to the ALE signal to ensure that $\overline{CS}$ is valid 10 ns before ALE starts low. This delay is chieved by inserting a buffer between ALATCH and ALE. Finally, a negative access time from $\overline{CAS}$ requires that a wait state must be inserted on each memory access cycle. By adding one CLKOUT period (set TWST = 1, FS0 = FS1 = 0) to the calculated memory access requirement, the read access cycle time (from $\overline{CAS}$ ) with one wait state inserted is given by: Multiply the specified maximum value by 0.9. $t_{a(C)}$ = $(-103 + t_{c2} - t_{p(BFR)})$ ns where $t_{p(BFR)}$ = Buffer propagation delay, input to output of the ALE buffer. (MAX, Spec.) Using the worst case CAS access time for TMS4164-15 DRAMs (ta(c) = 100 ns), the maximum allowable propagation delay for the buffer can be determined: $$t_{p(BFR)}$$ = $(-103 + t_{c2} + t_{a(c)})$ ns = $(-103 + 333 - 100)$ ns = $130$ ns This value must be greater than the maximum propagation delay for the ALE buffer. The specifications for the high-speed version will be evaluated next. In this version, ALE is extended to meet the RAS precharge requirement for —15 devices. This also gives sufficient address setup time to use the 74LS610 memory mapper. The memory mapper performs essentially the same function as the bipolar RAM array in the previous example, but incorporates the control signals that are necessary on-chip. For more information regarding the 74LS610, refer to Ti Application Brief entitled "Memory Mapping Using the SN54/74LS610 Thru SN54/74LS613 Memory Mapper." For the following example, assume that the TMS99000 has an input CLKIN frequency of 20 MHz (CLKOUT = 5 MHz). #### 1. Refresh Time From Table 1 of the TMS4500A data sheet, the strap selection should be FS0 = 0, FS1 = TWST = 1. This will yield a refresh rate of 66 MHz and each refresh cycle will take 4 clock cycles. Also, the TMS4500A will insert one wait state on each access cycle. As was mentioned earlier, the external logic will insert two wait states on each access cycle with the assistance of the RDY signal from the TMS4500A. # 2. Memory Precharge Time (RAS precharge) #### a. Access Cycles The precharge time on access cycles is given by: | | qqf | = | $t_{c2} + t_{p('LSO4)} + t_{p('S74)} + t_{AEL-REL}^* - t_{d7} - t_{ACH-REH} - t_{t(REH)}$ | |-------|-----------------------|---|-------------------------------------------------------------------------------------------| | where | t <sub>c2</sub> | = | 200 ns | | | <sup>†</sup> p('LS04) | = | Propagation delay, input to output (MIN, 74LS04 Spec.) | | | <sup>t</sup> p('S74) | = | Propagation delay, clock to Q output (MIN, 74S74 Spec.) | | thus | tge | = | (200 + 6 + 4 + 36 - 30 - 40 - 20)ns | | - | | = | 156 ns RAS precharge time. | b. Access Grant Cycles thus $$t_{RP}$$ = $t_{c2} = t_{CH-REL}^* - t_{CH-RRH} - t_{t(REH)}$ thus $t_{RP}$ = $(200 + 63 - 45 - 20)$ ns = 198 ns $\overline{RAS}$ precharge time. c. Refresh Cycles thus the = $$1.5[t_02] + t_{CH-RRL}^* - t_{d7} - t_{ACH-REH} - t_{t(REH)}$$ thus the = $11.5[200] + 54 - 30 - 40 - 20]$ ns = 264 ns RAS precharge time. #### 3. ALE to CLK Relationship As mentioned previously, a schottky flip-flop and low-power schottky inverter are used to clock ALE so that a minimum of 10 ns delay is guaranteed from CLK low to ALE low. Multiply the specified maximum value by 0.9. #### 4. Row Address Setup and Hold Times thus $$t_{AV-AEL}$$ = $t_{c2} + t_{p('LSO4)} + t_{p('S74)} - t_{c2}/4 - t_{d3} - t_{AVQV1}$ thus $t_{AV-AEL}$ = $(200 + 6 + 4 - 50 - 15 - 70)$ ns = $75$ ns setup time from $\overline{CS}$ to ALE starting low. Also, $t_{SU(AR)}$ = $t_{c2} + t_{p('LSO4)} + t_{p('S74)} + t_{AEL-REL}^* - t_{c2}/4 - t_{d3} - t_{AVQV1} - t_{RAV-MAV}$ thus $t_{SU(AR)}$ = $(200 + 6 + 4 + 36 - 50 - 15 - 70 - 50)$ ns = $61$ ns row address setup time for the DRAMs. #### 5. Data Valid to Write Enable Since data is valid before ALE falls, the data setup time is guaranteed. #### 6. Read Access Time Assuming two wait states are generated for each access cycle: ta(C) = $$2(t_{C2}I - t_{P}('LSO4)1 - t_{P}('S74)1 - t_{AEL-CEL} - t_{CEL}) - t_{Su2}$$ † Maximum values are used for propagation delays $t_{P}('LSO4)$ and $t_{P}('S74)$ to satisfy worst-case design requirements. thus $t_{a(C)}$ = $(2(200) - 15 - 9 - 200 - 20 - 25)$ ns = 131 ns read access time from $\overline{CAS}$ . The previous calculations indicate that $\overline{RAS}$ precharge and read access requirements will constrain memory selection. TMS4164-25 devices will not be able to meet either the $\overline{RAS}$ precharge time ( $t_{W(RH)} = 150$ ns) or the read access time ( $t_{a(C)} = 165$ ns). TMS4164-20 devices cannot meet the read access time ( $t_{a(C)} = 135$ ns); however, TMS4164-15 devices meet all timing requirements. Now that the 12BK word memory using TMS4164s has been analyzed, a brief description of a 64K word memory using TMS4416s will be given. The major difference between the two memory configurations lies in the addition of a 74LS155 used as a one-of-four selector (see Figure 6). The R/W line from the TMS99000 is used to select whother the upcoming access is to be a read or write cycle. MSF selects either the left or right bank of memory while MSE selects either the upper or lower bank. Thus, only one of the four banks of 16K word memories will be accessed on any given memory cycle. Because all of the inputs to the 74LS155 are set up before the start of each DRAM access (ALE starting low), there are no timing constraints when using TMS4416-20 or TMS4416-15 devices. Two memory system configurations have been presented showing how the TMS4500A can be configured to work with the TMS99000 16-bit microprocessor. A memory mapping scheme has been provided that is flexible enough to work with many microcomputer applications using the TMS99000 without modification. Although both expandability and modularity have been considered in this design, other memory mapping schemes and processor speeds are possible. > Mos Memory Applications Engineering Texas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. Texas Instruments assumes no responsibility for infungement of patents or rights of others based on Texas Instruments applications assistance or product specifications, since TI does not possess full access to data concerning the use or applications of customer's products. TI also assumes no responsibility for customer product designs. Multiply the specified maximum value by 0.9, # **Applications Brief** #### TMS4500A/8088 INTERFACE This application brief presents a circuit configuration which interfaces the 8088 microprocessor to dynamic RAM memory via the TMS4500A-15 dynamic RAM controller. The memory array is 32K bytes deep and features the TMS4416 16K X 4 dynamic RAM. The TMS4416 was used for its modularity advantage over X1 DRAMs. Figure 1 shows the schematic diagram of the circuit while Figure 2 depicts the timing diagram of a write access followed by a refresh followed by a read access grant memory cycle. The 8088 and TMS4500A both operate at 5 MHz requiring no wait states on normal memory accesses. The TMS4500A clock is shifted by one 15 MHz clock cycle via a 74S74 to ensure the proper ALE low to CLK low relationship to the TMS4500A. In order to cover the important TMS4500A interface requirements, the six-point design criteria will be used as presented in the "TMS4500A Dynamic RAM Controller Users Manual." #### 1. Refresh Time The TMS4500A is configured for maximum division of the clock without inserting wait states by strapping TWST, FS1, and FS0 as follows: TWST = 0, FS1 = 1 and FS0 = 1. This strap configuration divides the clock by 61 to yield a refresh rate of 3.123 ms (see TMS4500A Spec.). #### 2. Memory Precharge time The memory precharge time must be calculated for consecutive access, refresh, and access grant cycles to ensure that the minimum RAS precharge time is satisfied. #### Access Cycles The precharge time for access cycles is given by: | | <sup>t</sup> RP | = | TCLCL + TCLCH - TCLRH - tACH-REH - t((REH) + TCHLL + tAEL-REL | |-------|----------------------|----|--------------------------------------------------------------------------------| | where | tRP | = | RAS precharge time | | | TCLCL | ** | CLK cycle period | | | TCLCH | = | CLK low time (2/3 TCLCL - 15, 8284A Spec.) | | | TCLRH | = | RD inactive delay (MAX 8088 Spec.) | | | <sup>t</sup> AEH-REH | = | Time delay, ALE high to $\overline{RAS}$ starting high (MAX TMS4500A-15 Spec.) | | | tt(REH) | = | RAS rise time (MAX TMS4500A-15 Spec.) | |-------|----------|---|---------------------------------------------------------------------------------| | | TCHLL | = | ALE inactive delay (MAX 8088 Spec.) | | | tAEL-REL | = | First delay, ALE low to $\overline{RAS}$ starting low (MAX TMS4500A-15 Spec. *) | | thus, | tgp | = | (200 + 118 - 150 - 30 - 15 + 85 + 27) ns | | | | = | 235 ns | <sup>\*</sup>This value should otherwise be a minimum value; however, as all propagation delays on a given chip will tend to track each other, the maximum value is multiplied by a skew factor to reflect variations in same chip propagation delays. The skew factor for the TMS4500A is 0.9, All values follow by an asterisk are obtained by multiplying the specified maximum value by 0.9. FIGURE 1 - TMS4500A/8088 INTERFACE SCHEMATIC FIGURE 2 - TIMING DIAGRAM #### b. Refresh Cycles On refresh cycles the minimum precharge time occurs when $\overline{ACR}$ or $\overline{ACW}$ go high 20 ns before TMS4500A CLK low. If this occurs, refresh $\overline{RAS}$ will go low on the subsequent rising edge of the TMS4500A CLK. The minimum precharge time for refresh cycles is given by: | | tAP | = | TCLCH + tACH-CL - tACH-REH - tt(REH) + tCH-RRL* | |-------|----------------------|-----|-----------------------------------------------------------------------------| | where | †ACH-CL | = | Time delay ACX high to CLK low (MIN TMS4500A-15 Spec.) | | | <sup>†</sup> ACH-REH | E | Time delay, ACX to RAS starting high (MAX TMS4500A-15 Spec.) | | | tCH-RRL | = . | Time delay, CLK high till refresh RAS starting low (MAX TMS4500A-15 Spec.*) | | thus. | tRP | = | (118 + 20 - 30 - 15 + 45) ns | | | | = | 138 ns | ### c. Access Grant Cycles The precharge time for access grant cycles is given by: #### 3. ALE to CLK Relationship The ALE low transition must not occur within 10 ns of the TMS4500A CLK low transition. This is guaranteed by the phase shift between the 8088 and TMS4500A clocks. ALE low to CLK low time is given by: | | tAEL-CL | = | 2(tosc) - tolch - TCHLL + tp04 + tp74 | |-------|------------------|----|------------------------------------------------| | where | tosc | = | OSC cycle period (8284A Spec.) | | | tOLCH | = | OSC low to CLK high (MAX 8284A Spec.) | | | <sup>t</sup> p04 | = | Propagation delay, MSI gate (MIN 74L504 Spec.) | | | t <sub>p74</sub> | ≒: | Propagation delay, MSI gate (MIN 74S74 Spec.) | | thus | tAEL-CL | = | [2(66) - 22 - 85 + 5 + 4] ns | | | | = | 34 ns | #### 4. Row Address Setup and Hold Time The setup time to the TMS4500A is given by: | | <sup>†</sup> AV-AEL | = | TAVAL - tp32 | |-------|---------------------|---|------------------------------------------------------------------------| | where | <sup>†</sup> AV-AEL | = | Time delay, address, REN1, CS valid to ALE low (MIN TMS4500A-15 Spec.) | | | TAVAL | = | Address valid to ALE low (TCLCH - 60, MIN 8088 Spec.) | |-------|------------------|---|----------------------------------------------------------------------------------------------| | | <sup>t</sup> p32 | = | Propagation delay, SSI gate, allowing for delay to $\overline{\text{CS}}$ (MAX 74LS32 Spec.) | | thus, | tAV-AEL | = | {118 - 60 - 22}ns | | | | = | 36 ns | The row address setup time to the DRAMs is given by: task = Taval - trav-Mav + tael-rel\* where $$t_{RAV-MAV}$$ = Time delay, row address valid to memory address valid (MAX TMS4500A-15 Spec.) thus, $t_{ASR}$ = $(118 - 60 - 40 + 27)$ ns = 45 ns #### 5. Data Valid to Write Enable All writes to memory are early writes, which allows data to be set up to $\overline{CAS}$ instead of $\overline{W}$ . The 8088 specifies that the data is valid a minimum of 0 ns to $\overline{WR}$ low. This gives a data setup time equal to tACL-CEL (50 ns MIN) for this circuit. # 6. Read Access time from CAS The required access time for both access and access grant memory cycles must be calculated. The read access time from CAS on normal access cycles is given by: | | tCAC | = | 2(TCLCL) - TCLRL - tACL-CEL - tt(CEL) - TDVCL | |-------|----------------------|-------------|---------------------------------------------------------------------------------------------------------| | where | <sup>t</sup> CAC | = | Access time from CAS | | | TCLRL | = | RD active delay (MAX 8088 Spec.) | | | <sup>†</sup> ACL-CEL | <del></del> | Time delay, $\overline{\text{ACX}}$ low to $\overline{\text{CAS}}$ starting low (MAX TMS4500A-15 Spec.) | | | tt(CEL) | = | CAS fall time (MAX TMS4500A-15 Spec.) | | | TDVCL | = | Data valid delay (MIN 8088 Spec.) | | thus | †CAC | = | [2(200) - 165 - 90 - 15 - 30] ns | | | | <b>=</b> | 100 ns | | | | | | The read access time on access grant cycles is given by: | | tCAC | = | 2(TCLCL) + TCHCL - tCH-CEL - tt(CEL) - TDVCL | |-------|---------|-----|---------------------------------------------------------------------------------------------| | where | TCHCL | = . | CLK high time (1/3 TCLCL + 2, MIN 8284A Spec.) | | | tCH-CEL | = | Time delay, CLK high to access $\overline{\text{CAS}}$ starting low (MAX TMS4500A-15 Spec.) | | thus, | tCAC | = | [2(200) + 68 + 140 + 15 - 30] ns | | | | _ | 283 ns | The calculations of the design criteria for the TMS4500A interface have been completed. An inspection of the design criteria reveals that t<sub>CAC</sub> on normal accesses constrains the choice of memories to TMS4416-15 (t<sub>CAC</sub> = 80 ns). Slower memories can be used by decreasing the 8088 clock speed. For TMS4416-20 devices, the maximum CLK frequency as constrained by CAS access time is given by: A circuit configuration to interface dynamic memories to the 8088 microprocessor utilizing the TMS4500A dynamic RAM controller has been presented. The circuit design featured a 5 MHz 8088 interfaced to a TMS4500A-15 operating with no wait states. The memory array was implemented with TMS4416 dynamic RAMs for increased modularity. MOS Memory Applications Engineering Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. Texas instruments assumes no responsibility for infringement of patents or rights of others based on Texas Instruments applications assistance or product specifications, since TI does not possess full access to date concerning the use or applications of customer's products. TI also assumes no responsibility for customer product designs. # **Applications Brief** #### TMS4500A/MC68000 INTERFACE This application note provides several circuit configurations interfacing three speed ranges of the MC68000 microprocessor to dynamic RAM memory via the TMS4500A-15 dynamic RAM controller. The MC68000L6 operates with no wait states while the MC68000L8 and MC68000L10 operate with one wait on normal memory access cycles. The memory array is organized as 32K words featuring the TMS4416 $16K \times 4$ dynamic RAM arranged as two rows of $16K \times 16$ bits with each row partitioned into 16K bytes of upper and 16K bytes lower memory. The TMS4416 was used for its modularity advantage over X1 DRAMs and upgradability to future $64K \times 4$ devices. Two approaches for controlling access to the upper and lower bytes of memory are given. The first approach (Figure 1A) controls access to upper and lower memory by gating CAS with UDS and LDS providing an early write condition. Early write occurs when the W signal to the DRAM goes low prior to CAS low. Under this condition the data input to the DRAM is required to be set up prior to CAS instead of prior to W, and the output buffers are disabled allowing the use of common I/O. This can be achieved on the TMS4164 by tying D and Q together; the TMS4416 is a common I/O device. The second approach (Figure 2A) controls access to upper and lower memory by gating R/W with UDS and LDS providing a late write condition (CAS low prior to W low). There are definite advantages and disadvantages to each of the implementations. From a system standpoint the gated CAS requires a smaller number of gates than the gated $R/\overline{W}$ version but would degrade $\overline{CAS}$ access time with the extra SSI gate (74LS32) delay. Another system criteria would be the choice of memory used with each implementation. For the gated CAS approach both TMS4416s and TMS4164s could be used with common I/O reducing layout signal routing complexity. The gated R/W implementation restricts the use of common t/O when using TMS4164s due to late write operation. In the late write cycle the Q outputs will go to an active state causing contention between the processor and the memory for the data bus. To use TMS4164s within the gated R/W system requires that the Q outputs be externally buffered to allow a bidirectional data bus which adds extra circuitry for the buffers. The timing diagrams for Figures 1A and 2A are given in Figure 1B and 2B, respectively. Both methods of upper and lower byte control allow the use of read-modify-write (TAS instruction) cycles but the operational response of the DRAMs is slightly different. A read-modify-write is performed by first reading the data from a memory location then writing data back to that location in the same memory cycle. The TAS instruction (Test and Set an Operand) tests a byte operand and sets the negative and zero flags accordingly; the high order bit of the operand is set. This provides a means of synchronization in multiple processor environments. Figure 3 shows the read-modify-write timings for the gated $\overline{CAS}$ and gated $\overline{R/W}$ implementations. The two methods for controlling memory access have the advantages and disadvantages mentioned above plus another difference on read-modify-write cycles. The gated $\overline{CAS}$ approach actually does a page mode read then a page mode write (two $\overline{CAS}$ cycles for a single $\overline{RAS}$ cycle) to the same memory location while the gated R/W approach does a normal read-modify-write to the DRAM. The choice of these methods would probably be determined by other factors in the system design; particularly the size of the memory array since the TMS4416 example would require less logic to implement but lends itself better to smaller memory designs. The DTACK signal is derived by ANDing UDS, UDS, and R/W together, clocking RDY with a flip-flop and then ORing the two results. On normal accesses the RDY signal is high allowing either the UDS, UDS, or R/W signal to force DTACK low. On access grant cycles the low RDY signal holds DTACK high one clock period after the refresh cycle is complete. UDS, UDS and R/W are ANDed together so that on read cycles UDS and/or LDS force DTACK low and on write cycles R/W forces DTACK low. This gating is necessary because UDS and LDS go low too late in the write cycle to provide sufficient DTACK setup time. It also provides the two DTACK pulses for read-modify-write cycles. For the MC68000L8/L10 design DTACK is delayed with a flip-flop to provide one wait state. \*See text. FIGURE 1A - TMS4500A/MC68000L6 INTERFACE SCHEMATIC (GATED CAS) \*See text. FIGURE 2B - TIMING DIAGRAM (GATED R/W) FIGURE 3 - READ-MODIFY-WRITE CYCLE TIMING To cover the important aspects of the MC68000/TMS4500A interface, detailed calculations of the design criteria for the MC68000L6 and MC68000L10 will be given with only a short summary of the MC68000L8 design criteria. The results will then be compared with the TMS4416 and TMS4164 DRAM timing requirements to provide proper memory speed selections. Finally the designs will be weighed against each other to point out the strengths and weaknesses as related to system performance. The six-point criteria will be used as presented in the "TMS4500A Dynamic RAM Controller Users Manual" in the following calculations. # MC68000L6 Design Calculations # 1. Refresh interval The TMS4500A is configured for maximum division of the clock without inserting wait states by strapping TWST, FS1, and FS0 as follows. $$TWST = 0$$ , $FS1 = 1$ , $FS0 = 1$ This strap configuration divides the clock by 61 to yelld a refresh interval of 2.60 ms (see 4500A Spec.). # 2. Memory precharge time The memory precharge time must be calculated for consecutive access, refresh, and access grant cycles to ensure that the minimum $\overline{RAS}$ precharge time is satisfied. #### a. Access cycles The precharge time for access cycles is given by: $$tRP = tSH - tAEH-REH - tt(REH) + tAEL-REL*$$ where $$tRP = \overline{RAS} \text{ precharge time}$$ $$tSH = \overline{AS}, \overline{DS} \text{ width high (MIN MC68000L6 Spec.)}$$ $$tAEH-REH = Time \text{ delay, ALE high to } \overline{RAS} \text{ starting high (MAX 4500A-15 Spec.)}$$ $$tAEL-REL* = Time \text{ delay, ALE low to } \overline{RAS} \text{ starting low (MAX 4500A-15 Spec.)}$$ thus, $$tRP = (180 - 25 - 15 + 27) \text{ ns}$$ $$= 167 \text{ ns}$$ # b. Refresh cycles The minimum precharge time for refresh cycles is given by: thus, $$t_{RP} = [1.5(166) - 75 - 25 - 15 + 45] \text{ ns}$$ = 179 ns # c. Access grant cycles The precharge time for access grant cycles is given by: $$t_{RP} = T - t_{CH-RRH} - t_{t(REH)} + t_{CH-REL*}$$ where $t_{CH-RRH} = T_{ime}$ delay, CLK high to refresh $\overline{RAS}$ starting high (MAX 4500A-15 Spec.) $$t_{CH-REL*} = T_{ime}$$ delay, CLK high to access $\overline{RAS}$ starting low (MAX 4500A-15 Spec.\*) thus, $t_{RP} = (166 - 35 - 15 + 54)$ ns $$= 170 \text{ as}$$ # 3. ALE to CLK relationship The ALE low transition must not occur within 10 ns of the CLK low transition. ALE low to CLK low time is given by: $$t_{AEL-CL} = .5(T) - t_{CHSLx}$$ where $$t_{CHSLx} = Clock \ high \ to \ \overline{AS}, \ \overline{DS} \ low \ (MAX, MC68000L6 \ Spec.)$$ thus $$t_{AEL-CL} = [.5(166) - 65] \ ns$$ <sup>•</sup> This value should otherwise be a minimum; however as all propagation delays on a given chip will tend to track each other, the maximum value is multiplied by a skew factor for the TMS4500A is 0.9. All values followed by an asterisk are obtained by multiplying the specified maximum value by 0.9. # 4. Row address setup and hold time The row address setup time to the TMS4500A is guaranteed by the MC68000L6 address valid to AS low timing (tAVSL). $$t_{AV-AEL} = t_{AVSL} = 35 \text{ ns (MIN, MC68000L6 Spec.)}$$ The row address setup time to the DRAMs is given by: where tRAV-MAV = Time delay, row address valid to memory address valid (MAX 4500A-15 Spec.) thus, $$t_{ASR} = (35 - 40 + 27) \text{ ns}$$ = 22 ns The row address hold time to the DRAMs is guaranteed by the TMS4500A to meet -20 or faster speed devices. #### 5. Data valid to write enable In both circuit configurations, data valid to write low is guaranteed by the MC68000L6. For the circuit in Figure 1A this is accomplished by gating CAS with UDS and LDS to give an early write condition. For the circuit in Figure 2A R/W is gated with UDS and LDS to give a late write condition. Data valid to write enable for both circuits is given by: $$tDS = tDOSL + tP32$$ where tps = Data setup time toosi = Data out valid to DS low (MIN, MC68000L6 Spec.) tp32 = Propagation delay (MIN, 74LS32 Spec.) Thus $$tps = (35 + 8) ns$$ = 43 ns # 6. Read access time from CAS The required access time for both access and access grant memory cycles must be calculated. The read access time from CAS on normal access cycles for the gated R/W configuration (Figure 2A) is given by: where tCAC = Access time from CAS tAEL-CEL = Time delay, ALE low to CAS starting low (MAX 4500A-15 Spec.) t<sub>t(CEL)</sub> = CAS fall time (MAX 4500A-15 Spec.) tDICL = Data in to clock low (MIN, MC68000L6 Spec.) The read access time on access grant cycles for the gated R/W configuration (Figure 2A) is given by: $$tCAC = 2.5(T) - tCH-CEL - tt(CEL) - tDICL$$ where tch-cel = Time delay, CLK high to access CAS starting low (MAX 4500A-15 Spec.) thus $$t_{CAC} = [2.5(166) - 140 - 15 - 25] \text{ ns}$$ = 235 ns For the gated CAS configuration one SSI gate (74LS32) delay must be subtracted from the above values. # MC68000L10 Design Calculations The MC68000L8/L10 design requires extra hardware to meet the TMS4500A ALE to CLK low timings (tCL-AEL, tAEL-CL) and DRAM $\overline{CAS}$ access time (tCAC). This is accomplished by providing two clocks (CLK, $\phi$ ) which are approximately 90° out of phase with each other (See Figure 4B). The $\phi$ clock controls the low going edges of ALE and $\overline{DTACK}$ to ensure proper timing for both the TMS4500A and DRAM. The two flip-flops driving CLK $\phi$ in Figure 4A should be contained within the same package to minimize the skewing between the two outputs. A 74AS832 is used to derive ALE because of its necessary speed advantage over a 74S32. If the two flip-flops are not contained in the same package and a 74AS832 is not used then the MC68000L10 could not meet the $\overline{RAS}$ precharge and $\overline{CAS}$ access times of the TMS4164 or TMS4416. This restriction is not necessary for MC68000L8 operation. The TMS4500A is strapped for zero wait state operation, with the processor wait state being provided by externally delaying DTACK. If necessary two processor wait states may be inserted by strapping the TMS4500A for 1 wait state operation. FIGURE 4A - TMS4500A/MC68000L8-MC68000L10 INTERFACE SCHEMATIC ACCESS GRANT FIGURE 4B - TMS4500A/MC68000LB-MC68000L10 TIMING DIAGRAM The following calculations reflect gated R/W operation. 1. Refresh time Refresh interval = 1.56 ms $$TWST = 0$$ , $FS1 = 1$ , $FS0 = 1$ - 2. Memory precharge time - a. Access cycles $$tRP = 2(T) + tD - tCLSH - tP832 - tAEH-REH - ttREH + tP74 + tAEL-REL*$$ Where to = Delay between CLK and $\phi$ tp832 = Propagation delay (MAX 74S832 Spec.) tp74 = Propagation delay (MIN 74S74 Spec.) $t_D = 1/2(t_C) + t_{PO4} - t_S$ and t<sub>C</sub> = 20 MHz clock cycle time tp04 = Propagation delay (MIN 74S04 Spec.) ts = Skew between CLK and $\phi$ 9-78 thus, $$t_D = [1/2(50) + 2 - 1] \text{ ns}$$ = 26 ns $$tRP = [2(100) + 26 - 50 - 5 - 25 - 15 + 4 + 27] \text{ ns}$$ = 162 ns b. Refresh cycles $$tRP = 1.5(T) - tCLSH - tP832 - tAEH-REH - ttREH + tCH-RRL*$$ $tRP = [1.5(100) - 50 - 5 - 25 + 15 + 45] \text{ ns}$ = 100 ns c. Access grant cycles # 3. ALE to CLK relationship ALE low is triggered by the rising edge $\phi$ after $\overline{\rm AS}$ goes low, which exceeds the minimum 10 ns specification. 4. Row address setup and hold time The row address setup time to the TMS4500A is given by The row address setup time to the DRAM is given by: $$tASR = T - tCLAV + tD + tP74 + tPmin832 - tRAV-MAV + tAEL-REL*$$ thus $tASR = (100 - 55 + 26 + 4 + 1 - 40 + 27)$ ns = 63 ns # 5. Data valid to write enable The data valid to write enable is dependent upon the tDOSL timing of the MC68000 when $\overline{CAS}$ or $\overline{W}$ to the DRAMs is controlled as shown in Figure 1A or Figure 1B. $$t_{DS} = t_{DOSL} + t_{P32}$$ thus $t_{DS} = (20 + 8) \text{ ns}$ = 28 ns # 6. Read access time from CAS The read access time from CAS on normal access cycles for the gated R/W configuration is given by: $$t_{CAC} = 3.5 (T) - 1/2(T) - t_{D} - t_{P74} - t_{P832} - t_{AEL-CEL} - t_{t(CEL)} - t_{DICE}$$ $t_{CAC} = [3.5(100) - 1/2(100) - 26 - 9 - 5 - 150 - 15 - 15] \text{ ns}$ $= 80 \text{ ns}$ The read access time on access grant cycles for the gated R/W configuration is given by: MC68000L8 Design Calculations Results The results for the calculations of the design criteria for the MC68000LS are given in Table 1. TABLE 1 - MC68000LS DESIGN CRITERIA SUMMARY | DESIGN CRITERIA | MC68000L8 | |----------------------------------------------------|-------------------------------------------------------------------------| | Refresh interval | 1.95 ms | | 2. Memory precharge time | | | a. Access cycles (tpp) | 203 ns | | b. Refresh cycles (tpp) | 122 ns | | c. Access grant cycles (tpp) | 129 ns | | 3. ALE to CLK relationship | Guaranteed by clocking $\overline{AS}$ low on the rising edge of $\phi$ | | 4. Row address setup and hold times | | | a. To the TMS4500A (t∆V-AEL) | 93 ns | | b. To the DRAMs (tASR) | 79 ns | | <ol><li>Data valid to write enable (tps)</li></ol> | 38 ns | | 6. Read access time from CAS | | | <ul> <li>a. Access cycles (tCAC)</li> </ul> | 149 ns | | <ul> <li>b. Access grant cycles (tCAC)</li> </ul> | 142 ns | The proper choice of memory can be selected from Table 2 for each design. For the MC68000L6 and MC68000L8 designs there are no memory speed restrictions. However, the MC68000L10 design is restricted to only TMS4416-15 and TMS4164-12 devices; the limiting parameters being RAS precharge (tRP) and CAS access time (tCAC). To meet slower memory requirements the MC6800L10 clock frequency would have to be reduced. The maximum clock frequency for a desired memory speed can be determined by substituting in the necessary DRAM timing parameters and solving for the input clock period (T) in the design criteria for memory precharge time and read access time. TABLE 2 - MEMORY SELECTION | 1 | СГОСК | | MEMORY DEVICES | | | | | | |--------------------|-----------|-------|----------------|----------|------------|-----|--|--| | MICROPROCESSOR | FREQUENCY | TM\$4 | 4416 | T | TMS4164 | | | | | i | FREQUENCY | -15 | -20 | - 12 | - 15 | -20 | | | | MC68000L6 | 6 MHz | | - | سو | <i>w</i> . | | | | | MC68000L8 | 8 MHz | - M | - m | <u> </u> | - N | V | | | | MC68000L8 (Hybrid) | 7.46 MHz | | an . | <u> </u> | | | | | | MC68000L10 | 10 MHz | Ju | I | 1 - | | | | | Meeting DRAM timing requirements is only a small part of microprocessor system design. The ultimate goal is to achieve maximum performance with minimum hardware. Of the three designs the MC68000L6 interface requires the least amount of hardware while the MC68000L10 interface has the fastest processor/memory cycle time. To capitalize on the best of both designs a compromise can be made by substituting a MC68000L8 into the MC68000L6 design and operating at less than 8MHz without wait states. Operating under these conditions it can be shown that the processor/memory cycle time approaches that of the MC68000L10 design with a minimum hardware interface (see Table 3). TABLE 3 - MICROPROCESSOR TO MEMORY CYCLE TIME\* | MICROPROCESSOR | CLOCI | K | CYCLE TIME (te) | NUMBER OF WAIT | | |--------------------|-----------|--------|-----------------|---------------------|--| | MICROPHOCESSON | FREQUENCY | PERIOD | CTCLE TIME (IC) | STATES INSERTED (N) | | | MC68000L6 | 6 MHz | 166 ns | 664 ns | 0 | | | MC68000L8 | 8 MHz | 125 ns | 625 ns | 1 | | | MC68000L8_(Hybrid) | 7,46 MHz | 134 ns | 536 ns | | | | MC68000L10 | 10 MHz | 100 ns | 500 ns | 1 | | $<sup>^{\</sup>bullet}t_{0}=4\left\{ T\right\} +N\left( T\right)$ where T = microprocessor clack period To determine the maximum speed that the MC68000L8 can operate without wait states it is necessary to recalculate the design criteria using the MC68000L6 equations with MC68000L8 timing parameters (results in Table 4). From these values the restricting parameter will be the ALE to CLK low timing (minimum 10 ns) requirement necessary for proper TMS4500A operation. Setting tCL-AEL equal to 12 ns (12 ns allows for 20% margin) and solving for T, yields a clock period of 134 ns (7.46 MHz) The design criteria for 7.46 MHz operation is also shown in Table 4. This "Hybrid" circuit meets TMS4416-15,-20 and TMS4164-12,-15 timing requirements and has a processor/memory cycle time approaching that of the MC68000L10 design. This illustration shows the advantage of operating without wait states when accessing DRAM, but does not directly reflect system throughput enhancement. System throughput calculations require a much more detailed analysis taking into consideration the systems application, use of other types of memory (EPROM, PROM, ROM, and Statics), memory size and configuration, software, etc. It is beyond the scope of this application note to cover all of these variables in detail, although a brief overview can be given. TABLE 4 - MC68000L8 (HYBRID) DESIGN CRITERIA SUMMARY\* | DECICAL CONTEDIA | MICROPROCESSOR | | | | |-------------------------------------|---------------------|----------------------|--|--| | DESIGN CRITERIA | MC68000L8 @ 6 MHz | MC68000L8 @ 7.46 MHz | | | | 1. Refresh interval | 1.95 ms | 2.09 ms | | | | 2. Memory precharge time | 1 | | | | | a. Access cycles (tgp) | 167 ns | 146 ns | | | | b. Refresh cycles (tgp) | 189 ns | 141 ns | | | | c. Access grant cycles (tgp) | 170 ns | 138 ns | | | | 3. ALE to CLK relationship | 28 ns | 12 ns | | | | 4. Row address setup and hold times | | | | | | a. To the TMS4500A (tAV-AEL) | Guaranteed by tAVSL | Guaranteed by tAVSL | | | | b. To the DRAM (tASR) | 17 ns | 17 ns | | | | 5. Data valid to write enable (tps) | 38 ns | 38 ns | | | | 6. Read access time from CAS | | | | | | a. Access cycles (tcAc) | 180 ns | 100 ns | | | | b. Access grant cycles (tCAC) | 245 ns | 165 ns | | | <sup>\*</sup>Results reflect gated R/W operation. All of the interface examples given in this application note used a tightly coupled processor/memory interface to maximize DRAM performance. The calculations and comparisons for the "Hybrid" circuit only reflect that the processor is executing strictly out of DRAM which is not always the case in many systems. As microprocessor speeds and memory size increase, the benefits of the tightly coupled memory array give way to asynchronous main memory configurations and cache memory N = number of wait states inserted. implementations in order to relieve the processor of wait states when accessing memory. Applications Notes SR-1, "An Introduction To Cache Memory Systems And The TMS2150", and DRC-1, "The TMS4500A in An Asynchronous Bus System", address the concepts of cache and asynchronous memory architecture in more detail than given here. The percentage of time a microprocessor uses for internal operations as opposed to memory accesses is also a factor in determining system throughput when wait states are used. The greater the percentage of time that a microprocessor spends accessing memory with wait states, the greater the throughput degradation. Thus, for systems whose software requires extensive internal processor operations and few memory operations it may be more desirable to operate with wait states as opposed to the "Hybrid" approach. Table 5 gives an example of a few MC68000 instructions and their effect on throughput. The actual average instruction time will be dependent upon the instruction stream being executed, but this example will indicate how wait states affect the processor performance. The multiply and divide instructions which require a large percentage of internal operations make apparent the advantage of higher speed processors when doing extensive numeric processing; however if the memory intensive instructions predominate, the system running without wait states will execute faster even at slower clock frequencies. Systems which execute program mainly out of EPROM, PROM, ROM and Static memory and only use DRAM for data storage may also benefit from the use of the high speed processors. Each of the four designs has its own niche which is based on the necessary system application. Designs that require maximum memory performance and minimum component count may find the Hybrid interface more suitable, while systems requiring maximum processor performance would utilize the MC68000L8/L10 design. # TABLE 5 - AVERAGE INSTRUCTION CYCLE TIME #### A. CLOCK CYCLES AND MEMORY CYCLES PER INSTRUCTION | INSTRUCTION | CLOCK CYCL | ES | MEMORY CYCLES | | | |-------------|-----------------|-------|-----------------|-------|--| | | PER INSTRUCTION | TOTAL | PER INSTRUCTION | TOTAL | | | MOV AN@+ | 8 | | 2 | | | | MOV AN@- | 10 | | 2 ' | | | | ADD AN@+ | 12 | | 2 | | | | ADD AN@- | 14 | | 2 | | | | CMPI AN@+ | 12 | | 3 | | | | CMPI AN@- | 14 | | 3 | | | | BRA | 10 | | 2 | | | | JMP AN@ | 8 | | 2 | | | | JMP AN@(d) | 10 | 98 | . 2 | 20 | | | MULS | 1 70 1 | 168 | 1 | 21 | | # B. AVERAGE CLOCK CYCLES/INSTRUCTION AND AVERAGE MEMORY CYCLES/INSTRUCTION | NUMBER OF INSTRUCTIONS | AVERAGE CLOCK CYCLES/<br>INSTRUCTION | AVERAGE MEMORY CYCLES/<br>INSTRUCTION | |---------------------------------------------|--------------------------------------|---------------------------------------| | First nine instructions<br>(excluding MULS) | 10.8 | 2.2 | | Ten instructions | 16.8 | 2.1 | #### C. AVERAGE INSTRUCTION CYCLE TIME\* | MICROPROCESSOR | AVERAGE INSTRUCTION CYCLE TIME | | | | | |------------------------------------------|--------------------------------|------------------|--|--|--| | WICHOPHOCESSON | FIRST NINE INSTRUCTIONS | TEN INSTRUCTIONS | | | | | MC68000L6 (@ 6 MHz, 0 WST) | 1,800 µs | 2.8 μs | | | | | MC68000L8 (@ 8 MHz, 1 WS) | 1.625 µs | 2.362 μs | | | | | MC68000L8 (Hybrid)<br>(@ 7.46 MHz, 0 WS) | 1.340 µs | 2,252 μs | | | | | MC68000L10 (@ 10 MHz, 1 WS) | 1.300 μs | 1.890 μs | | | | <sup>\*</sup> Average Instruction time — processor clock cycle time X (average clock cycles/instruction + (average memory cycles/instruction X N wait states) \*\*TWO is a valid state in the cycles #### D. RELATIVE PERFORMANCE | MICROPROCESSOR | RELATIVE PERFORMANCE | | | | | |------------------------------------------|-------------------------|------------------|--|--|--| | WIICHOPHOCESSON | FIRST NINE INSTRUCTIONS | TEN INSTRUCTIONS | | | | | MC68000L6 (@ 6 MHz, 0 WS) | 1.0 | 1.0 | | | | | MC68000L8 (@ 8 MHz, 1 WS) | <b>1.</b> 1 | 1.15 | | | | | MC68000L8 (Hybrid)<br>(@ 7.46 MHz, 0 WS) | 1.25 | 1.19 | | | | | MC68000L10 (@ 10 MHz, 1 WS) | 1.27 | 1.32 | | | | As was mentioned earlier in the text, the designs have taken future memory upgradability into account. When 64K × 4 devices become available they will be pin compatible with the 16K × 4 allowing easy memory expansion. The TMS4416 only requires 14 address lines to address its entire memory array (8 rows, 6 columns) thus leaving two unused address inputs to the TMS4500A (CAO, CA7). The TMS4416 uses inputs A1-A6 for its 6 column addresses, disregarding A0, A7 (see TMS4416 spec.). These two unused inputs to the TMS4500A will be needed to complete the address space for the 64K × 4 devices (8 row, 8 column). In Figures 1A and 2A, 14 consecutive address lines are used to address the TMS4416s which provides a linear address space. For 64K × 4 expansion, A15 and A16 of the MC68000 will be connected to CA0 and CA7 of the TMS4500A respectively. This configuration does not provide a linear address range for the 64K × 4 upgrade but, this would be transparent to the microprocessor and not effect system performance. For the circuits presented the memory upgrade would expand the memory size from 64K bytes to 256K bytes by simply changing devices. If the memory array of TMS4416s was expanded to take full advantage of the TMS4500As drive capability (32 devices), it would provide 256K bytes of memory. This could then be upgraded to a megabyte of memory by substituting the 64K × 4 devices. Applications Note SMAA001 "TMS4416/TMS4500A Evaluation Board" provides in detail the techniques and advantages of designing for future memory upgradability. This completes the TMS4500A/MC68000 design requirements. Four MC68000 interfaces were given with two configurations for controlling accesses to upper and lower memory. Two of the designs operate without wait states and two with wait states to illustrate a wide spectrum of operation. The memory was implemented with TMS4416s for their modularity advantage over the X1 DRAMs, and upgradability to future 64K × 4 DRAMs. A brief discussion of the strengths and weaknesses for the four designs was given to provide some insight into the necessary system requirements that need to be considered to achieve maximum system performance for a given application. MOS Memory Applications Engineering Taxas instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. Texas Instruments assumes no responsibility for infringement of patents or rights of others based on Texas Instruments applications assistance or product specifications, since TI does not possess full access to date concerning the use or applications of customer's products. TI also assumes no responsibility for customer product designs. # Applications Brief ### AN INTRODUCTION TO CACHE MEMORY SYSTEMS AND THE TMS2150 As the typical operating speeds of processors have increased to provide for the ever increasing need for computing power, the necessity of developing a memory hierarchy (the incorporation of two or more memory technologies in the same system) has become apparent. One of these memory technologies is selected on the basis of fast access time (with associated high cost per bit) to allow minimum system cycle time. The other technologies are chosen with the lowest possible cost per bit relative to speed in order to achieve the maximum system memory capacity. In a system with a multiple level hierarchy, the speed/cost relationship depends upon the frequency of access and the total memory requirement at that level. By proper use of this hierarchy through coordination of hardware, system software, and in some cases user software, the overall memory system will reflect the characteristics that approximate the fast access time of the fast memory technology and the low cost per bit of the low cost memory technology. Large computer systems have made use of this memory optimization technique to maintain very large data bases and high throughput (see Figure 1). Many smaller processor systems use this technique to allow mass storage of data, where a tape or disk is the low cost memory and RAM (Random Access Memory) is the fast memory technology. Memory hierarchy is now extending to the RAM memory used in microcomputer systems because of the increase in processor speeds. Typically, Dynamic RAM (DRAM) is used as the bulk or main memory and High Speed Static RAM (HSS) serves as the fast access memory. This HSS RAM is usually 1K to 8K words deep and serves as a fast buffer memory between the processor and the main memory. This small, fast buffer memory is called "cache" memory as it is the storage location for a carefully selected portion of the data from the main memory. The addresses for that portion of memory currently in the buffer memory is saved in the cache tag RAM (a small memory that is used to store the addresses of the data that has been mapped to cache). FIGURE 1 - MEMORY SIZE VS. ACCESS TIME AND COST PER BIT When the processor accesses main memory, the processor address is compared to the addresses currently present in the cache tag RAM. In the case where a match occurs, the required data is resident in the cache and the access is called a "hit," and is completed in the cycle time of the fast memory. If there is no match (a "miss"), the main memory is accessed, and the processor must be delayed to allow for the slower access cycle of the main memory. The determination of whether a hit has occured is the responsibility of the cache tag RAM. Figure 2 shows the relative placement of the processor, main memory, cache, and cache tag RAM within a system. Since there must be comparisons made between the current processor address and the addresses in the cache, the cache tag RAM must have a very fast access time to prevent the degradation of processor accesses even when a match occurs. Previously, the memory used for the cache tag RAM was the same as that used for the cache; which, due to added delays through comparision logic, meant that the full benefits of the cache were not realized. FIGURE 2 - TYPICAL MEMORY SYSTEM WITH CACHE The TMS2150 Cache Tag RAM has been designed to reduce this cache access degradation to a minimum by incorporating the matching logic on-chip thus providing match recognition times compatible to the access time of the cache buffer memory. The TMS2150 implements the "set-associative" type of cache address matching. This algorithm may be more clearly understood by considering main memory as an (m) by (n) array of blocks and the cache is an (n) by (k) array (see Figure 3). Each block is composed of (x) words and transfers between main memory and cache memory always move all (x) words in that block. Corresponding to every block in the buffer RAM is a tag address specifying which block of main memory is currently resident in the buffer RAM at that location. The set-associative algorithm maps each modulo (n) group of (m) blocks into the corresponding (n) row of the cache. The low order address lines of the processor covering the sets (n) select a row of the cache buffer and the corresponding row in the tag RAM. The data is stored in the cache buffer and the high order address specifying the block (m) is saved in the tag RAM. The high order address then becomes the tag. - K = Number of SUFFER/TAG groups for multiple cache systems - X = Blocks moved to cache - D = Valid data from main memory - ? = Areas of cache that have not been loaded from main memory - NV = Code to indicate non-valid label - 0, 1, 2, m-1 = Labels from high order address specifing the block moved from main memory FIGURE 3 - SET-ASSOCIATIVE CACHE ADDRESS MATCHING There are several algorithms used to determine which areas of main memory should be resident in cache and which should be replaced (first-in, first-out; least recently used; or random). Since programs typically have the property of locality lover short periods of time, most accesses are to a small group of memory addresses), these replacement algorithms can make the cache have the majority of processor accesses resulting in hits. The hit ratio (number of hits × 100%/number of memory accesses) runs 90% and higher in systems with well coordinated memory to cache mapping routines. Note that as the block size (x) increases, the replacement mapping algorithm options have greater impact on the cache performance. Many microprocessors are operating with memory access times of 130 ns or less when running at maximum frequency. After allowing for address buffering, decoding, and propogation delays through data buffers, the maximum access time that can be tolerated is 75 ns or less before processor throughput is affected. For large memory systems, DRAM can be used to achieve a cost effective memory; however these can not meet a 75 ns access requirement. If the actual system throughputs for a system with cache and one without cache are compared, the advantages of cache become obvious. For comparison of the two architectures, assume that a processor is implemented in which 30% of the active cycles involve main memory (the other 70% used for instruction decoding and internal operations). Also assume that the processor cycles at 250 ns with a required memory access time of 75 ns, but if the memory is not ready the cycle time is extended by 100 ns example): increments till satisfied. This processor using 150 ns DRAMs would require one delay increment on main memory accesses and 200 ns DRAMS would require two delay increments. The average cycle time can be calculated for each memory speed as follows: ``` Average Cycle Time = [(INT) \times (CYC)] + [(MEM) \times (CYC + DEL)] ``` where INT = percent of time doing internal operations CYC = processor cycle time MEM = percent of time doing memory accesses DEL = number of delay increments × 100 ns For a processor using 150 ns DRAMs: ``` Average Cycle Time = [(70\%) \times (250 \text{ ns})] + [(30\%) \times (250 + 100)] = 280 ns ``` For a processor using 200 ns DRAMs: ``` Average Cycle Time = [(70\%) \times (250 \text{ ns})] + [(30\%) \times (250 + 200)] = 310 ns ``` For the same system with cache memory assume a 90% hit ratio with 75 ns cache and 200 ns DRAM: ``` Average Cycle Time = [INT × CYC] + [MEM × [(HIT × CAC) + (MIS × (CYC + DEL))]] where INT = percent of time doing internal operations CYC = processor cycle time MEM = percent of time doing memory accesses DEL = number of delay increments × 100 ns HIT = percent of memory accesses hit cacho MIS = percent of memory accesses miss cache CAC = cache memory access cycle time Average Cycle Time = [70% × 250] + (30% × ((90% × 250) + (10% × (250 + 200)))]] ``` This value represents a 10% improvement with 200 ns devices over the non-cache implementation with 150 ns parts and 18% using 200 ns parts. This performance improvement can be further demonstrated for those systems using custom or bit-slice processors where the memory cycle time as well as access time is of concern. For this example, consider a processor with a cycle time of 50 ns and main memory cycle time of 250 ns (use the same access ratios as in the previous ``` ACT (Without Cache) = [(70\%) \times (50)] + \{(30\%) \times (250)] = 110 ns ACT (With Cache) = [70\% \times 50] + [30\% \times ((90\% \times 50)) + (10\% \times 250)] = 56 ns ``` = 253 ns This represents a 49% decrease in average cycle time for the processor using 50 ns cache memory. If the main memory was rated at a cycle time of 500 ns, either using very slow main memory, error detection/correction, or due to allocation of alternate cycles for some other activity (multi-processors, direct memory access, display refresh, etc.); the cache would still give an average cycle time of 63.5 ns, which is an improvement of 65% over the 185 ns average cycle time for a non-cache system. The following figures show several applications for TMS2150 in cache memory systems. Figure 4 shows a cache memory configuration that has a 32-megaword main memory (represented as 32-megabytes since only an eight-bit date bus is used) with a block size of 2. In this particular example, a cache containing 512-two word blocks was chosen thus defining the main (n)x(m) array as being 512 sets of 32.768-two word blocks. The 32-megaword memory requires an address bus of 25 lines. The least significant address (A0) is used as a word select for one of the two words in each block. The next least significant address lines (A1 — A9) are used as the set select inputs to the cache buffer RAM and the cache tag RAM. The remaining high order address lines (A10 — A24) form the label or tag which is stored and compared by the tag RAM. Since the label in this example is composed of 15 addross lines, two TMS2150s are used as an expanded tag. The 15 address lines are the data inputs to the tag RAM and the 16th data input is tied to +5 V so that after RESET invalid data cannot force a match. The match output of the two TMS2150s are ANDed together to form the enable for the cache data buffer. In this manner, if the contents of either TMS2150 does not contain a match, the cache is not enabled. This ANDed MATCH signal is also used by the control circuitry to notify the system that the address is not present in the cache so that main memory might be accessed. The control circuit is also responsible for the reseting of the cache upon power-up, which is accomplished with a low pulse on the RESET input of the TMS2150. After reset, no matches will occur at any locations until that location has been written. FIGURE 4 - CACHE MEMORY CONFIGURATION In the example shown in Figure 5, the expansion of the cache RAM is carried out in both depth (more sets) and width (wider tag). The block size has been chosen as one such that the 1K cache now represents 1024 blocks of one word each. The high order addresses are still used as the label to the tag RAM but now A9 is used to select between two TMS2150 pairs each containing labels for 512 of the cache memory blocks. Addresses lines A0 — A8 are thus used as the set address inputs. If the chip select (\$\overline{S}\$) is at logic one (deselected), the TMS2150 match output (M) is high, so on AND gate can be used to enable the cache data buffers and also to notify the control circuit if access needs to be made into the main memory. The logic for this system is shown so that the upper pair is compared for the first 512 blocks within cache and the lower pair is compared for the second depending on the state of address A9. FIGURE 6 - CACHE MEMORY CONFIGURATION Cache memory architecture can enhance the throughput of many microprocessor systems, allowing large, low-cost memory to perform like high speed RAM. The TMS2150 reduces the tag memory implementation cost and complexity and provides label comparison times comparible to the access times of high-speed memories. These additional benefits make high-performance microprocessor designs that can utilize the same techniques of optimizing cost/memory size/throughput that had previously been found only in larger computer applications. MOS Memory Applications Engineering FIGURE 6 - CACHE MEMORY CONFIGURATION: DUAL CACHE (K=2) ### HIGH DENSITY ROMS IN CONSUMER GAME SYSTEMS This application report will introduce the reader to the options available with the TI high density ROM family. Two chip select options have been implemented for these devices: a standard addressing scheme and a bank select option that divides the device into 8K banks. The bank select versions will allow the higher density ROMs to work with most of the game systems now on the market even though the systems will not directly address 16K of memory. Most of the game systems on the market use a 74138 oneof-eight decoder to provide the chip select signals. The exceptions to this use a similar method for generating chip selects and this discussion is applicable to them. Since most of the systems used for games do their chip select decoding in 8K byte blocks, the 8K bank select architecture is ideal for systems that have restricted address space. The bank select ROM (TMS47128) is put into the system with the bank select lines connected to the appropriate system chip select outputs (see Figure 1). These systems will only have one chip select active at a time. If the bank select inputs of the ROM are programmed active low, the device outputs will be tri-stated unless one of the system chip selects is active. This allows the chip selects of the ROM to be tied active and let the bank select inputs control the accessed bank and output impedence. Most of the memory accesses in a game system will be to ROM so having the device active all the time will not significantly increase system current consumption. In fact the system may operate more reliably due to the lack of current spikes caused by powering the ROM on and off. The limiting factor in most game systems on the market is the lack of ROM address space. By providing a family of high density ROMs with the bank select feature TI has given these games extended capabilities and the software offers the opportunity to write more colorful and complicated programs. MOS Memory Applications Engineering Figure 1. Game System/TMS47128 Interface | 1 | Alphanumeric Index, Table of Contents, Selection Guide | |----|--------------------------------------------------------| | | | | 2 | Interchangeability Guide | | | | | 3 | Glossary/Timing Conventions/Data Sheet Structure | | | | | 4 | Dynamic RAM and Memory Support Devices | | | | | 5 | Dynamic RAM Modules | | | | | 6 | EPROM Devices | | | ROM Devices | | 7 | HOW Devices | | 8 | Static RAM and Memory Support Devices | | | | | 9 | Applications Information | | | | | 10 | Logic Symbols | | | | | 11 | Mechanical Data | ### EXPLANATION OF NEW LOGIC SYMBOLS FOR MEMORIES #### 1. INTRODUCTION The International Electrotechnical Commission (IEC) has been developing a very powerful symbolic language that can show the relationship of each input of a digital logic circuit to each output without showing explicitly the internal logic, At the heart of the system is dependency notation, which will be partially explained below. The system was introduced in the USA in a rudimentary form in IEEE/ANSI Standard Y32,14-1973. Lacking at that time a complete development of dependency notation, it offered little more than a substitution of rectangular shapes for the familiar distinctive shapes for representing the basic functions of AND, OR, negation, etc. This is no longer the case. Internationally, IEC Technical Committee TC-3 has prepared a new document (Publication 617-12) that will consolidate the original work started in the mid 1960's and published in 1972 (Publication 117-15) and the amendments and supplements that have followed. Similarly for the USA, IEEE Committee SCC 11.9 has revised the publication IEEE Std 91/ANSI Y32.14. Texas Instruments participated in the work of both organizations and this 1984 Edition of the MOS Memory Data Book introduces new logic symbols in anticipation of the new standards, When changes are made as the standards develop, future editions of this book will take those changes into account. The following explanation of the new symbolic language is necessarily brief and greatly condensed from what the standards publications will finally contain. This is not intended to be sufficient for those people who will be developing symbols for new devices, It is primarily intended to make possible the understanding of the symbols used in this book. #### 2. EXPLANATION OF A TYPICAL SYMBOL FOR A STATIC MEMORY The TMS 2114 symbol will be explained in detail. This symbol includes almost all the features found in the others, Section 4, Diagramatic Summary, should be referred to while reading this explanation. 84 By convention all input lines are located on the left and output lines are located on the right. When an exception is made, an arrowhead shows reverse signal flow. The input/output lines (DQ1 through DQ4) illustrate this. The polarity indicator $\hookrightarrow$ indicates that the external low level causes the internal 1 state (the active state) at an input or that the internal 1 state causes the external low level at an output. The effect is similar to specifying positive logic and using the negation symbol o. The rest of this discussion concerns features inside the symbol outline. The address inputs are arranged in the order of their assigned binary weights and the range of the addresses are shown as $A\frac{m}{n}$ where m is the decimal equivalent of the lowest address and n is the highest. The inputs and outputs affected by these addresses are designated by the letter A. The letter Z followed by a number is used to transfer a signal from one point in a symbol to another. Here the signal at output A,23 transfers to the 3 at the left side of the symbol in order to form an input/output port. The A means the output comes from the storage location selected by the address inputs, The ∇ symbol designates a three-state output. Three-state outputs will always be controlled by an EN function. When EN stands at its internal 1 state, the outputs are enabled. When EN stands at its internal 0 state, the three-state outputs stand at their high-impedance states. Logic Symbols Since the boxes associated with DQ2, DQ3, and DQ4 have no internal qualifying symbols, it is to be understood that these boxes are identical to the box associated with DQ1. Any D input is associated with storage. Whatever internal state is taken on by the D input is stored. The letter A (in A,Z3) indicates that the state of the D input will be stored in a cell selected by the A inputs. If the D input is disabled, the storage element retains its content. Various types of relationships between ports can be indicated by what is called dependency notation. A letter indicating the type of dependency (e.g., C, G, Z) is placed at the affecting input (or output) and this is followed by a number. Each affected input (or output) is labeled with that same number. The Z symbol explained above is one form of dependency notation. Several other types of dependency have been defined but their use has not been anticipated in this book. The numeral 2 at the D input indicates that the D input is affected by another input, in this case a C input (i.e., 102). When a C input stands at its internal 1 state, it enables the affected D input(s). When the C input stands at its internal 0 state, it disables the D input(s) so that it (they) can no longer alter the contents of the storage element(s). The C input is itself affected by another input. The numeral 1 in front of the C shows that a dependency relationship exists with a G input. The letter G indicates an AND relationship. When a G input stands at its internal 1 state (low in this case), the affected inputs (EN and C2 here) are enabled. When the G input stands at its internal 0 state, it imposes the 0 state on the affected inputs. Pin 10 has two functions. Its function as a C input has just been explained. Note that for the C input function to stand at its 1 state, pin 10 must be low and pin 8 must also be low. The other function of pin 10 is as an EN input. This controls the 3-state outputs. This EN input is also affected by the AND relationship with pin 8 so for the EN function to stand at its internal 1 state (enabling the outputs), pin 10 must be high and pin 8 must be low. Labels within square brackets are merely supplementary and should be self-explanatory. #### 3. CACHE ADDRESS COMPARATOR The black diagram for the TMS 2150 uses the RAM symbol (explained in Section 2) and also the following: Buffer without special amplification. If special amplification is included, the numeral 1 is replaced by $\triangleright$ . Even-parity element. The output stands at its 1-state if an even number of inputs stand at their 1-states. Odd-parity element. The output stands at its 1-state if an odd number of inputs stand at their 1-states. NOTE: TMS 2150 uses one of these to generate even parity by adding the output as a ninth bit. #### INPUTS ### G (AND) DEPENDENCY #### INPUT/OUTPUT ### C (CONTROL) DEPENDENCY ### OUTPUTS ### Z (INTERCONNECTION) DEPENDENCY #### COMMON CONTROL BLOCK 84 - The active-low indicator may be used in combination with the 3state and open-circuit indicators. - † L-types include N-channel open-drain and P-channel open-source outputs. - \* H-types include P-channel open-drain and N-channel open-source outputs. Logic Symbols 10 ### 5. EXPLANATION OF A TYPICAL SYMBOL FOR A DYNAMIC MEMORY ### 5.1 THE TMS 4116 SYMBOL The TMS 4116 symbol will be explained in detail for each operating function. The assumption is made that Sections 2 and 4 have been read and understood. While this symbol is complex, so is the device it represents and the symbol shows how the part will perform depending on the sequence in which signals are applied. ### 5.2 ADDRESSING The symbol above makes use of an abbreviated form to show the multiplexed, latched addresses. The blocks representing the address latches are implied but not shown. When RAS goes low, it momentarily enables (through C20, > indicates a dynamic input) the D inputs of the seven address registers 7 through 13. When CAS goes low, it momentarily enables (through C21) the D inputs of the seven address registers 0 through 6. The outputs of the address registers are the 14 internal address lines that select 1 of 16.384 cells. #### 5.3 REFRESH When RAS goes low, row refresh starts. It ends when RAS goes high. The other input signals required to carry out refreshing are not indicated by the symbol. #### 5.4 POWER DOWN CAS is AND'ed with RAS (through G24) so when RAS and CAS are both high, the device is powered down. #### 5.5 WRITE By virtue of the AND relationship between CAS and W (explicitly shown), when either one of these inputs goes low with the other one and RAS already low (RAS is AND'ed by G23), the D input is momentarily enabled (through C22), In an "early-write" cycle it is W that goes low first; this causes the output to remain off as explained below. ### 5.6 READ 184 The AND'ed result of RAS and W (produced by G23) is clocked into a latch (through C21) at the instant CAS goes low, This result will be a "1" if $\overline{RAS}$ is low and $\overline{W}$ is high. The complement of CAS is shown to be AND'ed with the output of the latch (by G24 and $\overline{24}$ ). Therefore, as long as CAS stays low, the output is enabled. In the "early-write" cycle referred to above, a "0" was stored in the latch by $\overline{W}$ being low when CAS went low, so the output remained disabled. If you have questions on this Explanation of New Logic Symbols, please contact: > F.A. Mann MS 49 Texas Instruments Incorporated P.O. Box 225012 Dallas, Texas 75265 Telephone (214) 995-2867 IEEE Standards may be purchased from: Institute of Electrical and Electronics Engineers, Inc. 345 East 47th Street New York, N.Y. 10017 International Electrotechnical Commission (IEC) publications may be purchased from: > American National Standards Institute, Inc. 1430 Broadway New York, N.Y. 10018 10-6 184 | 1 | Alphanumeric Index, Table of Contents, Selection Guide | |----|--------------------------------------------------------| | | | | 2 | Interchangeability Guide | | 3 | Glossary/Timing Conventions/Data Sheet Structure | | | Giossaly, Finning Conventions, Data Cheek Chackage | | 4 | Dynamic RAM and Memory Support Devices | | | | | 5 | Dynamic RAM Modules | | 6 | EPROM Devices | | | | | 7 | ROM Devices | | | | | 8 | Static RAM and Memory Support Devices | | 9 | Applications Information | | | | | 10 | Logic Symbols | | 11 | Mechanical Data | | | iyiechanicai Data | 1 1 1 : V. #### general Electrical characteristics presented in this catalog, unless otherwise noted, apply to device type(s) listed in the page heading, regardless of package. Factory orders for devices described should include the complete part-type numbers listed on each page, #### MOS NUMBERING SYSTEM #### EXAMPLE: <sup>&</sup>lt;sup>†</sup> Inclusion of an "L" in the product identification indicates the device operates at low power. #### manufacturing information Die-attach is by standard gold silicon eutectic or by conductive polymer. Thermal compression gold wire bonding is used on plastic packaged circuits. Typical bond strength is 6 grams, Bond strength is monitored on a lot-to-lot basis. Any preseal bond strength of less than 2 grams causes rejection of the entire lot of devices. On hermetic devices either thermal compression or ultrasonic wire bonding is used. All hermetic MOS LSI devices produced by TI are capable of withstanding 5 X 10<sup>-7</sup> atm cc/sec inspection any may be screened to 5 X 10 -8 atm cc/sec fine leak, if desired by the customer, for special applications. All packages are capable of withstanding a shock of 3000 g. All packages are capable of passing a 20,000 g acceleration (contrifuge) test in the Y-axis. Pin strength is measured by a pin-shearing test. All pins are able to withstand the application of a force of 6 pounds at 45° in the peel-off direction. #### dual-in-line packages A pin-to-pin spacing of 2.54 mm (100 mils) has been selected for standard dual-in-line packages (both plastic and TI uses three types of hermetically sealed ceramic dual in-line packages; cerdip, cerpek, and sidebrazed. The cerdip and cerpak packages have tin-plated leads. The sidebraze package has gold-plated leads. The plastic package may have tin-plated leads, 60/40 solder-plated leads, or 60/40 hot-solder-dipped-finished-leads. #### chip-on-board 34 TI will bond some MOS memory circuits (particularly ROMs) directly to a printed circuit board specified by the customer. This custom packaging technique for consumer applications utilizes a plastic sealant molded over the silicon directly mounted and ultrasonic wire bonded to a printed circuit board. Board material as well as dimensions are specified by the customer. All measurements are given using both metric and English systems. Under the metric system, the measurements are given in millimeters; under the English system, the measurements are given in inches. The English system measurements are indicated in parentheses next to the metric. ### ceramic packages — side braze (JD suffix) | DIM. | 16 | 18 | 20 | 22 | 24 | 24 | 28 | 40 | |-----------|---------|---------|---------|---------|---------|---------|---------|---------| | A ± 0,025 | 7,62 | 7,62 | 7,62 | 10,16 | 7,62 | 15,24 | 15,24 | 15,24 | | (±0.010) | (0.300) | (0.300) | (0.300) | (0.400) | (0.300) | (0.600) | (0.600) | (0.600) | | B(MAX) | 20,57 | 23,11 | 25,65 | 27,94 | 30,86 | 32,77 | 35,94 | 51,31 | | | (0.810) | (0,910) | (1.010) | (1,100) | (1,215) | (1.290) | (1.415) | (2.020) | | C(NOM) | 7,493 | 7,493 | 7,493 | 10,03 | 7,493 | 15,11 | 15,11 | 15,11 | | | (0,295) | (0.295) | (0,295) | (0.395) | (0.295) | (0.595) | (0.595) | (0.595) | | DIM. | 16* | 18 | 20 | 24 | |--------|---------|---------|---------|---------| | A(MAX) | 8,255 | 8,255 | 8,255 | 8,255 | | | (0,325) | (0,325) | (0.325) | (0.325) | | B(MAX) | 19,56 | 22,86 | 24,38 | 32,00 | | | (0.770) | (0.900) | (0.960) | (1.260) | | C(MAX) | 7,645 | 7,645 | 7,645 | 7,645 | | | (0.301) | (0.301) | (0.301) | (0.301) | Oimensions A, B, and C are applicable for both 16-pin cerdlp and carpak. NOTES: a. All dimensions are shown in millimeters and parenthetically in inches, Millimeter dimensions govern. b. Cerpak only. ### ceramic packages - 600 mil cerpak (J suffix) | PINS<br>DIM. | 24 | 28 | |--------------|------------------|------------------| | A (MAX) | 15,88<br>(0.625) | 15,88<br>(0.625) | | B (MAX) | 32,77<br>(1.290) | 37,85<br>(1.490) | | C (MAX) | 15,24<br>(0.600) | 15,24<br>(0,600) | plastic packages (N suffix) | PINS<br>DIM. | 16 | 18 | . 20 | 22 | 24 | 28 | 40 | |--------------|---------|---------|---------|---------|---------|---------|---------| | A (MAX) | 8,255 | 8,255 | 8,255 | 10,80 | 15,88 | 15,88 | 15,49 | | | (0.325) | (0.325) | (0.325) | (0.425) | (0.625) | (0.625) | (0.61) | | B (MAX) | 22,1 | 23,37 | 27,18 | 28,45 | 32,26 | 36,58 | 53,1 | | | (0.870) | (0.920) | (1.070) | (1.120) | (1.270) | (1.440) | (2.090) | | C (MAX) | 6,858 | 6,858 | 6,858 | 9.017 | 13,97 | 13,97 | 13,97 | | | (0.270) | (0.270) | (0.270) | (0.355) | (0.550) | (0.550) | (0.550) | | D (MIN) | 3,175 | 3,175 | 3,175 | 3,175 | 2,921 | 2,921 | 3,175 | | | (0.125) | (0.125) | (0.125) | (0.125) | (0.115) | {0.115} | (0.125) | | NUMBER<br>OF | A | .1 | A | 2 | В | 1 | В | 2 | C | 2 | |--------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | TERMINALS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | 8,76 | 9,02 | 13,84 | 14,10 | 7,80 | 7,95 | 12,88 | 13,03 | 1,65 | 2,01 | | 28 | (0.345) | (0.355) | (0.545) | (0.555) | (0.307) | (0.313) | (0.507) | (0.513) | (0.065) | (0.079) | | | 11,30 | 11,56 | 13,84 | 14,10 | 10,34 | 13,03 | 12,88 | 13,03 | 1,65 | 2,01 | | 32 | (0.445) | (0.455) | (0.545) | (0.555) | (0.407) | (0.513) | (0.507) | (0.513) | (0.065) | (0.079) | 11 ceramic chip carrier package (FG suffix) ### plastic chip carrier package (FP suffix) POST OFFICE BOX 225012 . DALLAS, TEXAS 75265 ### Texas Instruments Semiconductor Technical Literature ### Overview of IEEE Std. 91-1984, 1984, 32 pages. A brief condensed overview of the symbolic language for digital logic circuits by the IEEE and the IEC Technical Committee TC-3 incorporated in IEEE Std. 91-1984. ### TTL Data Book, Vol. 1, 1984, 336 pages. Product guide for all TTTL devices, functional indexes, alphanumeric index, and general information. ### TTL Data Book, Vol. 2, 1984, 1392 pages. Detailed specifications and application information on the TI family of Low-power Schottky (LS). Schottky (S), and standard TTL logic devices. ### TTL Data Book, Vol. 3, 1984, 792 pages. Detailed specifications and application information on the TI family of Advanced Low-power Schottky (ALS) and Advanced Schottky (AS) logic devices. ### TTL Data Book, Vol. 3 Supplement, 1984, 255 pages. Adds to the detailed specifications of AS and ALS logic devices with data on 51 new functions, applications information, system design guidelines, creata data and a functional index of all TI bipolar digital devices. ### TTL Data Book, Vol. 4, 1984, 416 pages. Detailed specifications and application information on the TI family of bipolar field-programmable logic (FPL), programmable read-only memories (PROM), random-access memories (RAM), microprocessors, and support circuits. ### TTL Data Book, Vol. 5, 1984, 430 pages. Detailed specifications and application information on additional LSI special functions that add to AS, ALS, and LS families. Includes 8bit bit-slice devices, FIFOs, EDAC, memory mapping units, and 8, 9, and 10-bit registers. ### High-speed CMOS Logic Data Book, 1984, 800 pages. Detailed specifications and application information on the TI family of High-speed CMOS logic devices. Includes product selection guide, glossary, and alphanumeric index. ### Linear Circuits Data Book, 1984, 820 pages. Detailed specifications on operational amplifiers, voltage comparators, voltage regulators, data-acquisition devices, a/d converters, timers, switches, amplifiers, and special functions. Includes LinCMOS<sup>10</sup> functions, Contains product guide, interchangeability guide, glossary, and alphanumeric index ### Interface Circuits Data Book, 1981, 700 pages. Includes specifications and applications information on TTL logic interface circuits, as well as product profiles on the line drivers/receivers and peripheral drivers. ### Optoelectronics Data Book, 1983, 480 pages. Contains more than 300 device types representing traditional optoelectronics (IREDs, LEDs, detectors, couplers, and displays), special components (avalanche, photodiodes, and transimpedance amplifiers), fiber optic components (sources, detectors, and interconnecting cables), and new image sensors (linear and arrays). # MOS Memory Data Book, 1984, 456 pages. Detailed specifications on dynamic RAMs, static RAMs, EPROMs, ROMs, cache address comparators, and memory controllers, Contains product guide, interchangeability guide, glossary, and alphanumeric index. Also, chapters on testing and reliability. ### TMS7000 Family Data Manual, 1983, 350 pages. Detailed specifications and application information on TTs family of microprogrammable 8-bit microcomputers. Includes architecture description, device operation, instruction set, electrical characteristics, and mechanical data. TMS7000 microcomputers include versions in CMOS and SMOS and with on-board UART ### TMSxxxxx Microcomputer Data Manuals These manuals contain detailed specifications and application information on specific TMSxxxxx microcomputers and peripherals. Include architecture description, device operation, instruction set, electrical characteristics, and mechanical data. ### Assembly Language Programmer's Guides. TMS32010, 1983, 160 pages. TMS99000, 1983, 322 pages. TMS7000, 1983, 160 pages. Include general programming information, assembly instructions, assembler directives, assembler output, and application notes, ### TMS32010 User's Guide, 1984, 400 pages. Detailed application information on the TMS32010 Digital Signal Processor. Detailed reference manual on use of the TMS320 instruction set. Data sheets included. ### Fundamentals of Microcomputer Design, 1982, 584 pages. University textbook. Subjects include microprocessors, software, instruction sets, microcomputer programming, high-level languages, hardware features, microcomputer memory, and I/O design. A design example is included. See Next Page for Additional Information ### Texas Instruments Semiconductor Technical Literature ### Understanding Series1" Books The Understanding Series books form a library written for anyone who wants to learn quickly and easily about today's technology, its impact on our world, and its application in our lives. Each book is written in bright, clear, down-to-earth language and focuses on one aspect of what's new in today's electronics. Engineering concepts and theory are explained using simple arithmetic. Technical terms are explained in layman's language. Ideal for self-paced, individualized instruction. Currently 14 different titles in the series. | Understanding Series Titles | Stock No. | |-------------------------------------------------------|-----------| | Understanding Automation Systems, Second Edition | LCB8472 | | Understanding Automotive Electronics, Second Edition | LCB8475 | | Understanding Calculator Math | LCB3321 | | Understanding Communications Systems, Second Edition | | | Understanding Computer Science, Second Edition | LCB8452 | | Understanding Data Communications | LCB8483 | | Understanding Digital Electronics, Second Edition | LCB8471 | | Understanding Digital Troubleshooting, Second Edition | LCB8473 | | Understanding Electronic Control of Energy Systems | LCB6642 | | Understanding Electronic Security Systems | | | Understanding Microprocessors, Second Edition | LCB8451 | | Understanding Optronics | LCB5472 | | Understanding Solid-State Electronics, Fourth Edition | LCB8453 | | Understanding Telephone Electronics, Second Edition | LCB8482 | #### Solid State Electronics Technology Books A wide variety of textbooks spanning the field of solid state electronics — from fundamentals through advanced semiconductor technologies. Each publication has been written by one or more authorities on the subject to bring an objective viewpoint to the material. Texts have been carefully prepared and edited, and numerous diagrams and illustrations help achieve maximum clarity and understanding. In an industry as dynamic as electronics, it is important for engineers and technicians to keep abreast of the latest solid state technologies. | Electronics Technology Titles | Stock No. | |--------------------------------------------------------------------------------------|-----------| | Designing With TTL Integrated Circuits | LCB1151 | | Digital Integrated Circuit, Operational Amplifier, and Optoelectronic Circuit Design | . LCB2401 | | Electronic Displays | . LCB4481 | | Electronic Power Control and Digital Techniques | | | Fundamentals of Microcomputer Design | | | Handbook of Semiconductor and Bubble Memories | LCB8034 | | Integrated Circuits: A Basic Course | | | Integrated Digital Electronics | | | Microprocessors and Microcomputers and Switching Mode Power Supplies | | | Microprocessors/Microcomputers/System Design (HB-9900FSDB) | LCB5351 | | MOS and Special-Purpose Bi-Polar Integrated Circuits and | . Dobbbil | | R-F Power Transistor Circuit Design | 1 CR2301 | | MOS/LSI Design and Application | | | Optoelectronics: Theory and Practice | | | Power Transistor and TTL Integrated Circuit Applications | | | | | | PCM and Digital Transmission Systems | | | R-F Power Transistor Circuit Design | | | Semiconductor Measurements and Instrumentation | | | 16-Bit Microprocessor Systems (HB-MPB30A) | | | Software Design for Microprocessors | | | Solid-State Communications | | | Transistor Circuit Design | LCB1121 | | | - | #### Write for current availability and prices to: Texas Instruments Information Publishing Center P.O. Box 225012, MS-54 Dallas, TX 75265 Al ARAMA: Huntevilla (205) 817,7530 ARIZONA: Phoenix (602) 995-1007. CALIFORNIA: Irvine (714) 660-1200 Sacramento (915) 929-1521; San Diego (619) 278-960; Santo Claro (408) 950-9000; Turrenca (213) 217-7010; Woodland Hills (213) 704-7759 COLORADO: Autora 1303/ 695-2500 CONNECTICUT: Wallingford (203) 269 0074 FLORIDA: Ft. Lauderdale (305) 973-5502, Majiland (305) 650 4600, Tampa (813) 670 6420 GEORGIA: Atlanta (404) 452-4600 ILLINOIS: Arlington Heights (312) 540-2925 INDIANA: Ft. Wayne (219) 424-5174 Indianapolis (317) 248-8555 IOWA: Cedar Rapids (319) 395-9550. MARYLAND: Baltimore (301) 944-8600 MASSACHUSETTS: Waltham (617) 895 9100 MICHIGAN: Farmington Hills (313) 553-1500 MINNESOTA: Eden Prairie (612) 828-9309 MISSOURI: Kansas City (816) 523-2500, \$1, Louis (314) 569-7600 NEW JERSEY: Iselin (201) 750-1050 NEW MEXICO: Albuquerque (509) 345-2555 NEW YORK: East Syracuse (315) 463-9291, Endicott (607) 754-3800; Melville (516) 454-6600; Pittsford (715) 385-5770; Poughkeepsla (914) 473-2900. NORTH CAROLINA: Charlotte (704) 527-0930; Raleigh (919) 876-2725. DHID: Beachwood (215) 484 6100. Daylon (513) 258-3877. OKLAHOMA: Tulsa (918) 250-0833. OREGON: Beaverton (503) 643-6258 PENNSYLVANIA: Ft. Washington (215) 643-6450; Coraopolis (412) 771-8550 PUERTO RICO: Hayo Rey (809) 753-8700 TEXAS: Austin (512) 250-7665, Houston (713) 778-6592, Richardson (214) 680-5082; San Antonio (512) 496-1779. UTAH: Murray (801) 266-6972 VIRGINIA: Fairtax (703) 849-1400 WASHINGTON: Redmond (205) 881-3080 WISCONSIN: Brookfleld (414) 785-7140 CANADA: Nepsan, Ontario (513) 726-1970; Richmond Hill, Ontario (416) 864-9181; St. Laurent, Quebeo (514) 334-3635. ### TI Regional **Technology Centers** CALIFORNIA: Irvine (714) 660-8140. Hulline: (714) 660-8164; Santa Clara (408) 748-2220. Hulline: (408) 980-0305. GEORGIA: Atlanta (404) 452 4682, Holline: (404) 452-4686. ILLINOIS: Arlington Heights (312) 640-7909, Holline: (312) 228-5008 MASSACHUSETTS: Waltham (617) 890-6671. Hotline: (617) 890-4271. TEXAS: Richardson (2)4) 580-5066. Mottine. (214) 680-5096. # TI Sales Offices | TI Distributors TI AUTHORIZED DISTRIBUTORS IN USA Arraw Electronics Diplomat Electronics ESCO Electronics General Radio Supply Company Graham Electronics Harrison Equipment Co. International Electronics JACO Electronics Kierulff Electronics LCOMP, incorporated Marshall Industries Milgray Electronics Newark Electronics Rochester Radio Supply Time Electronics R.V. Weatherford Co. Wyle Laboratories #### TI AUTHORIZED DISTRIBUTORS IN CANADA CESCO Electronics, Inc. Future Electronics ITT Components L.A. Varah, Ltd. ALABAMA; Arrow (205) 882-2730, Kierulff (205) 883-6070; Marshell (205) 881-9235 ARIZONA: Arrow (602) 958 4800; Kieruifi (502) 243-4101; Marshall (602) 968-6161; Wyle (602) 249-2232. Wyle 602; 749-2212. CALIFORNIA: Los Angelesió-lange County, Arron. (210): 701-7505. (714): 808-8422. Kerull' (23): 701-7505. (714): 808-8422. Marshall (213): 999-5001, (816): 462-7204. (714): 800-995: R.W. Washardrord (214): 804-9600. (213): 498-3451. (714): 673-1261: Wyle (213): 322-8100. (214): 803-995: Sacramentor (214): 804-985: 322-8100. (216): 498-3451. (714): 673-1261: Wyle (213): 322-8100. (216): 498-3451. (714): 673-1261: Wyle (213): 322-8100. Wyle (18): 585-4000. (Marylif (619): 278-274-56. Wyle (18): 575-9000. Wyle (819): 565-9171. San Fransisco Bay Ares: Arrow (408): 745-6600. (415): 487-4800. (Marylif (408): 971-2600. Santia Barbara: R.W. West herford (800): 965-8551. COLORADO: Arrow (303) 596-1111; K erulif (303) 790-4444, Wyle (303) 467-9953 CONNECTICUT: Arrow (203) 265-7741; Diplomat (203) 797-9074; Kierulf (203) 265-1115; Marshall (203) 265-3822, Milgray (203) 795-0714. FLORIDA: Fl. Lauderdale: Arrow (305) 776-7790; Diplomat (305) 974-8700; Kierull\* (305) 486-4004; Orlando: Arrow (305) 725-1450; Milgray (305) 647-5747; Tampa; Diplomat (813) 443-4514; Kierullf (813) 578-1966 GEORGIA: Arrow (404) 449-8252 Kierutti (404) 447-5252, Marshall (404) 923-5750. Creating useful products and services for you. ILLINOIS: Arrow (312) 397-3440; Diptomat (312) 595-1000; Kierulff (312) 649 0200; Marshall (312) 499-0155; Newark (312) 638-4411. INDIANA: Indianapolis: Arrow (317) 243-9353; Granam (317) 634-8202, Ft. Wayne: Graham (219) 423-3422 IOWA: Arrow (319) 395-7230 KANSAS: Kansas City: Marshali (913) 492-3121; Wichita: LGGMP (316) 265-9507 MARYLAND: Arrow (301) 247-5200; Diptomat (301) 995-1226; Kverulft (301) 636-5600; Milgray (301) 793-3993 MASSACHUSETTS: Arrow (617) 933-8130, Diptomal (617) 935-6511; Kierulff (617) 667-8331; Marsholl (617) 272 8200; Time (517) 935-8080. MICHIGAN: Detroit: Arrow (313) 971-8220; Marshall (313) 525-5850; Newark (313) 967-0600; Grand Rapids: Arrow (616) 243-0912. MINNESOTA: Arrow (512) 830-1800, Kierullf (612) 941-7500, Marshan (612) 559-2211 MISSOURI: Kansas City: LCOMP (816) 221-2400; St. Louis: Arrow (314) 557-6898; Kierufft (314) 739-0955 NEW HAMPSHIRE: Arrow (603) 668-6968 NEW JERSEY: Arrow (201) 575-5300, (609) 596-8000; Diplomal (201) 765-1830; General Haulio (609) 964-8560; Kierulff (201) 575-6750, (609) 223-1444; Marshati (201) 893-0320, (609) 233-5010, (609) 234-3144; Milgray (609) 983-5010 NEW MEXICO: Arrow (505) 243:4566; International Electronics (505) 345:6127 NEW YORK, Long Island, Arrow (516) 231-1000, Diplomat (516) 450-400; JACO 616) 273-5500, Marshall (61) 272-242; Milgray (516; 420-880); Rochester, Arrow (716) 275-0000, Marshall (716) 225-7620; Pochasizer Radio Supply (718) 454-7800; Syraguse; Arrow (715) 652-4000; Diplomat (315) 652-5000; Marshall (607) 754-1570 NORTH CAROLINA: Arrow (919) 876-3132, (919) 725-8711; Kierullf (919) 872-8410 (319) (22-041), Medium (319-044) OHIO: Checinnett: (Granam (513) 772-1661, Clevelland: Arrow (216) 245-3990; Kerudri (216) 527-5558, Marshall (216) 248-1788 Columbus: Granam (614) 685-159. Dayton: Arrow (513) 435-555; ESCO (513) 226-133, Klerutif (513) 439-0045, Marshall (613) 236-4088. OKLAHOMA: Arrow (918) 665-7700, Krerutti (918) 252-7537. OREGON: Arrow (503) 684-7690; Wyle (503) 640-6000. PENNSYLVANIA: Arrow (412) 856-7000, (215) 928-1800; General Radio (215) 922-7037. (213) 928-1800; Gereal Habio (2-15) 922-7-33. TEXAS, Assim, Artow (512) 835-4185. Kieruff (512) 835-7990; Marshall (512) 456-5654. Wyle (512) 834-9957, Dallar, Arrow (2-10) 386-7550, International Electronics (214) 233-4023, Koruff (2-14) 3-35-9956. Keruff (2-14) 3-35-9956. Fleate: International Electronics (315) 598-3406; Houston; Arrow (7-13) 530-4706; Marshall (7-13) 789-6609, Harrison Equipment (7-13) 879-2600; Krauff (7-13) 530-7-309. UTAH: Diplomat (801) 486-4134; Kierulif (801) 973 5913; Wyle (801) 974-9953. VIRGINIA: Arrow (804) 282-0413 WASHINGTON: Arrow (206) 643-4800; Klerullf (206) 575-4420; Wyle (206) 453-8300. WISCONSIN: Airow (414) 764-6800, Kierullf (414) 784-8160. Kierulli (414) 784-8160. CANADA: Calgary: Future (403) 259-6408; Varsh (403) 230-1235; Edmonton: Future (403) 485-0974; Hamilton: Varan, 4619-561-5811; Mexirosit: 100, 117 Components (514) 755-117, Oliveria; 100, 117 Components (514) 755-117, Oliveria; 100, 117 Components (514) 756-117, Oliveria; 100, 117 Components (514) 267-690, Varan (513) 268-69313; IT Components (510) 267-690, Varan (513) 726-6804, Queboc City: C6500 (416) 667-621. Toronois: C6500 (416) 661-0220; Future (416) 663-663; ITT Components (416) 630-1971; Vancouver: Future (60) 438-6545; Varan (604) 673-221; ITT Components (404) 270-7505; Winnipeg: Varan (203) 633-6199; Edmonton: Future (413) 486-6974 RΙ # TI Worldwide Sales Offices ALABAMA: Huntsville: 500 Wynn Drive, Sulte 514, Huntsville, AL 35805, (205) 637-7530. ARIZONA: Phoenix: 8102 N. 23rd Ave., Suite B. Phoenix, AZ 85021, (602) 995-1007. Pricents, AZ 2021, (602) 989-1007. CALFORNIA: Irdine; 1289-1007. CALFORNIA: Irdine; 1289-1200; Sectemento: 1900 Point West Way, Suite 171. Sectemento: 1900 Point West Way, Suite 171. Sectemento: CA 55815, (916) 929-1321; 6an Diego: A333 View Ridge Ave, Suite 8. San Diego: CA 92123, 6919 97-8-8-001; Sanite Utare: 5553 Betsy Ross Dr., Santa Citara, CA 95054. (609) 890-800. Terrance: 19506 Hamilton St., Bidg. A. Suite 1, Torrance, CA 90502, (213) 217-7010; Weodizard Hills; 21220 Erwin St., Woodland Hills, CA 91367, (213) 704-7759. COLORADO: Aurora: 1400 S. Potomac Ava., Suite 101, Aurora, CO 80012, (303) 695-2800. CONNECTICUT: Wallingford: 9 Barnes Industrial Park Rd., Barnes Industrial Park, Wallingford, CT 06492, (203) 259-0074. FLORIDA: Ft. Lauderstele: 2765 N.W. \$2nd St. Ft. Lauderstele: Ft. Lauderstele: Ft. 33596, 305) 973-6502; Melilland: 2601 Meditand Center Perkway, Melilland, Ft. 32751, (305) 660-600; Tampe: 5010 W. Kennedy Blvd., Suite 101, Tampa, Ft. 33698, 8(31) 870-6420. GEORGIA: Atlanta: 3300 Northeast Expy., Building 9, Atlanta, GA 30341, (404) 452-4600. ILLINOIS: Arlington Heights: 515 W. Algorquin, Arlington Heights, IL 60005, (312) 840-2925. (NDIANA: Ft. Wayne: 2020 Inwood Dr., Ft, Wayne, IN 46815, (219) 424-5174; Indianapolie: 2346 S. Lynhurst, Sulle J-400, Indianapolie, IN 48241, (317) 248-8555. IOWA: Cedar Rapids: 373 Collins Rd. NE, Suité 200, Cedar Rapids. IA 52402, (319) 395-9550. MARYLAND: Battimore: 1 Rutherford Pl., 7133 Rutherford Rd., Baltimore, MD 21207, (301) 944-8600. MASSACHUSETTS: Waltham: 504 Totlen Pond Rd., Waltham, MA 02154, (617) 895-9100. MICHIGAN: Farmington Hills: 33737 W. 12 Mile Rd., Farmington Hills, MI 46018, (313) 553-1500. MINNESOTA: Eden Prairie: 11090 W. 78th St., Eden Prairie, MN 55344 (612) 828-9300. MISSOURI: Kenses City: 8090 Ward Pkwy., Kansas City, MO 84114, (816) 523-2500; St. Louis: 11861 Weathine Industrial Drive, St. Louis, MO 63141, (314) 569-7500. NEW JERSEY: kelln: 485E U.S. Route 1 South, iselin, NJ 08830 (201) 750-1050 NEW MEXICO: Albuquerque: 2820-D Broadbent Pkwy NE, Albuquerqua, NM 87107, (505) 345-2555. NEW YORK: East Syracuss. 335 GOI Collamer Dr., East Syracuss. NY 13057, (315) 465-9291; Endicott: 112 Nanticote Ave., P.O. Box 518, Endicott: NY 13760, (607) 754-3900; Mebriller: 1 Huntington Cuadrangie, Suite 3Ctil P.O. Box 2930, Melviller. NY 11747, (516) 454-6800; Philstonet 2851 Clover St., Pittaford, NY 11747, (516) 454-6800; Philstonet 2851 Clover St., Pittaford, NY 14534, (715) 335-6770. Poughkeepsie: 385 South Rd., Poughkeepsie, NY 12601. NORTH CAROLINA: Charlotie: 8 Woodlawn Green, Woodlawn Rd., Charlotte, NC 28219, (704) 527-0930; Ruisigh: 2609 Highwoods Blvd., Suite 100, Raleigh, NC 27625, (919) 878-2725. OHIO: Beachwood: 23408 Commerce Park Rd., Beachwood, OH 44122, (216) 484-6100; Dayton: Kingsiey Bidg. 4124 Linden Ave., Dayton, OH 45432, (513) 259-3817. OKLAHOMA: Tulan: 7815 East 63rd Place, 3 Memorial Place, Tulsa, OK 74133, (918) 250-0633 OREGON: Seaverton: 6700 SW 105th St., Suite 110, Beaverton, OR 97005, (503) 643-5758. PENNSYLVANIA: Fl. Washington: 260 New York Dr., Fl. Washington, PA 18034, (215) 643-6450; Corsopollis: 420 Rouser Rd., 3 Airport Office Park, Corsopollis, PA 15106, (412) 771-8550. PUERTO RICO: Hate Rey: Mercantil Plaza Bidg., Suite 505, Hato Rey, PR 00919, (809) 752-8700. Serie Sub, Haid Ney, Pr. 10919; (2019) 753-6700. FYKAS: Nablein: 1250; Research Bird, P.O. Box 2909; Austin, TX. 78723; (512) 250-7655; Richardson: 1001; E. Campbell Rd., Richardson: TX. 75096; (713) 778-6592; San Antonico: TX. 75096; (713) 778-6592; San Antonico: TX. 75036; (713) 778-6592; San Antonico: TX. 75232; (512) 495-7779. UTAH: Murray: 5207 South Green SE, Suite 200, Murray, UT 84107, (801) 266-8872. VIRGINIA: Fairtes: 3001 Prosperity, Fairfax, VA 22031, (703) 649-1400. WASHINGTON: Redmond: 2723 152nd Ave., N.E. Bidg. 6, Redmond, WA 86052, (206) 881-3080. WISCONSIN: Brookfield: 450 N. Sunny Stope, Suite 150, Brookfield, WI 53005, (414) 785-7140. CANADA: Nepsen: 301 Moodie Dilve, Mallon Center, Nepsen: Ontario, Canada, K2H9C4. (613) 725-1970. Richmond Hill: 280 Centre St. E., Richmond Hill LCIB1, Onlario, Canada (18) 243-1911: St. Leurent; Ville St. Leurent Quebec, 9460 Trans Canada Hwy., St. Leurent, Quebec, Canada H4S177, (514) 233-2655. ARGENTINA: Texas instruments Argentina S.A.I.C.F.: Esmeralda 130, 15th Floor, 1035 Buenos Aires, Argentina, 1 + 394-2963. Australia (4 NEW ZEALAND): Texas Instruments Australia Ltd.: 5-10 Talavera Rd., North Ryde (Sydney: New South Wales, Australia 2113, 02 - 887-1122; 5th Figor, 418 St. Kilda Road, Melbourna, Victoria, Australia 3004, 03 + 267-4877; 171 Philip Highway, Elizabeth, South Australia 5112, AlfSTRIA: Texas Instruments Ges.m.b H: Industriestrabe B/16, A-2345 Brunn/Gebirge, 2236-846210. BELGIUM: Texas Instruments N.Y. Belgium S.A.: Mercura Centre, Rakelstraat 100, Rue de la Fusee, 1130 Brussels, Belgium, 02/720,80.00. BRAZIL: Texas fostruments Electronicos do Brasil Ltda: Rua Paes.Leme, 524.7 Andar Pinhetros, 05424 Sao Paulo, Brazil, 0815-6168. DENMARK: Texas Instruments A/5, Mairefundvej 465, DK-2730 Heriev, Denmark, 2 - 91 74 00. FINLAND: Texas Instruments Finland OY: Teolisauskatu 190 00511 Nelsinki 51, Finland, (90): 0701-3133. 9701-3139. FRANCE: Texes Instruments France: Headquarters and Prod Plant, 6P 05, 05270 Villeneuvel-Cuber, (33) 20-101; Paris Office, 6P 67 8-10 Avenue Moran-Squinler, 27814 Vetay-Villacouble Discussion, (5) 940-9712, Lyon Sales Office, L. Ores Discussion, (5) 940-9712, Lyon Sales Office, L. Ores Discussion, (5) 940-9712, Lyon Sales Office, L. Ores Discussion, (6) 940-9712, Lyon Sales Office, 107-98 Discussion, (6) 9712, Lyon Sales Office, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, 19712, Creating useful products and services for you GERMANY [Fed. Republic of Germany): Texas (astruments Deutschland GmbH; Haggerfystrasse 1, D-2050 Fes. 2018) 8 50; Kurfurt 19:194. D1003 Serill 15:00 Kurfurt 19:194. D1003 Serill 15:00 Serill 19:195. D1003 Serill 15:00 Serill 19:195. D1003 Serill 15:00 Serill 19:195. D1003 S1003 S1003 Serill 19:195. S1003 Serill 19:195. S1003 Serill 19:195. S1003 HONG KONG (+ PEOPLES REPUBLIC OF CHINA): Texas Instruments Asia Ltd, 8th Floor, World Shipping Ctr., Hatbour City, 7 Canton Rd., Kowlode, Hong Kong, 3 + 722-1223 IRELAND: Texas Instruments (Ireland) Limited: Brewery Rd., Stillorgan, County Dublin, Elre, 01 831311. JAPAK: Peras Instrumenta Asia Ltd: 4F Aoyama Full Bidg, 6-12, Kita Aoyama 3-Chome, Miráto-ku, Tokyo, Japan 107, 03-482-117: Ceaka Brach, 5F, Nisaho Iwai Bidg, 33 Imabashi 3-Chome, Higashi ku, Osaka, Japan 541, 06-20-1881; Nagoya Branch, 7F Oathri Toyota West Bidg, 10-27, Meleki 4-Chome, Nakamuraku Nagoya, Japan 69-49, 052-38-6931. KOREA: Texas Instruments Supply Co.: 3rd Floor, Samon Bidg., Yuksam-Dong, Gangnam-ku, 135 Seoul, Korea, 2 + 462-8001. MEXICO: Texas Matruments de Mexico S.A.: Poniente 115, No. 489, Colonia Vallejo, Mexico, D.F. 02300, 587-9200. MIDDLE EAST: Texas Instruments: No. 13, 1st Floor Mannal Bidg , Diplomatic Area, Manama, P.O. Box 26335, Bahrain, Arabian Guit, 973+274681. NETHERLANDS: Texas Instruments Holland B.V., P.O. Box 12995, (Bullewijk) 1100 CB Amsterdam, Zuld-Dost, Holland 20 + 5802911 NORWAY: Texas Instruments Norway A Refstad (31, Osio I, Norway, (2) 155090. PHILIPPINES: Texas Instruments Asia Ltd.: 14th Floor, 8a- Lepanto Bidg., 8747 Paseo de Roxas, Makati, Metro Manila, Philippines, 2 + 8188987 PORTUGAL: Texas Instruments Equipamento Electronico (Portugal), Lda.: Rua Eng. Frederico Ulrich, 2650 Moreira Da Maia, 4470 Maia, Portugal, 2-948-1003. SINGAPORE (+ INDIA, INDONESIA, MALAYSIA, THAILANDY Taxas Instruments Asia Ltd.: 12 Lorong Rakar Balu, Unil 01-02, Kolam Ayer Industrial Estate, Republic of Singapore, 747-2255 SPAIN: Texas Instruments Espana, S.A.: GiJose Lazaro Galdiano No. 8. Madrid 16, 1(458.14 58. SWEGEN: Texas Instrumenta International Trade Corporation (Sverige(Hilaten): Box 39103, 10054 Stockholm, Sweden, 08 - 235480. SWITZERLAND: Texas Instruments, Inc., Reidstrasse 6, CH-9953 Dietikon (Zuerich) Switzerland, 1-740 2220. TAIWAN: Texas Instruments Supply Co., Room 903, 205 Tun Hwan Ad., 71 Sung-Klang Road, Taipel, Taiwan, Republic of China, 02 + 521-8321. UNITED KINGDOM: Texas Instruments Limited: Manton Lane, Bedford, MK41 7PA, England, 0234 67468; St. Jáms House, Wellington Road North, Stockport, SK4 2RT, England, 61 + 442-7162.