2651-I #### DESCRIPTION The Signetics 2651 PCI is a universal synchronous/asychronous data communications controller chip designed for microcomputer systems. It interfaces directly to the Signetics 2650 microprocessor and may be used in a polled or interrupt driven system environment. The 2651 accepts programmed instructions from the microprocessor and supports many serial data communication disciplines, synchronous and asynchronous, in the full or half-duplex mode. The PCI serializes parallel data characters received from the microprocessor for transmission. Simultaneously, it can receive serial data and convert it into parallel data characters for input to the microcomputer. The 2651 contains a baud rate generator which can be programmed to either accept an external clock or to generate internal transmit or receive clocks. Sixteen different baud rates can be selected under program control when operating in the internal clock mode. The PCI is constructed using Signetics nchannel silicon gate depletion load technology and is packaged in a 28-pin DIP. #### **FEATURES** - Synchronous operation to 8-bit characters Single or double SYN operation Internal character synchronization Transparent or non-transparent mode Automatic SYN or DLE-SYN insertion SYN or DLE stripping Odd, even, or no parity Local or remote maintenance loop back mode Baud rate: dc to 0.8M baud (1X clock) - Asynchronous operation 5 to 8-bit characters 1, 1 1/2 or 2 stop bits Odd, even, or no parity Parity, overrun and framing error detection Line break detection and generation False start bit detection Automatic serial echo mode back mode Baud rate: dc to 0.8M baud (1X clock) dc to 50k baud (16X clock) dc to 12.5k baud (64X clock) Local or remote maintenance loop # **OTHER FEATURES** - Internal or external baud rate clock - 16 internal rates-50 to 19,200 baud - Double buffered transmitter and receiver - · Full or half duplex operation - Fully compatible with 2650 CPU - TTL compatible inputs and outputs - Single 5V power supply - No system clock required - 28-pin dual in-line package ## **APPLICATIONS** - Intelligent terminals - Network processors - Front end processors - Remote data concentrators - Computer to computer links - Serial peripherals #### PIN CONFIGURATION #### PIN DESIGNATION | PIN NO. | SYMBOL | NAME AND FUNCTION | TYPE | |----------------|--------------------------------|--------------------------------------|------| | 27,28,1,2, 5-8 | D <sub>0</sub> -D <sub>7</sub> | 8-bit data bus | I/O | | 21 | RESET | Reset | l I | | 12,10 | A <sub>0</sub> -A <sub>1</sub> | Internal register select lines | 1 | | 13 | R/W | Read or write command | ı | | 11 | CE | Chip enable input | 1 | | 22 | DSR | Data set ready | ŀ | | 24 | DTR | Data terminal ready | . 0 | | 23 | RTS | Request to send | 0 | | 17 | CTS | Clear to send | l l | | 16 | DCD | Data carrier detected | į į | | 18 | TxEMT/DSCHG | Transmitter empty or data set change | 0 | | 9 | TxC | Transmitter clock | I/O | | 25 | RxC | Receiver clock | I/O | | 19 | TxD | Transmitter data | 0 | | 3 | RxD | Receiver data | ı | | 15 | TxRDY | Transmitter ready | 0 | | 14 | RxRDY | Receiver ready | 0 | | 20 | BRCLK | Baud rate generator clock | 1 | | 26 | Vcc | +5V supply | 1 | | 4 | GND | Ground | 1 | | | | 1 | | #### **ABSOLUTE MAXIMUM RATINGS**1 | PARAMETER | RATING | UNIT | |-----------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------| | Operating ambient temperature <sup>2</sup> Storage temperature All voltages with respect to ground <sup>3</sup> | 0 to +70<br>-65 to +150<br>-0.5 to +6.0 | °C<br>°C<br>V | PRELIMINARY SPECIFICATION Manufacturer reserves the right to make design and process changes and improvements. | BAUD<br>RATE | THEORETICAL<br>FREQUENCY<br>16X CLOCK | ACTUAL<br>FREQUENCY<br>16X CLOCK | PERCENT<br>ERROR | DIVISOR | |--------------|---------------------------------------|----------------------------------|------------------|---------| | 50 | 0.8 KHz | 0.8 KHz | | 6336 | | 75 | 1.2 | 1.2 | | 4224 | | 110 | 1.76 | 1.76 | | 2880 | | 134.5 | 2.152 | 2.1523 | 0.016 | 2355 | | 150 | 2.4 | 2.4 | | 2112 | | 300 | 4.8 | 4.8 | | 1056 | | 600 | 9.6 | 9.6 | | 528 | | 1200 | 19.2 | 19.2 | | 264 | | 1800 | 28.8 | 28.8 | | 176 | | 2000 | 32.0 | 32.081 | 0.253 | 158 | | 2400 | 38.4 | 38.4 | | 132 | | 3600 | 57.6 | 57.6 | | 88 | | 4800 | 76.8 | 76.8 | | 66 | | 7200 | 115.2 | 115.2 | | 44 | | 9600 | 153.6 | 153.6 | | 33 | | 19200 | 307.2 | 316.8 | 3.125 | 16 | NOTE Table 1 BAUD RATE GENERATOR CHARACTERISTICS Crystal Frequency = 5.0688MHz | PIN NAME | PIN NO. | INPUT/OUTPUT | FUNCTION | |--------------------------------|-----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc | 26 | | +5V supply input | | GND | 4 | 1 | Ground | | RESET | 21 | 1 | A high on this input performs a master reset on the 2651. This signal asynchronously terminates any device activity and clears the Mode, Command and Status registers. The device assumes the idle state and remains there until initialized with the appropriate control words. | | A1-A0 | 10,12 | | Address lines used to select internal PCI registers. | | <u>R</u> ∕W | 13 | | Read command when low, write command when high. | | CE | 11 | 1 | Chip enable command. When low, indicates that control and data lines to the PCI are valid and that the operation specified by the $\overline{R}/W$ , $A_1$ and $A_0$ inputs should be performed. When high, places the $D_0$ - $D_7$ lines in the tri-state condition. | | D <sub>7</sub> -D <sub>0</sub> | 8,7,6,5,<br>2,1,28,27 | 1/0 | 8-bit, three-state data bus used to transfer commands, data and status between PCI and the CPU. Do is the least significant bit; D7 the most significant bit. | | TxRDY | 15 | 0 | This output is the complement of Status Register bit SR0. When low, it indicates that the Transmit Data Holding Register (THR) is ready to accept a data character from the CPU. It goes high when the data character is loaded. This output is valid only when the transmitter is enabled. It is an open drain output which can be used as an interrupt to the CPU. | | RxRDY | 14 | 0 | This output is the complement of Status Register bit SR1. When low, it indicates that the Receive Data Holding Register (RHR) has a character ready for input to the CPU. It goes high when the RHR is read by the CPU, and also when the receiver is disabled. It is an open drain output which can be used as an interrupt to the CPU. | | TxEMT/DSCHG | 18 | O | This output is the complement of Status Register bit SR2. When low, it indicates that the transmitter has completed serialization of the last character loaded by the CPU, or that a change of state of the DSR or DCD inputs has occurred. This output goes high when the Status Register is read by the CPU, if the TxEMT condition does not exist. Otherwise, the THR must be loaded by the CPU for this line to go high. It is an open drain output which can be used as an interrupt to the CPU. | Table 2 CPU-RELATED SIGNALS 7 <sup>16</sup>X clock is used in asynchronous mode. In synchronous mode, clock multiplier is 1X. 2651-1 #### **BLOCK DIAGRAM** ### **BLOCK DIAGRAM** The PCI consists of six major sections. These are the transmitter, receiver, timing, operation control, modem control and SYN/DLE control. These sections communicate with each other via an internal data bus and an internal control bus. The internal data bus interfaces to the microprocessor data bus via a data bus buffer. ### **Operation Control** This functional block stores configuration and operation commands from the CPU and generates appropriate signals to various internal sections to control the overall device operation. It contains read and write circuits to permit communications with the microprocessor via the data bus and contains Mode Registers 1 and 2, the Command Register, and the Status Register. Details of register addressing and protocol are presented in the PCI Programming section of this data sheet. #### Timing The PCI contains a Baud Rate Generator (BRG) which is programmable to accept external transmit or receive clocks or to divide an external clock to perform data communications. The unit can generate 16 commonly used baud rates, any one of which can be selected for full duplex operation. See Table 1. #### Receiver The Receiver accepts serial data on the RxD pin, converts this serial input to parallel format, checks for bits or characters that are unique to the communication technique and sends an "assembled" character to the CPU. #### **Transmitter** The Transmitter accepts parallel data from the CPU, converts it to a serial bit stream, inserts the appropriate characters or bits (based on the communication technique) and outputs a composite serial stream of data on the TxD output pin. #### **Modem Control** The modem control section provides interfacing for three input signals and three output signals used for "handshaking" and status indication between the CPU and a modem. #### SYN/DLE Control This section contains control circuitry and three 8-bit registers storing the SYN1, SYN2, and DLE characters provided by the CPU. These registers are used in the synchronous mode of operation to provide the characters required for synchronization, idle fill and data transparency. #### **INTERFACE SIGNALS** The PCI interface signals can be grouped into two types: the CPU-related signals (shown in Table 2), which interface the 2651 to the microprocessor system, and the device-related signals (shown in Table 3), which are used to interface to the communications device or system. | PIN NAME | PIN NO. | INPUT/OUTPUT | FUNCTION | |----------|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BRCLK | 20 | 1 | 5.0688MHz clock input to the internal baud rate generator. Not required if external receiver and transmitter clocks are used. | | RxC | 25 | 1/0 | Receiver clock. If external receiver clock is programmed, this input controls the rate at which the character is to be received. Its frequency is 1X, 16X or 64X the baud rate, as programmed by Mode Register 1. Data is sampled on the rising edge of the clock. If internal receiver clock is programmed, this pin becomes an output at 1X the programmed baud rate. | | TxC | 9 | 1/0 | Transmitter clock. If external transmitter clock is programmed, this input controls the rate at which the character is transmitted. Its frequency is 1X, 16X or 64X the baud rate, as programmed by Mode Register 1. The transmitted data changes on the falling edge of the clock. If internal transmitter clock is programmed, this pin becomes an output at 1X the programmed baud rate. | | RxD | 3 | 1 1 | Serial data input to the receiver. "Mark" is high, "Space" is low. | | TxD | 19 | 0 | Serial data output from the transmitter. "Mark" is high, "Space" is low. Held in Mark condition when the transmitter is disabled. | | DSR | 22 | 1 | General purpose input which can be used for Data Set Ready or Ring Indicator condition. Its complement appears as Status Register bit SR7. Causes a low output on TxEMT/DSCHG when its state changes. | | DCD | 16 | | Data Carrier Detect input. Must be low in order for the receiver to operate. Its complement appears as Status Register bit SR6. Causes a low output on TXEMT/DSCHG when its state changes. | | CTS | 17 | 1 1 | Clear to Send input. Must be low in order for the transmitter to operate. | | DTR | 24 | 0 | General purpose output which is the complement of Command Register bit CR1. Normally used to indicate Data Terminal Ready. | | RTS | 23 | 0 | General purpose output which is the complement of Command Register bit CR5. Normally used to indicate Request to Send. | Table 3 DEVICE-RELATED SIGNALS ## **OPERATION** The functional operation of the 2651 is programmed by a set of control words supplied by the CPU. These control words specify items such as synchronous or asynchronous mode, baud rate, number of bits per character, etc. The programming procedure is described in the PCI Programming section of this data sheet. After programming, the PCI is ready to perform the desired communications functions. The receiver performs serial to parallel conversion of data received from a modem or equivalent device. The transmitter converts parallel data received from the CPU to a serial bit stream. These actions are accomplished within the framework specified by the control words. ### Receiver The 2651 is conditioned to receive data when the $\overline{DCD}$ input is low and the RxEN bit in the command register is true. In the asynchronous mode, the receiver looks for a high to low transition of the start bit on the RxD input line. If a transition is detected, the state of the RxD line is sampled again after a delay of one-half of a bit time. If RxD is now high, the search for a valid start bit is begun again. If RxD is still low, a valid start bit is assumed and the receiver continues to sample the input line at one bit time intervals until the proper number of data bits, the parity bit, and the stop bit(s) have been assembled. The data is then transferred to the Receive Data Holding Register, the RxRDY bit in the status register is set, and the RxRDY output is asserted. If the character length is less than 8 bits, the high order unused bits in the Holding Register are set to zero. The Parity Error, Framing Error, and Overrun Error status bits are set if required. If a break condition is detected (RxD is low for the entire character as well as the stop bit [s]), only one character consisting of all zeros (with the FE status bit set) will be transferred to the Holding Register. The RxD input must return to a high condition before a search for the next start bit begins. When the PCI is initialized into the synchronous mode, the receiver first enters the hunt mode. In this mode, as data is shifted into the Receiver Shift Register a bit at a time, the contents of the register are compared to the contents of the SYN1 register. If the two are not equal, the next bit is shifted in and the comparison is repeated. When the two registers match, the hunt mode is terminated and character assembly mode begins. If single SYN operation is programmed, the SYN DETECT status bit is set. If double SYN operation is programmed, the first character assembled after SYN1 must be SYN2 in order for the SYN DETECT bit to be set. Otherwise, the PCI returns to the hunt mode. (Note that the sequence SYN1-SYN1-SYN2 will not achieve synchronization). When synchronization has been achieved. the PCI continues to assemble characters and transfer them to the Holding Register, setting the RxRDY status bit and asserting the RxRDY output each time a character is transferred. The PE and OE status bits are set as appropriate. Further receipt of the appropriate SYN sequence sets the SYN DE-TECT status bit. If the SYN stripping mode is commanded, SYN characters are not transferred to the Holding Register, Note that the SYN characters used to establish initial synchronization are not transferred to the Holding Register in any case. #### **Transmitter** The PCI is conditioned to transmit data when the $\overline{\text{CTS}}$ input is low and the TxEN command register bit is set. The 2651 indicates to the CPU that it can accept a character for transmission by setting the TxRDY status bit and asserting the $\overline{\text{TxRDY}}$ output. When the CPU writes a character into the Transmit Data Holding Register, these conditions are negated. Data is transferred from the Holding Register to the Transmit Shift Register when it is idle or has completed transmission of the previous character. The TxRDI conditions are then asserted 2651-1 again. Thus, one full character time of buffering is provided. In the asynchronous mode, the transmitter automatically sends a start bit followed by the programmed number of data bits, the least significant bit being sent first. It then appends an optional odd or even parity bit and the programmed number of stop bits. If, following transmission of the stop bits, a new character is not available in the Transmit Holding Register, the TxD output remains in the marking (high) condition and the TxEMT/DSCHG output and its corresponding status bit are asserted. Transmission resumes when the CPU loads a new character into the Holding Register. The transmitter can be forced to output a continuous low (BREAK) condition by setting the Send Break command bit high. In the synchronous mode, when the 2651 is initially conditioned to transmit, the TxD output remains high and the TxRDY condition is asserted until the first character to be transmitted (usually a SYN character) is loaded by the CPU. Subsequent to this, a continuous stream of characters is transmitted. No extra bits (other than parity, if commanded) are generated by the PCI unless the CPU fails to send a new character to the PCI by the time the transmitter has completed sending the previous character. Since synchronous communications does not allow gaps between characters, the PCI asserts TxEMT and automatically "fills" the gap by transmitting SYN1s, SYN1-SYN2 doublets, or DLE-SYN1 doublets, depending on the command mode. Normal transmission of the message resumes when a new character is available in the Transmit Data Holding Register. If the SEND DLE bit in the command register is true, the DLE character is automatically transmitted prior to transmission of the message character. ## **PCI PROGRAMMING** Prior to initiating data communications, the 2651 operational mode must be programmed by performing write operations to the mode and command registers. In addition, if synchronous operation is programmed, the appropriate SYN/DLE registers must be loaded. The PCI can be reconfigured at any time during program execution. However, the receiver and transmitter should be disabled if the change has an effect on the reception or transmission of a character. A flowchart of the initialization process appears in Figure 1. The internal registers of the PCI are accessed by applying specific signals to the $\overline{\text{CE}}$ , $\overline{\text{R}}/\text{W}$ , $A_1$ and $A_0$ inputs. The conditions necessary to address each register are shown in Table 4. | CE | <b>A</b> 1 | <b>A</b> 0 | R/W | FUNCTION | |-----|------------|------------|-----|---------------------------------| | 1 | Х | Х | x | Tri-state data bus | | 1 0 | 0 | 0 | 0 | Read receive holding register | | lo | 0 | 0 | 1 1 | Write transmit holding register | | 0 | 0 | 1 | 0 | Read status register | | 0 | 1 0 | 1 | 1 1 | Write SYN1/SYN2/DLE registers | | 1 0 | 1 | 0 | 0 | Read mode registers 1/2 | | 0 | 1 1 | 0 | 1 1 | Write mode registers 1/2 | | lo | 1 | 1 | 0 | Read command register | | 0 | 1 | 1 | 1 | Write command register | NOTE See AC Characteristics section for timing requirements. Table 4 2651 REGISTER ADDRESSING 2651-I The SYN1, SYN2, and DLE registers are accessed by performing write operations with the conditions $A_1=0$ , $A_0=1$ , and $\overline{R}/W=$ 1. The first operation loads the SYN1 register. The next loads the SYN2 register, and the third loads the DLE register. Reading or loading the mode registers is done in a similar manner. The first write (or read) operation addresses Mode Register 1, and a subsequent operation addresses Mode Reqister 2. If more than the required number of accesses are made, the internal sequencer recycles to point at the first register. The pointers are reset to SYN1 Register and Mode Register 1 by a RESET input or by performing a "Read Command Register" operation, but are unaffected by any other read or write operation. The 2651 register formats are summarized in Tables 5, 6, 7 and 8. Mode Registers 1 and 2 define the general operational characteristics of the PCI, while the Command Register controls the operation within this basic frame-work. The PCI indicates its status in the Status Register. These registers are cleared when a RESET input is applied. ## Mode Register 1 (MR1) Table 5 illustrates Mode Register 1. Bits MR11 and MR10 select the communication format and baud rate multiplier. 00 specifies synchronous mode and 1X multiplier. 1X, 16X, and 64X multipliers are programmable for asynchronous format. However, the multiplier in asynchronous format applies only if the external clock input option is selected by MR24 or MR25. MR13 and MR12 select a character length of 5, 6, 7, or 8 bits. The character length does not include the parity bit, if programmed, and does not include the start and stop bits in asynchronous mode. MR14 controls parity generation. If enabled, a parity bit is added to the transmitted character and the receiver performs a parity check on incoming data. MR15 selects odd or even parity when parity is enabled by MR14. In asychronous mode, MR17 and MR16 select character framing of 1, 1.5, or 2 stop bits. (If 1X baud rate is programmed, 1.5 stop bits defaults to 1 stop bits on transmit). In synchronous mode, MR17 controls the number of SYN characters used to establish synchronization and for character fill when the transmitter is idle. SYN1 alone is used if MR17 = 1, and SYN1-SYN2 is used when MR17 = 0. If the transparent mode is specified by MR16, DLE-SYN1 is used for character fill, but the normal synchronization sequence is used. ## Mode Register 2 (MR2) Table 6 illustrates Mode Register 2. MR23, MR21, and MR20 control the frequency of the internal baud rate generator (BRG). Sixteen rates are selectable. When driven by a 5.0688 MHz input at the BRCLK input (pin 20), the BRG output has zero error except at 134.5, 2000, and 19,200 baud, which have errors of +0.016%, +0.235%, and +3.125% respectively. MR25 and MR24 select either the BRG or the external inputs $\overline{TxC}$ and $\overline{RxC}$ as the clock source for the transmitter and receiver, respectively. If the BRG clock is selected, the baud rate factor in asynchronous mode is 16X regardless of the factor selected by MR11 and MR10. In addition, the corresponding clock pin provides an output at 1X the baud rate. | MR17 | MR16 | MR15 | MR14 | MR13 | MR12 | MR11 | MR10 | |------------------------------------------------------------------------------------------|-----------------|---------------------|-----------------------------|------------------|--------------------------------------|---------------|-------------------------------------------------------------------| | | | Parity Type | Parity Control | Charact | er Length | Mode and Ba | ud Rate Factor | | ASYNCH: STOP<br>00 = INVALID<br>01 = 1 STOP BIT<br>10 = 11/2 STOP BIT<br>11 = 2 STOP BIT | ITS | 0 = ODD<br>1 = EVEN | 0 = DISABLED<br>1 = ENABLED | 01 = 0<br>10 = 0 | 5 BITS<br>6 BITS<br>7 BITS<br>8 BITS | 10 = ASYNCHRO | NOUS 1X RATE<br>DNOUS 1X RATE<br>DNOUS 16X RATE<br>DNOUS 64X RATE | | SYNCH: NUMBER<br>OF SYN CHAR<br>0 = DOUBLE SYN<br>1 = SINGLE SYN | PARENCY CONTROL | | | | | | ! | NOTE Baud rate factor in asynchronous applies only if external clock is selected. Factor is 16X if internal clock is selected. Table 5 MODE REGISTER 1 (MR1) | MR27 | MR26 | MR25 | MR24 | MR23 | MR22 | MR21 | MR20 | |------|------|------------------------------|------------------------------|----------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------|------------------| | | • | Transmitter<br>Clock | Receiver<br>Clock | | Selection | · | | | NOT | USED | 0 = EXTERNAL<br>1 = INTERNAL | 0 = EXTERNAL<br>1 = INTERNAL | 0001 =<br>0010 =<br>0011 =<br>0100 =<br>0101 =<br>0110 = | = 110<br>= 134.5<br>= 150<br>= 300 | 1000 = 1800<br>1001 = 2000<br>1010 = 2400<br>1011 = 3600<br>1100 = 4800<br>1101 = 7200<br>1111 = 19,2 | )<br>)<br>)<br>) | Table 6 MODE REGISTER 2 (MR2) 2651-1 PRELIMINARY SPECIFICATION # Command Register (CR) Table 7 illustrates Command Register. Bits CR0 (TxEN) and CR2 (RxEN) enable or disable the transmitter and receiver respectively. If the transmitter is disabled, it will complete the transmission of the character in the Transmit Shift Register (if any) prior to terminating operation. The TxD output will then remain in the marking state (high). If the receiver is disabled, it will terminate operation immediately. Any character being assembled will be neglected. Bits CR1 (DTR) and CR5 (RTS) control the DTR and RTS outputs. Data at the outputs is the logical complement of the register data. In asynchronous mode, setting CR3 will force and hold the TxD output low (spacing condition) at the end of the current transmitted character. Normal operation resumes when CR3 is cleared. The TxD line will go high for a least one bit time before beginning transmission of the next character in the Transmit Data Holding Register. In synchronous mode, setting CR3 causes the transmission of the DLE register contents prior to sending the character in the Transmit Data Holding Register. CR3 should be reset in response to the next TxRDY. Setting CR4 causes the error flags in the Status Register (SR3, SR4, and SR5) to be cleared. This bit resets automatically. The PCI can operate in one of four submodes within each major mode (synchronous or asynchronous). The operational sub-mode is determined by CR7 and CR6. CR7-CR6 = 00 is the normal mode, with the transmitter and receiver operating independently in accordance with the Mode and Status Register instructions. In asynchronous mode, CR7-CR6 = 01 places the PCI in the Automatic Echo mode. Clocked, regenerated received data is automatically directed to the TxD line while normal receiver operation continues. The receiver must be enabled (CR2 = 1), but the transmitter need not be enabled. CPU to receiver communications continues normally, but the CPU to transmitter link is disabled. Only the first character of a break condition is echoed. The TxD output will go high until the next valid start is detected. The following conditions are true while in Automatic Echo mode: - Data assembled by the receiver is automatically placed in the Transmit Holding Register and retransmitted by the transmitter on the TxD outout. - 2. Transmit clock = receive clock. - 3. $\overline{TxRDY}$ output = 1. - The TxEMT/DSCHG pin will reflect only the data set change condition. - 5. The TxEN command (CR0) is ignored. In synchronous mode, CR7-CR6 = 01 places the PCI in the Automatic SYN/DLE Stripping mode. The exact action taken depends on the setting of bits MR17 and MR16: - In the non-transparent, single SYN mode (MR17-MR16 = 10), characters in the data stream matching SYN1 are not transferred to the Receive Data Holding Register (RHR). - In the non-transparent, double SYN mode (MR17-MR16 = 00), characters in the data stream matching SYN1, or SYN2 if immediately preceded by SYN1, are not transferred to the RHR. However, only the first SYN1 of an SYN1-SYN1 pair is stripped. - In transparent mode (MR16 =1), characters in the data stream matching DLE, or SYN1 if immediately preceded by DLE, are not transferred to the RHR. However, only the first DLE of a DLE-DLE pair is stripped. Note that Automatic Stripping mode does not affect the setting of the DLE Detect and SYN Detect status bits (SR3 and SR5). Two diagnostic sub-modes can also be configured. In Local Loop Back mode (CR7-CR6 = 10), the following loops are connected internally: - The transmitter output is connected to the receiver input. - DTR is connected to DCD and RTS is connected to CTS. - 3. Receive clock = transmit clock. - 4. The DTR, RTS and TxD outputs are held high. - The CTS, DCD, DSR and RxD inputs are ignored. Additional requirements to operate in the Local Loop Back mode are that CR0 (TxEN), CR1 (DTR), and CR5 (RTS) must be set to 1. CR2 (RxEN) is ignored by the PCI. The second diagnostic mode is the Remote Loop Back mode (CR7-CR6 = 11). In this mode: - Data assembled by the receiver is automatically placed in the Transmit Holding Register and retransmitted by the transmitter on the TxD output. - 2. Transmit clock = receive clock. - 3. No data is sent to the local CPU, but the error status conditions (PE, OE, FE) are set. - 4. The RxRDY, TxRDY, and TxEMT/DSCHG outputs are held high. - 5. CR1 (TxEN) is ignored. - 6. All other signals operate normally. ## Status Register The data contained in the Status Register (as shown in Table 8) indicate receiver and transmitter conditions and modem/data set status. SR0 is the Transmitter Ready (TxRDY) status bit. It, and its corresponding output, are valid only when the transmitter is enabled. If equal to 0, it indicates that the Transmit Data Holding Register has been loaded by the CPU and the data has not been transferred to the Transmit Shift Register. If set equal to 1, it indicates that the Holding Register is ready to accept data from the CPU. This bit is initially set when the Transmitter is enabled by CR0, unless a character has previously been loaded into the Holding Register. It is not set when the Automatic Echo or Remote Loop Back modes are programmed. When this bit is set, the TxRDY output pin is low. In the Automatic Echo and Remote Loop Back modes, the output is held high. | CR7 | CR6 | CR5 | CR4 | CR3 | CR2 | CR1 | CR0 | |----------------------------------------------------------|----------------------------|-------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------|----------------------------| | Operation | ng Mode | Request to<br>Send | Reset Error | | Receive<br>Control (RxEN) | Data Terminal<br>Ready | Transmit<br>Control (TxEN) | | 01 = ASYNCH<br>ECHO M<br>SYNCH:<br>DLE STI<br>10 = LOCAL | SYN AND/OR<br>RIPPING MODE | 0 = FORCE RTS<br>OUTPUT HIGH<br>1 = FORCE RTS<br>OUTPUT LOW | ERROR FLAG | ASYNCH:<br>FORCE BREAK<br>0 = NORMAL<br>1 = FORCE<br>BREAK<br>SYNCH:<br>SEND DLE<br>0 = NORMAL<br>1 = SEND DLE | 0 = DISABLE<br>1 = ENABLE | 0 = FORCE DTR<br>OUTPUT HIGH<br>1 = FORCE DTR<br>OUTPUT LOW | 0 = DISABLE<br>1 = ENABLE | Table 7 COMMAND REGISTER (CR) 2651-I | SR7 | SR6 | SR5 | SR4 | 9R3 | SR2 | SR1 | SRO | |-----------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------| | Data Set<br>Ready | Data Carrier<br>Detect | FE/SYN Detect | Overrrun | PE/DLE Detect | TxEMT/DSCHG | RxRDY | TxRDY | | 0 = DSR INPUT<br>IS HIGH<br>1 = DSR INPUT<br>IS LOW | 0 = DCD INPUT<br>IS HIGH<br>1 =DCD INPUT<br>IS LOW | ASYNCH: 0 = NORMAL 1 = FRAMING ERROR SYNCH: 0 = NORMAL 1 = SYN CHAR DETECTED | 0 = NORMAL<br>1 = OVERRUN<br>ERROR | ASYNCH: 0 = NORMAL 1 = PARITY ERROR SYNCH: 0 = NORMAL 1 = PARITY ERROR OR DLE CHAR RECEIVED | 0 = NORMAL<br>1 = CHANGE<br>IN DSR OR<br>DCD, OR<br>TRANSMIT<br>SHIFT REGIS-<br>TER IS<br>EMPTY | 0 = RECEIVE<br>HOLDING REG<br>EMPTY<br>1 = RECEIVE<br>HOLDING REG<br>HAS DATA | 0 = TRANSMIT<br>HOLDING<br>REG BUSY<br>1 = TRANSMIT<br>HOLDING<br>REG EMPTY | #### Table 8 STATUS REGISTER (SR) SR1, the Receiver Ready (RxRDY) status bit, indicates the condition of the Receive Data Holding Register. If set, it indicates that a character has been loaded into the Holding Register from the Receive Shift Register and is ready to be read by the CPU. If equal to zero, there is no new character in the Holding Register. This bit is cleared when the CPU reads the Receive Data Holding Register or when the receiver is disabled by CR2. When set, the RxRDY output is low. The TxEMT/DSCHG bit, SR2, when set, indicates either a change of state of the DSR or DCD inputs or that the Transmit Shift Register has completed transmission of a character and no new character has been loaded into the Transmit Data Holding Register. Note that in synchronous mode this bit will be set even though the appropriate "fill" character is transmitted. It is cleared when the transmitter is enabled by CR0 and does not indicate transmitter condition until at least one character is transmitted. It is also cleared when the Status Register is read by the CPU. When SR2 is set, the TxEMT/-DSCHG output is low. SR3, when set, indicates a received parity error when parity is enabled by MR14. In synchronous transparent mode (MR16 = 1), with parity disabled, it indicates that a character matching the DLE Register has been received. However, only the first DLE of two successive DLEs will set SR3. This bit is cleared when the receiver is disabled and by the Reset Error command. CR4. The Overrun Error status bit, SR4, indicates that the previous character loaded into the Receive Holding Register was not read by the CPU at the time a new received character was transferred into it. This bit is cleared when the receiver is disabled and by the Reset Error command, CR4. In asynchronous mode, bit SR5 signifies that the received character was not framed by the programmed number of stop bits. (If 1.5 stop bits are programmed, only the first stop bit is checked.) In synchronous nontransparent mode (MR16 = 0), it indicates receipt of the SYN1 character is single SYN mode or the SYN1-SYN2 pair in double SYN mode. In synchronous transparent mode (MR16 = 1), this bit is set upon detection of the initial synchronizing characters (SYN1 or SYN1-SYN2) and, after synchronization has been achieved, when a DLE-SYN1 pair is received. The bit is reset when the receiver is disabled, when the Reset Error command is given in asynchronous mode, and when the Status Register is read by the CPU in the synchronous mode. $\underline{SR6}$ and $\underline{SR7}$ reflect the conditions of the $\overline{DCD}$ and $\overline{DSR}$ inputs respectively. A low input sets its corresponding status bit and a high input clears it. ## DC ELECTRICAL CHARACTERISTICS $T_A = 0$ °C to 70°C, $V_{CC} = 5.0$ V $\pm 5$ % 4,5,6 | | PARAMETER | TEST CONDITIONS | | | | | |------------------------------------------------|---------------------------------------------------|-----------------------------------------------------|-----|-------------|-----|------| | | r Aname I En | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>IL</sub><br>V <sub>IH</sub> | Input voltage<br>Low<br>High | | | 0.8<br>2.0 | | V | | V <sub>OL</sub><br>V <sub>OH</sub> | Output voltage<br>Low<br>High | I <sub>OL</sub> = 1.6mA<br>I <sub>OH</sub> = -100uA | | 0.25<br>2.8 | | V | | l <sub>IL</sub> | Input load current | V <sub>IN</sub> = 0 to 5.5V | | 10 | | μА | | Tristate<br>I <sub>LH</sub><br>I <sub>LL</sub> | Output leakage current Data bus high Data bus low | $V_{O} = 4.0V$ $V_{O} = 0.45V$ | | 10<br>10 | | μΑ | | lcc | Power supply current | | | 90 | | mA | PRELIMINARY SPECIFICATION Manufacturer reserves the right to make design and process changes and improvements. 9 # PROGRAMMABLE COMMUNICATIONS INTERFACE (PCI) PRELIMINARY SPECIFICATION 2651-I ## CAPACITANCE TA = 25°C, VCC = 0V | | | | | LIMITS | | | | |------------------|----------------------|------------------------------------------------|---|--------|-----|------|--| | P. | ARAMETER | R TEST CONDITIONS | | Тур | Max | UNIT | | | Cin | Capacitance<br>Input | (- 454) I- | | | 20 | pF | | | Cout | Output | fc = 1MHz<br>Unmeasured pins tied<br>to ground | į | | 20 | | | | C <sub>I/O</sub> | Input/Output | to ground | | | 20 | | | PRELIMINARY SPECIFICATION Manufacturer reserves the right to make design and process changes and improvements. ## AC ELECTRICAL CHARACTERISTICS TA = 0°C to +70°C, Vcc = 5.0V ±5%4.5.6 | | | TEST CONDITIONS | | LIMITS | | | |-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------|-------------------------------------------------|------------|----------| | | PARAMETER | | Min | Тур | Max | UNIT | | tres<br>toe | Pulse width<br>Reset<br>Chip enable | | | 1000<br>200 | | ns | | tas<br>tah<br>tcs<br>tch<br>tds<br>tdb<br>tdb<br>trxs | Setup and hold time Address setup Address hold R/W control setup R/W control hold Data setup for write Data hold for write Rx data setup Rx data hold | | | 10<br>10<br>10<br>10<br>150<br>80<br>150<br>280 | | ns | | t <sub>DD</sub> | Data delay time for read Data bus floating time for read | $C_L = 100pF$<br>$C_L = 100pF$ | | 180<br>70 | | ns<br>ns | | fBRG<br>fR/T | Input clock frequency Baud rate generator TxC or RxC | | 5.0637<br>dc | 5.0688<br>1.0 | 5.0738 | MHz | | tBRH<br>tBRL<br>tR/TH<br>tR/TL | Clock state Baud rate high Baud rate low TxC or RxC high (duty cycle) TxC or RxC low (duty cycle) | | 44%<br>44% | 90<br>90<br>50%<br>50% | 56%<br>56% | ns | | tTXD<br>tTCS | TxD delay from falling edge of TxC Skew between TxD changing and falling edge of TxC output <sup>8</sup> | $C_L = 100pF$ $C_L = 100pF$ | | 300<br>0 | | ns<br>ns | ## NOTES - 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operation section of this specification is not implied. - 2. For operating at elevated temperatures, the device must be derated based on +150°C maximum junction temperature and thermal resistance of 60° C/W junction to ambient (IQ ceramic package). - 3. This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying any voltages larger than the rated maxima. - 4. Parameters are valid over operating temperature range unless otherwise specified. - VIL levels as appropriate. - Typical values are at +25°C, typical supply voltages and typical processing parameters. TxRDY, RxRDY and TxEMT/DSCHG outputs are open drain. - Parameter applies when internal transmitter clock is used. PRELIMINARY SPECIFICATION Manufacturer reserves the right to make design and process changes and improvements. 2651-I # **TIMING DIAGRAMS** 2651-1 ## TIMING DIAGRAMS (Cont'd) 2651-1 ## TIMING DIAGRAMS (Cont'd) 2651-I ## TYPICAL APPLICATIONS 2651-I # TYPICAL APPLICATIONS (Cont'd)