# **NEC NEC Electronics U.S.A. Inc. Microcomputer Division**

## Description

The  $\mu$ PD2732 is a 32,768-bit (4096 x 8 bit) Ultraviolet Erasable and Electrically Programmable Read-Only Memory (EPROM). It operates from a single +5V supply, making it ideal for microprocessor applications. It features an output enable control and offers a standby mode with an attendant 80% savings in power consumption.

A distinctive feature of the  $\mu$ PD2732 is a separate output control, output enable ( $\overline{OE}$ ) from the chip enable control ( $\overline{CE}$ ). The  $\overline{OE}$  control eliminates bus contention in multiple-bus microprocessor systems. The  $\mu$ PD2732 features fast, simple one-pulse programming controlled by TTL-level signals. Total programming time for all 32,768 bits is only 210 seconds.

#### **Features**

- Ultraviolet erasable and electrically programmable
- ☐ Access time—390 ns max☐ Single location programming
- ☐ Programmable with single pulse
- ☐ Low power dissipation: 150 mA max active current,
  - 30 mA max standby current Input/Output TTL-compatible for reading and
- ☐ Input/Output TTL-compatible for reading and programming
- ☐ Single +5V power supply
- 24-pin ceramic DIP
- ☐ Three-state outputs

# **Pin Configuration**

#### Pin Names

(0

| A <sub>0</sub> -A <sub>11</sub> | Addresses     |
|---------------------------------|---------------|
| ŌĒ                              | Output Enable |
| O <sub>0</sub> -O <sub>7</sub>  | Data Outputs  |
| CE                              | Chip Enable   |

| PINS            | CE              | OE/V <sub>PP</sub>     | V <sub>cc</sub> | OUTPUTS          |
|-----------------|-----------------|------------------------|-----------------|------------------|
| MODE            |                 |                        |                 |                  |
| Read            | V <sub>IL</sub> | <b>V</b> <sub>IL</sub> | +5              | D <sub>OUT</sub> |
| Standby         | V <sub>IH</sub> | Don't Care             | +5              | High Z           |
| Program         | V <sub>IL</sub> | <b>V</b> <sub>PP</sub> | +5              | D <sub>IN</sub>  |
| Program Verify  | V <sub>ii</sub> | V <sub>IL</sub>        | +5              | D <sub>OUT</sub> |
| Program Inhibit | V <sub>IH</sub> | V <sub>PP</sub>        | +5              | High Z           |

Table 1 - Mode Selection

#### **Block Diagram**



#### Absolute Maximum Ratings\* (T. = 25°C)

| Operating Temperature 10°C to +80°C              |
|--------------------------------------------------|
| Storage Temperature65°C to +125°C                |
| Output Voltage0.3 to +6 Volts                    |
| Input Voltage $-0.3$ to $+6$ Volts               |
| Supply Voltage $V_{cc} \dots -0.3$ to $+6$ Volts |
| Supply Voltage $V_{PP}$ $-0.3$ to $+26.5$ Volts  |

\*COMMENT: Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of this specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### Capacitance

T, = 25°C; f = 1 MHz

|                                                |                  | ,   | Limits | 5   |      |                        |
|------------------------------------------------|------------------|-----|--------|-----|------|------------------------|
| Parameter                                      | Symbol           | Min | Тур    | Max | Unit | <b>Test Conditions</b> |
| Input Capacitance<br>Except OE/V <sub>pp</sub> | C <sub>IN1</sub> |     |        | 6   | pF   | V <sub>IN</sub> 0V     |
| OE/V <sub>pp</sub> Input<br>Capacitance        | C <sub>IN2</sub> |     |        | 30  | pF   | V <sub>IN</sub> = 0V   |
| Output Capacitance                             | Cout             |     |        | 12  | pF   | Vour = OV              |

# DC Characteristics

Read Mode and Standby Mode

 $T_0 = 0^{\circ}C \sim 70^{\circ}C; V_{CC} = +5V \pm 5\%$ 

|                    |                           |                        |      | Limit | 8                   |         |                           |
|--------------------|---------------------------|------------------------|------|-------|---------------------|---------|---------------------------|
| Pa                 | rameter                   | Symbol                 | Min. | Тур.  | Max.                | Unit    | <b>Test Conditions</b>    |
| Output I           | ligh Voltage              | V <sub>OH</sub>        | 2.4  |       |                     | ٧.      | I <sub>OH</sub> = -400 μA |
| Output I           | ow Voltage                | <b>V</b> <sub>OL</sub> |      |       | 0.45                | ٧       | I <sub>OL</sub> = 2.1 mA  |
| Input Hi           | gh Voltage                | V <sub>IH</sub>        | 2.0  |       | V <sub>cc</sub> + 1 | ٧       |                           |
| Input Lo           | w Voltage                 | V <sub>IL</sub>        | -0.1 |       | 0.8                 | ٧       |                           |
| Output L           | eakage Current            | I <sub>LO</sub>        |      |       | 10                  | $\mu$ A | V <sub>OUT</sub> = 5.25 V |
| Input              | except OE/V <sub>PP</sub> | Lui                    |      |       | 10                  | μΑ      | V <sub>IN</sub> = 5.25 V  |
| Leakage<br>Current | OE/V <sub>PP</sub>        | I <sub>L12</sub>       |      |       | 10                  | μΑ      | V <sub>IN</sub> = 5.25 V  |
|                    | Standby                   | I <sub>CC1</sub>       |      | 15    | 30                  | mA      | CE VIH, OE/VPP V          |
| Current            | Active                    | l <sub>cc2</sub>       |      | 85    | 150                 | mA      | OE/Vpp CE Vii             |

# **uPD2732**

## **DC Characteristics (Cont.)**

Program, Program Verify and Program Inhibit Mode

 $T_a = 25 \pm 5$ °C,  $V_{cc} = +5$  V  $\pm$  5%,  $V_{pp} = +25$  V  $\pm$  1 V

|                         |                  |      | Limits |                     |      |                          |
|-------------------------|------------------|------|--------|---------------------|------|--------------------------|
| Parameter               | Symbol           | Min. | Typ.   | Max.                | Unit | Test Conditions          |
| Input High Voltage      | V <sub>IH</sub>  | 2.0  |        | V <sub>cc</sub> + 1 | ٧    |                          |
| Input Low Voltage       | VIL              | -0.1 |        | 0.8                 | ٧    |                          |
| Input Leakage Current   | l <sub>u</sub>   |      |        | 10                  | μA   | VIN = VIL OF VIK         |
| Output High Voltage     | V <sub>OH</sub>  | 2.4  |        |                     | ٧    | $I_{OH} = -400 \mu$ A    |
| Output Low Voltage      | V <sub>os.</sub> |      |        | 0.45                | ٧    | I <sub>o.</sub> = 2.1 mA |
| V <sub>cc</sub> Current | Icc              |      | 85     | 150                 | mA   |                          |
| V <sub>PP</sub> Current | I <sub>PP</sub>  |      |        | 30                  | mA   | CE = VIL, OE VPP         |

# AC Characteristics Read Mode and Standby Mode

 $T_a = 0^{\circ}C \text{ to } +70^{\circ}C; V_{CC} = +5V \pm 5\%$ 

|                                       |                  |     | Limits | ,       |      |                                                 |
|---------------------------------------|------------------|-----|--------|---------|------|-------------------------------------------------|
| Parameter                             | Symbol           | Min | Тур    | Max     | Unit | <b>Test Conditions</b>                          |
| Address to Output Delay               | t <sub>ACC</sub> |     |        | 0       | ns   | $\overline{CE} = \overline{OE}/V_{PP} = V_{IL}$ |
| CE to Output Delay                    | t <sub>ce</sub>  |     |        | <b></b> | ns   | OE = VIL                                        |
| Output Enable<br>to Output Delay      | t <sub>OE</sub>  |     |        | 120     | ns   | CE = V <sub>IL</sub>                            |
| Output Enable High<br>to Output Float | t <sub>DF</sub>  | 0   |        | 100     | ns   | ČĒ ∞. V <sub>IL</sub>                           |
| Address to Output Hold                | t <sub>OH</sub>  | 0   |        |         | ns   | CE = OE = V <sub>IL</sub>                       |

Note: ① µPD2732 (450 ns max) µPD2732-4 (390 ns max)

### Test Conditions —

Output Load: 1 TTL gate and  $C_L = 100 pF$ 

Input Rise and Fall Times: 20 ns Input Pulse Levels: 0.8 to 2.2V

Timing Measurement Reference Level:

Inputs: 1.0V and 2.0V Outputs: 0.8V and 2.0V

# Program, Program Verify and Program Inhibit Mode $T_a = 25^{\circ}C \pm 5^{\circ}C$ ; $V_{CC} = +5V \pm 5\%$ ; $V_{PP} = +25V \pm 1V$

|                                        |                  |     | Limits |     |              |                                                              |
|----------------------------------------|------------------|-----|--------|-----|--------------|--------------------------------------------------------------|
| Parameter                              | Symbol           | Min | Тур    | Max | Units        | <b>Test Conditions</b>                                       |
| Address Setup Time                     | t <sub>AS</sub>  | 2   |        |     | μ8           |                                                              |
| OE Setup Time                          | t <sub>OES</sub> | 2   |        |     | μ8           |                                                              |
| Data Setup Time                        | t <sub>ps</sub>  | 2   |        |     | μ5           |                                                              |
| Address Hold Time                      | t <sub>AH</sub>  | 0   |        |     | μ8           |                                                              |
| OE Hold Time                           | t <sub>OEH</sub> | 2   |        |     | μ8           |                                                              |
| Data Hold Time                         | t <sub>DH</sub>  | 2   |        |     | μ8           |                                                              |
| Output Enable to Output<br>Float Delay | t <sub>DP</sub>  | 0   |        | 120 | ns.          |                                                              |
| Data Valld from CE                     | t <sub>DV</sub>  |     |        | 1   | μ <b>8</b> ( | $\overrightarrow{CE} = V_{iL}, \overrightarrow{OE} = V_{iL}$ |
| Program Pulse Width                    | t <sub>ew</sub>  | 45  | 50     | 55  | ms           |                                                              |
| Program Pulse Rise<br>Time             | t <sub>PRT</sub> | 50  |        |     | ns           |                                                              |
| V <sub>PP</sub> Recovery Time          | t <sub>vs</sub>  | 2   |        |     | μ8           |                                                              |

#### Test Conditions —

Input Pulse Levels = 0.8V to 2.2V

Input Timing Reference Level = 1.0V and 2.0V

Output Timing Reference Level = 0.8V and 2V

#### **Function**

The  $\mu$ PD2732 operates from a single +5V power supply, making it ideal for microprocessor applications.

Programming of the  $\mu$ PD2732 is achieved with a single 50 ms TTL pulse. Total programming time for all 32,768 bits is only 210 sec. Due to the simplicity of the programming requirements, devices on boards and in systems may be easily programmed without any special programmer.

The  $\mu$ PD2732 features a standby mode which reduces the power dissipation from a maximum active power dissipation of 788 mW to a maximum standby power dissipation of 158 mW. This results in an 80% savings with no increase in access time.

Erasure of the  $\mu$ PD2732 programmed data can be attained when exposed to light with wavelengths shorter than approximately 4,000 Angstroms (Å). It should be noted that constant exposure to direct sunlight or room level fluorescent lighting could erase the  $\mu$ PD2732. Consequently, if the  $\mu$ PD2732 is to be exposed to these types of lighting conditions for long periods of time, its window should be masked to prevent unintentional erasure.

The recommended erasure procedure for the  $\mu$ PD2732 is exposure to ultraviolet light with wavelengths of 2,537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be not less than 15 W-sec/cm². The erasure time is approximately 15 to 20 minutes using an ultraviolet lamp of 12,000  $\mu$ W/cm² power rating.

During erasure, the  $\mu$ PD2732 should be placed within 1 inch of the lamp tubes. If the lamps have filters on the tubes, the filters should be removed before erasure.

#### Operation

The five operation modes of the  $\mu$ PD2732 are listed in Table 1. In READ mode, the only power supply required is a +5V supply. During programming, all inputs are TTL levels except for  $\overline{\text{OE}/V_{PP}}$  which is pulsed from TTL level to 25V.

#### Read Mode

When  $\overline{\text{CE}}$  and  $\overline{\text{OE}}/\text{V}_{PP}$  are at low (0) level, READ is set and data is available at the outputs after  $t_{\text{OE}}$  from the falling edge of  $\overline{\text{OE}}$  and  $t_{\text{ACC}}$  after setting the address.

#### Standby Mode

The  $\mu$ PD2732 is placed in standby mode with the application of a high (1) level TTL signal to the  $\overline{CE}$  input. In this mode, the outputs are in a high impedance state, independent of the  $\overline{OE}/V_{PP}$  input. The active power dissipation is reduced by 80% from 788 mW to 158 mW.

#### Programming

Programming begins with erasing all data and consequently having all bits in the high (1) level state. Data is then entered by programming a low (0) level TTL signal into the chosen bit location.

The  $\mu$ PD2732 is placed in programming mode by applying a high (1) level TTL signal to the  $\overline{\text{CE}}$  and with  $\overline{\text{OE}}/\text{V}_{PP}$  at +25V. The data to be programmed is applied to the output pins in 8-bit parallel form at TTL levels.

Any location can be programmed at any time, either individually, sequentially or at random.

When multiple  $\mu$ PD2732s are connected in parallel, except for  $\overline{\text{CE}}$ , individual  $\mu$ PD2732s can be programmed by applying a low (0) level TTL pulse to the  $\overline{\text{CE}}$  input of the desired  $\mu$ PD2732 to be programmed.

Programming of multiple  $\mu$ PD2732s in parallel with the same data is easily accomplished. All the like inputs are tied together and programmed by applying a low (0) level TTL pulse to the  $\overline{\text{CE}}$  inputs.

# **Programming Inhibit Mode**

Programming multiple  $\mu$ PD2732s in parallel with different data is easier with the program inhibit mode. Except for  $\overline{CE}$ , all like inputs (including  $\overline{OE}$ ) of the parallel  $\mu$ PD2732s may be common. Programming is accomplished by applying the TTL-level program pulse to the  $\overline{CE}$  input with  $\overline{OE}/V_{PP}$  at +25V. A high (1) level applied to the  $\overline{CE}$  of the other  $\mu$ PD2732 will inhibit it from being programmed.

Read Mode



Notes: ①  $\overline{\text{OE}}$  may be delayed up to  $t_{\text{ACC}} - t_{\text{OE}}$  after the falling edge of  $\overline{\text{CE}}$  for read mode without impact on  $t_{\text{ACC}}$ . ②  $t_{\text{DF}}$  is specified from  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$ , whichever occurs first.

# Program Mode ①



Note: ①  $0.1\mu\text{F}$  capacitor must be connected between  $\overline{\text{OE}}/\text{V}_{PP}$  and ground to suppress spurious voltage transients which may damage the device.

# **uPD2732**

# **Program Verify Mode**

A verify should be performed on the programmed bits to determine that the data was correctly programmed. The program verify can be performed with  $\overline{CE}$  and  $\overline{OE}/V_{PP}$  at low (0) levels.

# **Output Deselect**

The data outputs of two or more  $\mu$ PD2732s may be wire-ORed together to the same data bus. In order to prevent bus contention problems between devices, all but the selected  $\mu$ PD2732s should be deselected by raising the  $\overline{\text{OE}}/V_{PP}$  input to a TTL high.

#### Window Label

An amber-colored window label is provided unattached for the convenience of the user. The window label filters ultra-violet light frequencies, thus preventing accidental erasure or long-term degradation caused by ambient light or sunlight.

# Package Outline μPD2732 D (Cerdip)





| Item | Millimeters | Inches        |  |  |
|------|-------------|---------------|--|--|
| A    | 33.5 MAX.   | 1.32 MAX.     |  |  |
| В    | 2.78        | 1.1           |  |  |
| С    | 2.54        | 0.1           |  |  |
| D    | 0.46 ± 0.10 | 0.018 ± 0.004 |  |  |
| E    | 27.94       | 1.10          |  |  |
| F    | 1.3         | 0.05          |  |  |
| G    | 2.54 MIN.   | 0.1 MIN.      |  |  |
| Н    | 0.5 MIN.    | 0.020         |  |  |
| ı    | 5.0 MAX.    | 0.20          |  |  |
| j    | 5.5 MAX.    | 0.216         |  |  |
| К    | 15.24       | 0.60          |  |  |
| L    | 14.66       | 0.58          |  |  |
| M    | 0.25 ± 0.05 | 0.010 ± 0.002 |  |  |