# 2764 (8K x 8) UV ERASABLE PROM - 200 ns (2764-2) Maximum Access Time ... HMOS\*-E Technology - Compatible to High Speed 8mHz 8086-2 MPU...Zero WAIT State - Two Line Control - Pin Compatible to 2732A EPROM - Industry Standard Pinout . . . JEDEC Approved - Low Active Current...100mA Max. The Intel® 2764 is a 5V only, 65,536-bit ultraviolet erasable and electrically programmable read-only memory (EPROM). The standard 2764 access time is 250ns with speed selection available at 200ns. The access time is compatible to high performance microprocessors, such as Intel's 8mHz 8086-2. In these systems, the 2764 allows the microprocessor to operate without the addition of WAIT states. An important 2764 feature is the separate output control, Output Enable (OE) from the Chip Enable control (CE). The OE control eliminates bus contention in multiple bus microprocessor systems. Intel's Application Note AP-72 describes the microprocessor system implementation of the OE and CE controls on Intel's EPROMs. AP-72 is available from Intel's Literature Department. The 2764 has a standby mode which reduces the power dissipation without increasing access time. The active current is 150mA while the standby current is only 50mA. The standby mode is achieved by applying a TTL-high signal to the $\overline{\text{CE}}$ input. The 2764 is fabricated with HMOS\*-E technology, Intel's high-speed N-channel MOS Silicon Gate Technology. #### **BLOCK DIAGRAM** ## 2732A PIN CONFIGURATION | | | _ | |----------------|-----|-------------------------| | A, [ | , • | 24 🗖 Vcc | | A6□ | 2 | 23 🗖 A <sub>8</sub> | | A <sub>5</sub> | 3 | 22 🗖 A9 | | A40 | 4 | 21 🗆 A11 | | A 3 🗆 | 5 | 20 □ ŌE/V <sub>PP</sub> | | A <sub>2</sub> | 6 | 19 🗖 A10 | | A, [ | 7 | 18 □ Œ | | ^₀ □ | 8 | 17 🗖 07 | | o.ㄷ | 9 | 16 🗖 😘 | | 아디 | 10 | 15 🗀 05 | | 02 | 11 | 14 🗆 04 | | GND□ | 12 | 13 🗆 03 | | | | | #### **MODE SELECTION** | PINS | C E<br>(20) | O E<br>(22) | PGM<br>(27) | V <sub>PP</sub> (1) | V <sub>cc</sub> (28) | Outputs<br>(11-13, 15-19) | |-----------------|-----------------|-----------------|-----------------|---------------------|----------------------|---------------------------| | Read | ViL | V <sub>IL</sub> | V <sub>IH</sub> | Vcc | V <sub>cc</sub> | D <sub>out</sub> | | Standby | ViH | × | х | Vcc | Vcc | High Z | | Program | ViL | × | VIL | V <sub>PP</sub> | Vcc | D <sub>IN</sub> | | Program Verify | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Vpp | Vcc | D <sub>out</sub> | | Program Inhibit | V <sub>iH</sub> | × | × | V <sub>PP</sub> | V <sub>cc</sub> | High Z | x can be either V<sub>IL</sub> or V<sub>IH</sub> #### 2764 PIN CONFIGURATION | ., _ | T | $\nabla$ | _ | L | |------------------|----|----------|----|---------| | Vpp | 1 | _ | 28 | VCC | | A12 🗆 | 2 | | 27 | PGM | | A7 🗆 | 3 | | 26 | N.C.[1] | | A6 🗆 | 4 | | 25 | □ A8 | | As 🗆 | 5 | | 24 | □ A9 | | A4 🗆 | 6 | | 23 | A11 | | A3 🗆 | 7 | | 22 | OE | | A2 🗆 | 8 | | 21 | A10 | | A1 🗆 | 9 | | 20 | □ ce | | A0 🗆 | 10 | | 19 | 07 | | ∞□ | 11 | | 18 | □ 06 | | 01 🗆 | 12 | | 17 | 05 | | 0 <sub>2</sub> 🗆 | 13 | | 16 | □ 04 | | GND 🗆 | 14 | | 15 | □ o₃ | | | | | | | [1] For total compatibility and upgradability from the 2732A and ROMs provide a trace to pin 26. ### PIN NAMES | A <sub>0</sub> -A <sub>12</sub> | ADDRESSES | |---------------------------------|---------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | O <sub>0</sub> -O <sub>7</sub> | OUTPUTS | | PGM | PROGRAM | | N.C. | NO CONNECT | <sup>\*</sup>HMOS is a patented process of Intel Corporation. # **PROGRAMMING** The programming specifications are described in the Data Catalog PROM/ROM Programming Instructions Section. ### **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias10°C to +80°C | |------------------------------------------------------| | Storage Temperature65°C to +125°C | | All Input or Output Voltages with | | Respect to Ground+6V to -0.6V | | V <sub>m</sub> Supply Voltage with Respect to Ground | During Programming .....+22V to −0.6V #### \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### D.C. and A.C. Operating Conditions During Read | | 2764 | 2764-2 | 2764-3 | 2764-4 | |---------------------------------------------|-------------------|-------------------|-------------------|-------------------| | Operating Temperature Range | 0°C-70°C | 0°C-70°C | 0°C-70°C | 0°C-70°C | | V <sub>cc</sub> Power Supply <sup>1,2</sup> | 5V± 5% | 5V ± 5% | 5V ± 5% | 5V ±5% | | V <sub>PP</sub> Voltage² | $V_{PP} = V_{CC}$ | $V_{PP} = V_{CC}$ | $V_{PP} = V_{CC}$ | $V_{PP} = V_{CC}$ | #### **READ OPERATION** # D.C. AND OPERATING CHARACTERISTICS | Symbol | | | Limits | | Unit | | |-------------------------------|---------------------------------|-----|------------------|--------------------|------|---------------------------| | | Parameter | Min | Typ <sup>3</sup> | Max | | Conditions | | l <sub>ti</sub> | Input Load Current | | | 10 | μА | $V_{IN} = 5.25V$ | | l <sub>LO</sub> | Output Leakage Current | | | 10 | μΑ | V <sub>OUT</sub> = 5.25V | | <sub>PP1</sub> 2 | V <sub>PP</sub> Current Read | | | 15 | mA | V <sub>PP</sub> = 5.25V | | l <sub>CC1</sub> <sup>2</sup> | V <sub>cc</sub> Current Standby | | | 50 | .mA | CE = V <sub>IH</sub> | | I <sub>CC2</sub> 2 | V <sub>cc</sub> Current Active | | 70 | 150 | mA | CE = OE = V <sub>IL</sub> | | V <sub>IL</sub> | Input Low Voltage | 1 | | +.8 | V | | | V <sub>iH</sub> | Input High Voltage | 2.0 | | V <sub>cc</sub> +1 | V | | | V <sub>oL</sub> | Output Low Voltage | | | .45 | V | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | ٧ | $I_{OH} = -400 \mu A$ | NOTES: 1. $V_{cc}$ must be applied simultaneously or before $V_{pp}$ and removed simultaneously or after $V_{pp}$ - 2. $V_{pp}$ may be connected directly to $V_{cc}$ except during programming. The supply current would then be the sum of $I_{cc}$ and $I_{ppt}$ - 3. Typical values are for $T_{\text{A}}=25^{\circ}\text{C}$ and nominal supply voltages. ### A.C. CHARACTERISTICS | | | 2764-2 Limits | | 2764 Limits | | 2764-3 Limits | | 2764-4 Limits | | | Test | |-----------------|---------------------------------------------------------------------|---------------|-----|-------------|-----|---------------|-----|---------------|-----|------|-----------------------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Conditions | | t ACC | Address to Output Delay | | 200 | | 250 | | 300 | | 450 | ns | CE=OE=VIL | | t <sub>CE</sub> | CE to Output Delay | | 200 | | 250 | | 300 | | 450 | ns | OE=V <sub>IL</sub> | | t OE | Output Enable to Output<br>Delay | 10 | 70 | 10 | 100 | 10 | 150 | 10 | 150 | ns | CE=V <sub>IL</sub> | | <sup>t</sup> DF | Output Enable High to<br>Output Float | 0 | 60 | 0 | 90 | 0 | 130 | 0 | 130 | ns | CE=V <sub>IL</sub> | | t <sub>OH</sub> | Output Hold from Addresses,<br>CE or OE Whichever Occurred<br>First | 0 | | 0 | | 0 | | 0 | | ns | CE=OE=V <sub>IL</sub> | # CAPACITANCE [1] TA = 25°C, f = 1MHz | Symbol | Parameter | Тур. | Max. | Unit | Conditions | |--------|--------------------|------|------|------|----------------------| | Cin | Input Capacitance | 4 | 6 | pF | V <sub>IN</sub> =0V | | Cour | Output Capacitance | 8 | 12 | рF | V <sub>OUT</sub> =0V | # A.C. TEST CONDITIONS Output Load: 1 TTL gate and CL = 100pF Input Rise and Fall Times: ≤ 20ns Input Pulse Levels: 0.8V to 2.2V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V # A.C. WAVEFORMS NOTES: 1. Typical values are for $T_A = 25^{\circ}\text{C}$ and nominal supply voltages. 2. This parameter is only sampled and is not 100% tested. 3. $\overline{\text{OE}}$ may be delayed up to $t_{\text{ACC}} - t_{\text{E}}$ after the falling edge of $\overline{\text{CE}}$ without impact on $t_{\text{ACC}}$ . 4. $t_{\text{pr}}$ is specified from $\overline{\text{OE}}$ or $\overline{\text{CE}}$ , whichever occurs first. #### **ERASURE CHARACTERISTICS** The erasure characteristics of the 2764 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000–4000 Å range. Data show that constant exposure to room level fluorescent lighting could erase the typical 2764 in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the 2764 is to be exposed to these types of lighting conditions for extended periods of time, opaque labels are available from Intel which should be placed over the 2764 window to prevent unintentional erasure. The recommended erasure procedure for the 2764 is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity X exposure time) for erasure should be a minimum of 15 W-sec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu$ W/cm² power rating. The 2764 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. #### **DEVICE OPERATION** The five modes of operation of the 2764 are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{\rm PP}$ . **TABLE 1. MODE SELECTION** | MODE | CE<br>(20) | OE<br>(22) | PGM<br>(27) | V <sub>PP</sub> (1) | V <sub>cc</sub><br>(28) | Outputs<br>(11-13, 15-19) | |-----------------|-----------------|-----------------|-----------------|---------------------|-------------------------|---------------------------| | Read | VIL | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>cc</sub> | Vcc | D <sub>out</sub> | | Standby | V <sub>IH</sub> | х | х | V <sub>cc</sub> | V <sub>cc</sub> | High Z | | Program | V <sub>IL</sub> | × | V <sub>IL</sub> | $V_{PP}$ | V <sub>cc</sub> | D <sub>IN</sub> | | Program Verify | V <sub>IL</sub> | VIL | V <sub>IH</sub> | Vpp | V <sub>cc</sub> | D <sub>out</sub> | | Program Inhibit | V <sub>IH</sub> | х | х | V <sub>PP</sub> | V <sub>cc</sub> | High Z | x can be either VIL or VIH #### **READ MODE** The 2764 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable $\overline{(CE)}$ is the power control and should be used for device selection. Output Enable $\overline{(OE)}$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable address access time $(t_{ACC})$ is equal to the delay from $\overline{CE}$ to output $(t_{CE})$ . Data is available at the outputs after the falling edge of $\overline{OE}$ , assuming that $\overline{CE}$ has been low and addresses have been stable for at least $t_{ACC} - t_{OE}$ . ### Standby Mode The 2764 has a standby mode which reduces the active power current from 150mA to 50mA. The 2764 is placed in the standby mode by applying a TTL high signal to the CE input. When in standby mode, the outputs are in a high impedance state, independent of the OE input. # **Output OR-Tieing** Because EPROMs are usually used in larger memory arrays, Intel has provided a 2 line control function that accommodates this use of multiple memory connection. The two line control function allows for: - a) the lowest possible memory power dissipation, and - b) complete assurance that output bus contention will not occur To most efficiently use these two control lines, it is recommended that $\overline{CE}$ (pin 20) be decoded and used as the primary device selecting function, while $\overline{OE}$ (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device. **PROGRAMMING** (See Programming Instruction Section for Waveforms.) Programming is the same as Intel's 2732A except that $\overline{OE}/V_{PP}$ is not multiplexed. They have separate pins. Like the 2732A, exceeding 21.5V will damage the 2764. Initially, and after each erasure, all bits of the 2764 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The 2764 is in the programming mode when $V_{PP}$ input is at 21V and $\overrightarrow{CE}$ and $\overrightarrow{PGM}$ are both at TTL low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. For programming, $\overline{CE}$ should be kept TTL low at all times while $V_{PP}$ is kept at 21V. When the address and data are stable, a 50 msec, active low, TTL program pulse is applied to $\overline{PGM}$ input. A program pulse must be applied at each address location to be programmed. You can program any location at any time—either individually, sequentially, or at random. The program pulse has a maximum width of 55 msec. Programming of multiple 2764s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled 2764s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the PGM input programs the paralleled 2764s. AFN 040474 # Program inhibit Programming of multiple 2764s in parallel with different data is also easily accomplished. A high level $\overline{CE}$ or $\overline{PGM}$ input inhibits the other 2764s from being programmed. Except for $\overline{CE}$ (or $\overline{PGM}$ ), all like inputs (including $\overline{OE}$ ) of the parallel 2764s may be common. A TTL low level pulse applied to a 2764 $\overline{CE}$ and $\overline{PGM}$ input with $V_{PP}$ at 21V will program that 2764. # **Program Verify** A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\widetilde{CE}$ and $\widetilde{OE}$ at $V_{tL}$ . However, $\widetilde{PGM}$ is at $V_{tH}$ .