# PRELIMINARY IO5 3 PARALLEL AND 2 SERIAL I/O INTERFACE USER'S MANUAL SSM MICROCOMPUTER PRODUCTS, INC. 2190 Paragon Drive San Jose, California 95131 Telephone: (408) 946-7400 ## IOS TABLE OF CONTENTS #### 1.0 INTRODUCTION #### 2.0 SETTING UP YOUR 105 - 2.1 Addressing the Board 2.1.1 I/O Boundary 2.1.2 Status/Data Order - 2.2 Serial Interfaces 2.2.1 Baud Rate Selection 2.2.2 Interfacing a Modem 2.2.3 Interfacing a Terminal 2.2.4 Software Information 2.2.5 Serial Interrupts - 2.3 Programmable Parallel Interface 2.3.1 Interface Connections 2.3.2 Software Information - 2.4 Parallel Input 2.4.1 Interface Connections 2.4.2 Software Information - 2.5 Parallel Output 2.5.1 Interface Connections 2.5.2 Software Information - 2.6 Timer 2.6.1 Jumper Options 2.6.2 Software Examples - 2.7 Interrupt Circuit 2.7.1 Introduction 2.7.2 Pass Data Codes 2.7.3 CPU Interrupt Line 2.7.4 Board Arbitration 2.7.4.1 Daisy Chain 2.7.4.2 VI Lines 2.7.4.3 Address Lines # 2.8 High-Speed Parallel Link #### 3.0 THEORY OF OPERATION - 3.1 Address Select Circuit 3.2 E-signal to 6821 Chip 3.3 Wait Circuit 3.4 Serial Control 3.5 Baud Rates - 3.6 Parallel Input 3.7 Parallel Ouput 3.8 Interrupt Circuit # 4.0 TROUBLESHOOTING HINTS # 5.0 WARRANTY # APPENDIX: Assembly Diagram Jumper Diagram Parts List Schematic (INSERT) Intel 8251A Specification Sheet 6821B Specification Sheet 8253 (MC14411) The IO5 serial and parallel I/O card provides extremely flexible interfacing for your S-100 or new IEEE 696 systems. Two serial and 3 parallel input/output ports support a wide variety of devices such as: - o Terminals - o Modems - o Serial and parallel printers - o Keyboards - o Card readers Multiple boards can be used to support systems requiring a large number of peripherals for a wide variety of multi-user applications: - o Special purose business applications (word processing, hotel management, banking terminals, training systems) - o Real-time control systems (engraving, machine tools, robotics, energy management - Data collection (quality control, laboratory data acquisition, communications message switching) - o Add-in/upgrading of current S-100 systems (Nothstar, Dynabyte, Cromemco, Ithaca) Baud rates are individually selectable for 110 to 19,200 baud. Each serial interface is accessible from the bus as 110 in a status/data port pair. Serial interfaces can be set through software for: - o 5 to 8 data bits - o 1 or 2 stop bits - o parity enable - o parity even or odd - o sending a break character - o control the RTS and DTR Seven standard signals are provided on the RS232 connector for each serial interface: - TD (Transmit Data) - RD (Receive Data) - RTS (Request-To-Send) - CTS (Clear-To-Send) - DTR (Data Terminal Ready) - DSR (Data Set Ready) - SG (Signal Ground) A 6821B PIA provides two 8-bit bidirectional parallel I/O ports. The 26 pin connector, J3, can be two 8-bit I/O ports or one 16-bit I/O port. Each of the peripheral data lines can be individually programmed to be input or output. Each of the four control/interrupt lines can be programmed for one of several control modes. These features allow a high degree of flexibility: - o Two 8-bit bidirectional I/O ports - o Two programmable control registers - o Two programmable data direction registers o Four individually controlled interrupt lines - o Handshaking - o Program-controlled interrupt and interrupt disable capability Optional cable assemblies are available for terminal printer or modem interfacing. ## 2.0 SETTING UP YOUR 105 # 2.1 ADDRESSING THE BOARD # 2.1.1 I/O Boundary The IO5 board looks like 14 I/O ports to the main CPU. The 14 I/O ports can be addressed to start at any 16-port boundary by jumpers E90 thru E97. Refer to the following table: Mini-jumper installed = J (Jumper) Mini-jumper removed = N (No connection) | I/O STARTING<br>ADDRESS<br>(Hex) | E90<br>to<br>E94 | <b>E9</b> 1<br>to<br><b>E9</b> 5 | E92<br>to<br>E96 | <b>E9</b> 3<br>to<br><b>E9</b> 7 | |----------------------------------|------------------|----------------------------------|------------------|----------------------------------| | 00 | J | J | J | J | | 10 | J | J | J | N | | 20 | J | J | N | J | | 30 | J | J | N | N | | 40 | J | N | J | J | | 50 | J | N | J | N | | 60 | J | N | N | J | | 70 | J | N | N | N | | 80 | N | J | J | J | | 90 | N | J | J | N | | A0 | N | J | N | J | | B0 | N | J | N | N | | C0 | N | N | J | J | | D0 | N | N | J | N | | E0 | N | N | N | J | | F0 | N | N | N | N | The 14 I/O ports can be further broken down into the functions within the IO5 by the following table: X = Starting address selected by E90 thru E97 | ADDRESS<br>(Hex) | FUNCTION | |------------------|---------------------------------------------------------| | XO, X1 | Serial-A interface, Jl connector<br>(8251A chip used) | | X2, X3 | Serial-B interface, J2 connector (8251A chip used) | | X4, X5 | Programmable parallel-A, J3 connector (6821B chip used) | | X6, X7 | Programmable parallel-B, J3 connector (6821B chip used) | | X8 | Programmable timer, counter 0 (8253 chip used) | |------------|---------------------------------------------------| | X9 | Programmable timer, counter 1 | | XA | Programmable timer, counter 2 | | <b>X</b> B | Programmable timer, control port | | XC, XD | Parallel input , J4 connector (8212 chip used) | | XC, XD | Parallel ouput , J5 connector (74LS273 chip used) | #### 2.1.2 Status/Data Order The serial and parallel interfaces on the IO5 have status and data port pairs which can be reversed by jumper E56 thru E58. Some system standards require a status port first (even address) with the data port following (odd address). All status and data port addresses, except the timer function, are affected by this jumper. Status port (even address), data port (odd address) Jumper E57 to E58 Data port (even address), status port (odd address) Jumper E56 to E57 This jumper selection MUST BE NADE for the board to work properly. #### 2.2 SERIAL INTERFACES #### 2.2.1 Baud Rate Selection The serial channels can be strapped for any one of 8 baud rates from 110 to 19200 baud. A 16-pin socket on the IO5 is used for an IC header to make the baud rate selection; just run a connection from the Serial-A or B clock pin to the speed desired (110 up to 19200). NOTE: Only one baud rate should be jumpered per serial clock pin. | | | | 1 | | | | |-----|------|-------|-------|------------|------------------------------|------| | (19 | 9200 | BAUD) | E98 | 0 0 | E 106 (SERIAL-A CLOCK INPUT, | BRØ) | | ( | 9600 | BAUD) | E99 | 0 0 | E107 (SERIAL-B CLOCK INPUT, | BRI) | | ( | 4800 | BAUD) | E100 | 0 0 | E IO8 | | | ( | 2400 | BAUD) | EIOI | 0 0 | E109 | | | ( | 1200 | BAUD) | E102 | 0 0 | EIIO | | | ( | 300 | BAUD) | E103 | 0 0 | EIII | | | ( | 134 | BAUD) | E104 | 0 0 | E112 | | | ( | 110 | BAUD) | E 105 | o <b>o</b> | E113 | | | | | | | | | | To set the baud rate for Serial-A, strap El06 on an IC header (16-pin) to ONE of 8 rates on pins E98 thru El05. To set the baud rate for Serial-B, strap El07 on an IC header (16-pin) to CNE of 8 rates on pins E98 thru El05. # 2.2.2 Interfacing a Modem The two serial interfaces (A and B) on the IO5 come off to a 10-pin male ribbon cable connector. Each connector provides six RS-232 signals and signal ground for terminal or modem applications. SERIAL CONNECTOR (J1 & J2) The interconnection from this 10-pin connector to a DB25 connector for a modem would be as follows: Frame ground normally connects to the chassis ground of the computer mainframe, while signal ground for the DB25 connector comes from the 10-pin serial connector. To make this interconnection easier, SSM has an optional modem adapter cable (SSC-02) for use with the IO5 board. The modem adapter has a two-foot mating cable for the IO5's serial connector with a DB25 socket. #### 2.2.3 Interfacing a Terminal The two serial interfaces (A and B) on the IO5 come off to a 10-pin male ribbon cable connector. Each connector provides six RS-232 signals and signal ground for terminal or modem applications. (Refer to the SERIAL CONNECTOR figure in Section 2.2.2 for pin-out). To interface with a terminal, the 10-pin connector will be connected to a DB25 connector as follows: Frame ground normally connects to the chassis ground of the computer mainframe, while signal ground for the DB25 connector comes from the 10-pin serial connector. To make this interconnection easier, SSM has an optional terminal adapter cable (SSC-03) for use with the IO5 board. The terminal adapter has a two-foot mating cable for the IO5's serial connector with a DB25 socket. #### 2.2.4 Software Information For more detailed information on the 8251A and its modes of operation, refer to the Intel specification sheet in the APPENDIX. The 8251A uses two I/O ports for its communication and command. The ports can be switched around by jumpers E56 thru E58. #### JUMPER ES6 to ES7 | ADDRESS<br>(Hex) | FUNCTION | INTERVACE | |------------------|----------------|-----------| | 0 | Data in/out | A | | 1 | Status/command | B-A | | 2 | Data in/out | В | | 3 | Status/command | В | On hardware reset (bus) or internal reset (software), the 8251A needs a mode byte entered into its command port to set the asynchronous data format. The mode byte format is as follows: | D7 | | NUMBER OF | STOP BITS | | |----------|------------------|---------------------|------------------------|------------| | U/ | 0 | 0 | 1 | 1 | | D6 | 0 | 1 | 0 | 1 | | DO | Invalid | 1 bit | 1.5 bits | 2 bits | | D5 - | Parity star | te, O=odd, | 1=even | | | D4 - | | | | | | D4 | Parity enab | ole, U=dis | able, 1=enab | ole | | $\dashv$ | Parity enal | CHARACTE | | ole | | $\dashv$ | Parity enal | | | ole 1 | | D3 | | | | 1 1 1 | | D3 | 0 | | R LENGTH | 1 1 | | D3 D2 | 0 0 | CHARACTE 0 1 6 bits | R LENGTH 1 0 | 1 1 | | D3 D2 D1 | 0 0 | CHARACTE 0 1 6 bits | R LENGTH 1 0 7 bits | 1 1 | | D3 D2 | 0<br>0<br>5 bits | CHARACTE 0 1 6 bits | R LENGTH 1 0 7 bits | 1 1 8 bits | 01001110 = 4 = #### MODE BYTE FORMAT The IO5's baud rate generates 16 times the data bit clock rate, so D0=0 and D1=1. Typical character length is 8 bits, so D2=1 and D3=1. Parity selection will vary with the interfacing equipment and hardware application. If baud rates above 300 are selected, 1 stop bit is typical, and D6=1 and D7=0. Therefore, a standard byte could be 4E Hex in most applications. Once the mode byte is entered, a command byte should be sent. This byte will control the RS-232 handshaking lines DTR and RTS, enable transmit and receive modes, clear error flags, send a "break" character, or reset back to the mode byte level. #### COMMAND BYTE FORMAT A typical command byte would enable receive and transmit functions, force RTS and DTR high, not send a break character to start, and leave the error flags enabled for any possible communication problems. The command byte should be 27 Hex in most cases. The same port address that a mode or command byte is written to the 8251A is also the status port for normal communication. This port will indicate the arrival of data and the completion of transmisson of data. ## STATUS BYTE FORMAT | D7 | 1 = DSR line is high | |----|-----------------------------------------------------| | D6 | Don't care | | D5 | <pre>1 = Framing error detected (no stop bit)</pre> | | D4 | 1 = Overrum error detected (buffer overflow) | | D3 | 1 = Parity error detected | | D2 | 1 = Transmit buffer empty | | Dl | l = Data received (data available) | | D0 | 1 = Transmit buffer ready (acknowledges sending) | If interrupts are used on the Serial-A and Serial-B interface by strapping the INTERRUPT PRIORITY header, then masking these interrupts will become important. Bits 0 and 2 in the control byte are the interrupt mask bits. The 8251A has two output pins (RXRDY and TXRDY) which are "ORed" into one common interrupt line to the INTERRUPT PRIORITY header. #### SERIAL INTERRUPTS #### o RXRDY line is true: - . Receive enable bit must be true (enable). - . Receive buffer has a character. NOTE: Receive enable bit must be true to sense the start bit on an incoming character. ## o TXRDY line is true: - . Transmit enable bit must be true (enable). - . CTS input line must be greater than +3 volts. - . Transmit buffer is empty. If either output line (RXRDY or TXRDY) is true, an interrupt can be generated. Software must check the status byte to determine if the interrupt is for receiving or transmitting. #### EXAMPLE SOFTWARE Serial-A for simple I/O with no interrupts. Jumper E57 to E58 installed and board address set to 00 Hex. | and board ad | dress set | to uu hex | ۵ <b>.</b> | | |---------------|-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | ; PORT ADDRES | | • | | | | KSTAT | EQU | 0 | ;STATUS/COMMAND PORT | | | KDATA | <b>EQ</b> U | 1 | ; DATA PORT | | | ;LOCATION OF | EXAMPLE D | | | | | LOC | EQU | 0E000H | USER DEFINED ADDRESS | | | | ORG | LOC | | | | | JMP | INTZ | ;INITIALIZE 8251 | | | | JMP | GET | COM DAMA | | | | JMP | PUT | SEND DATA | | | ; INITIALIZAT | TION ROUTIN | Œ | SEND DATA *SEND DATA E 8251 PART SEND DATA **SEND DATA **TATUS **TATUS **TORES **TORE | | | HELP GUARAN | TEE THE SI | ATE OF TH | E 8251 PART | | | INIZ: | MVI | B,3 | x 10 / | 06 0 | | | XRA | A | CND 0 | AF | | INTZ1: | OUT | KSTAT | 32 | 03 3 | | | DCR | В | | 05 | | | JNZ | INTZl | | c2 0 | | ;AT THIS PO | | | INITELY WAITING FOR A COMMAND BYTE | a (1) | | | MVI | A, 40H | RESET TO MODE LEVEL | 32 40<br>03 30 | | | OUT | KSTAT | | 38 42 | | | MVI | A, 4EH | MODE BYTE | DE 30 | | | OUT | KSTAT | | 32 4 | | | MVI | A,37H | COMMAND + ERROR RESET | 73 3 | | | | | A CONTRACTOR OF THE | D 5 2 | 03 30 KSTAT OUT | | MVI<br>OUT<br>RET | A,27H<br>KSTAT | ; COMMAND | | 3 30 | |------------------------------|-------------------|----------------|----------------|--------------|-------| | ; INPUT ROUTING; EXITS WITH: | | | | 100H DB 3 | 30 | | GET: | IN | KSTAT | GET STATUS | E6 0 | 7 | | | ANI | 2 | TEST DAV | 20.0 | -0.07 | | | JZ | GET | | CA | | | | IN | KDATA | GET DATA | DB | 31 | | | RET | | | 9F | | | ;OUTPUT ROUTI | NE, REG | C=DATA | 20VGA | 37.7 | | | | C=DATA T | | (8.00.30.30) | | 20 | | PUT: | IN | KSTAT | GET STATUS | 200 PB | 30 | | | ANI | 4 | TEST FOR READY | 200 PB<br>£6 | 04 | | | JZ | PUT | | C A | 00 02 | | | MOV | A,C | | | | | | OUT | KDATA | ;SEND DATA | 79 | 31 | | | RET | | , | V 2 | 0001 | | | | | | 13 | 00 | In writing other software for the 8251A, you must have greater than 3.26 microseconds between writes during initialization; 4.34 microseconds between writes once in asynchronous mode; and 8.68 microseconds between writes if the part is running synchronous. TIMEN GAINTS ## 2.2.5 Serial Interrupts The interrupt signals for DAV (Data Available) and DAK (Data Acknowledge) for each serial interface (A thru H) are sent to an INTER-RUPT PRIORITY header U51. Each serial interrupt can be jumpered to the priority desired (0 thru 7) or not connected if no interrupts are desired. Only one serial interrupt signal can be tied to a particular priority level on U51 (i.e., you cannot connect two or more serial interrupts to one priority level input). It may be desirable to have interrupts on serial inputs, but none on the DAK signal for serial outputs. The ability to send serial data, but not generate an interrupt, is possible with the 8251A under software. The TX-ENABLE bit in the command byte to the 8251A must be zero until a byte to be transmitted is loaded into the 8251A. With TX-ENABLE bit low, no DAK interrupt will be sent. Now fill the output buffer in the 8251A, and again no DAK interrupt will be sent. Next, with the buffer full, set TX-ENABLE bit equal to a one in the command byte; then immediately set TX-ENABLE bit low again. This change of state of the TX-ENABLE bit will cause transmission of the serial data without allowing the DAK interrupt. An example routine for initializing the 8251A, checking DAK status, outputting serial data, enabling interrupts on DAK, and disabling interrupts on DAK in 8080 code follows. ## 2.3 PROGRAMMABLE PARALLEL INTERFACE #### 2.3.1 Interface Connections The parallel interface to connector J3 uses a 6821B IC (U6). This part has 8-bit bidirectional data ports, and each port has two 1-bit handshaking lines for hardware protocol. The 26-pin connector (J3) has been set up so that the ribbon cable can be split down the middle for two 8-bit interfaces or not split for a 16-bit data interface. The 6821B specification sheet designates the two 8-bit interfaces as "A" and "B". PA and PB are the data lines, with CA and CB the handshaking lines. The B-side of the connector J3 has been provided with +5 volts with up to 100 milliamperes of current for any special external support circuitry that may be needed for the user's application. For further information on the capability of the 6821B, refer to the specification sheet in the APPENDIX. Unique to the programmable parallel interface is a timing signal called "E". The E-signal is generated on the IO5 board every time the CPU is reading (PDBIN is high) or writing (PWR is low) to strobe an internal function within the 6821B IC (U6). The width of the E-signal is processor-dependent and related to the phase 2 signal (bus pin 24). The E-signal can be changed in width by one-half a cycle through the setting of a jumper from E53 to E54 or E54 to E55. | CPU | JUMPER | |------|------------| | CB2 | E54 to E55 | | CBLA | E54 to E55 | If not jumpered correctly, the handshaking lines (CA1, CA2, CB1 & CB2) on the 6821B will not respond correctly. #### 2.3.2 Software Information The 6821B chip occupies four I/O ports on the IO5 board. As listed in Section 2.1.2, two ports for the "A" interface are at X4 and X5, while two ports for the "B" interface are at X6 and X7. The port pairs are divided into a status/control port and a data port. The status/control port may be the first port of a pair addressed depending on the setting of the jumper in Section 2.1.2. Jumper E57 to E58 | ADDRESS<br>(Hex) | FUNCTION | |------------------|-----------------------| | X4 | Status/control port-A | | X5 | Data/direction port-A | | X6 | Status/control port-B | | X7 | Data/direction port-B | ## Jumper E56 to E57 | ADDRESS<br>(Hex) | FUNCTION | |------------------|-----------------------| | X4 | Data/direction port-A | | X5 | Status/control port-A | | X6 | Data/direction port-B | | X7 | Status/control port-B | On power-up or reset of the computer system, the status/control should be set to 00 Hex. Next, the data direction for the A and B interfaces should be programmed by writing out to the data ports of the 6821B. A "0" bit sets the corresponding data line as an input while, a "1" bit sets the line as an output. After the data direction has been preset, the status/control port should be set to the desired mode and bit 2 set to a logic 1. The status/control ports for A and B are broken down into control bits as follows: The Cl control bits (1 and 0) set the interrupt mode of the CBl (or CAl) inputs on the 6821B chip. | BIT 1 | BIT 0 | INPUT CRL<br>(or CAL) | INT #1 FLAG | INT REQUEST | |-------|-------|------------------------|-------------|-------------------------------| | 0 | 0 | High to low transition | Set high | Disable Intr 2<br>(or Intr 3) | | 0 | 1 | High to low transition | Set high | Enable Intr 2 (or Intr 3) | | 1 | 0 | Low to high transition | Set high | Disable Intr 2<br>(or Intr 3) | | 1 | 1 | Low to high transition | Set high | Enable Intr 2 (or Intr 3) | The ability to sense a pulse on the CBl (or CAl) inputs is controlled by the "E" line on the 6821B. The rate at which the main CPU reads or writes to the 696 bus is turned into an enable signal (E line) for the 6821B. The pulse on the CBl (or CAl) inputs must be wider than the time between CPU reads and writes. In most cases a pulse of 2 microseconds or greater will be acceptable. The C2 control bits (5, 4, and 3) sets the CB2 (or CA2) as inputs or output lines on the 6821B chip. As an Input (Bit 5 = 0) | BIT 4 | BIT 3 | INPUT CB2<br>(or CA2) | INT #2 FLAG | INT REQUEST | |-------|-------|------------------------|-------------|-------------------------------| | 0 | 0 | High to low transition | Set high | Disable Intr 2<br>(or Intr 3) | | 0 | 1 | High to low transition | Set high | Enable Intr 2 (or Intr 3) | | 1 | 0 | Low to high transition | Set high | Disable Intr 2<br>(or Intr 3) | | 1 | 1 | Low to high transition | Set high | Enable Intr 2<br>(or Intr 3) | # As an Output (Bit 5 = 1) | BIT<br>4 | BIT<br>3 | CLEARED | SET | |----------|----------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | 0 | 0 | Goes low on the first "E" pulse following an output of data to the B-port. | Goes high when the INT #1 flag is high by an active transition of the CBl signal. | | 0 | 1 | Goes low on the first "E" pulse following an output of data to the B-port. | Goes high on the first "E" which occurred while the part was not addressed. | | 1 | 0 | Output equals the state of Bit 3. | Output equals the state of Bit 3 (Output = 0). | | 1 | 1 | Output equals the state of Bit 3. | Output equals the state of Bit 3 (Output = 0). | Although only port B is listed in the output table, this table also applies to port ${\bf A}_{\!\scriptscriptstyle \bullet}$ ## EXAMPLE SOFTWARE We will set up the 6821B as a simple I/O port. Port A will be an input and port B will be an output. # Jumper E57 to E58 installed and board address set to 00 Hex. | ; PORT | ADDRESSES | | | | | | |--------|------------|----------|----------------|--------|-----|----------------| | CIRLA | EQU | 04 | | | | | | DATAA | EQU | 05 | ; PORT | A | | | | CIRLB | EQU | 06 | ATTENDED COLOR | | | | | DATAB | | 07 | ; PORT | В | | | | ;LOCA! | TION OF EX | AMPLE DI | RIVER | | | | | TOC | EQU | 0E000H | | | | | | | ORG | LOC | | | | | | | JMP | INTZ | ; INIT | IALIZE | 682 | 21B | | | JMP | PORTA | | | | | | | JMP | PORTB | | | | | | ; INIT | LALIZATION | ROUTIN | Ε | | | | | INTZ: | XRA | A | | | | | | | OUT | CIRLA | | | | | | | OUT | CIRLB | | | | | | | MVI | A,0 | | | | | | | OUT | DATAA | ;SET I | PORT-A | AS | INPUTS | | | MVI | A, OFFH | mennovecom n | | | | | | OUT | DATAB | ;SET I | PORT-B | AS | <b>OUTPUTS</b> | | | MVI | A,4 | | | | | OUT CTRLA ; SWITCH OFF DIRECTION BIT OUT CTRLB RET ; INPUT PORT DATA TO REG. -A PORTA: IN DATAA ; INPUT PORT DATA RET ;OUTPUT PORT DATA FROM REG.-A PORTB: OUT DATAB ;OUTPUT DATA TO PORT RET #### 2.4 PARALLEL INPUT ## 2.4.1 Interface Connections The parallel input interface to connector J4 uses a 8212 latch (U8). This part is well suited as an input interface because it has an internal flip-flop which can be used for handshaking between the main CPU and an external device. The connector J4 is a 26-pin version with alternate grounds running between each signal line. CONNECTOR J4 ### 2.4.2 Software Information The parallel input occupies two I/O ports on the IO5 board. The port pair is divided into a status port and a data port. The status port may be the first port of a pair addressed depending on the setting of the jumper in Section 2.1.2. # Jumper E57 to E58 | ADDRESS<br>(Hex) | FUNCTION | | | | |------------------|-------------|--|--|--| | XC | Status port | | | | | XD | Data port | | | | ## Jumper E56 to E57 #### **ADDRESS** (Hex) FUNCTION XC Data port XD Status port Data is entered into this input interface on a negative-going pulse (high to low) on the INSTB line. A flag (data available) is set for the CPU to read on the trailing edge of the pulse (low to high). If the flag is set, the OUTACK line (pin 10) will be high, indicating that data has been loaded into the 8212. The OUTACK line will only go low when the CPU has read the 8212, thus acknowledging the fetch of the data byte to the outside world. (The OUTACK line is also low when the IO5 is reset.) The input interface also has one input sense line which can be read through the status port as bit 2. A high on the sense input will be indicated as a low on bit 2 of the status port. The data available flag can also provide an interrupt (INTR4) through the interrupt circuitry on the IO5 to the main CPU. This interrupt is maskable and is disabled on reset of the IO5. Bit 0 of the status port controls the mask bit and reads the data available flag. #### READ STATUS #### BIT 0 COMMENT - Data has been loaded into the input port (interrupt generated, if not masked). - No data available at the input port. #### WRITE STATUS #### BIT 0 COMMENT - Mask out interrupt signal (interrupt disables on reset of IO5). - 1 Enable interrupt signal (INTR 4). #### STATUS BYTE The input interface (J4) is compatible with the output interface (J5); with two IO5s and two 26-conductor ribbon cables, a high speed data link can be set up between two S-100 computers (see Section 2.8 for application). ## EXAMPLE SOFTWARE Data is received in the A-Register. Jumper E57 to E58 installed. ; PORT ADDRESSES KSTAT EQU OCH KDATA EQU ODH ;LOCATION OF EXAMPLE DRIVER LOC EQU 0E000H ORG LOC IPORT: IN KSTAT ANI 1 JNZ IPORT IN KDATA RET #### 2.5 PARALLEL OUTPUT ## 2.5.1 Interface Connections The parallel output interface to connector J5 uses a 74LS273 OCTAL D-FLIP FLOP (Ul0). This part had to be supplemented with an external flip-flop (Ul1) to provide two handshaking lines. The connector J5 is a 26-pin connector with alternate grounds running between signal lines. J5 is set up so that it is pin-compatible with a Centronics-type parallel printer device. CONNECTOR J5 #### 2.5.2 Software Information The parallel input occupies two I/O ports on the IO5 board. The port pair is divided into a status port and a data port. The status port may be the first port of a pair addressed depending on the setting of the jumper in Section 2.1.2. #### Jumper E57 to E58 | ADDRESS<br>(Hex) | FUNCTION | |------------------|-------------| | XC | Status port | | XD | Data port | #### Jumper E56 to E57 | ADDRESS<br>(Hex) | FUNCTION | | | |------------------|-----------|--|--| | XC<br>XD | Data port | | | Data is output by simply writing the byte to the data port. When data is placed into the 74LS273 it also clocks a flip-flop to provide a low-going signal on the OUTSTB line. OUTSTB is used to strobe data into some external device interfaced to J5. To finish the pulse on OUTSTB, the status port must be read which will set OUTSTB back to a one. (The OUTSTB line is also low when the IO5 is reset). The output interface also has one input sense line which can be read through the status port as bit 1. A high on the sense input will be indicated as a low on bit 1 of the status port. The output interface has an acknowledge line whereby the external device can signal that it has received the data from the output. The acknowledge flag is cleared when data is placed into the output, and is set when a negative acknowledge place is sent back by the external device. (The acknowledge flag is set when the IO5 is reset.) The acknowledge flag can also provide an interrupt (INTR 5) through the interrupt circuitry on the IO5 to the main CPU. This interrupt is maskable and is disabled on reset of the IO5. Bit 7 of the status port controls the mask bit and reads the acknowledge flag. #### READ STATUS ## BIT 7 COMMENT - O Acknowledge that data was received by the other interface. (Interrupt generated, if not masked.) - Data has been loaded into the output port. ## WRITE STATUS #### BIT 7 COMMENT - Mask out interrupt signal (Interrupt disabled on reset of IO5.) - Enable interrupt signal (INTR 5). This output interface is set up to drive a Centronics-like printer. The sense line (sense 1) for the output is positioned to detect the busy line for the printer if it does not have an acknowledge signal. The output interface (J5) is compatible with the input interface (J4); with two IO5s and two 26-conductor ribbon cables, a high speed data link can be set up between two S-100 computers (see Section 2.8 for application). #### EXAMPLE SOFTWARE Data in the C-Register is sent. Jumper ES7 to ES8 installed. ; PORT ADDRESSES KSTAT EQU OCH KDATA EOU ODH ;LOCATION OF EXAMPLE DRIVER LOC EQU 0E000H ORG LOC OPORT: IN KSTAT ;GET STATUS ANI 80H ;TEST DAK > JNZ OPORT MOV A,C OUT KDATA ; SEND DATA, START OUTSTB IN KSTAT ; END OUTSTB RET #### 2.6 TIMER ## 2.6.1 Jumper Options The IO5 provides on-board three software programmable 16-bit interval timers. This part (8253) is set up so that one timer can be used as a master sub-interval timer (similar to 1 millisecond) and the other two timers as real-time clocks which can interrupt the main CPU. The on-board 1.8432 MHz oscillator or the 2 MHz bus clock signal can be used as the input to the interval timers. It is recommended that the 1.8432 MHz signal be used because the 2 MHz bus signal may not be available on some of the S-100 or IEEE 696 system configurations. Each interval timer has an input, gate control, and output pin which is brought over to a strapping header (El thru El6). TIMER HEADER Timer 0 is set up to be the sub-interval timer, while timers 1 and 2 can provide interrupts INTRO and INTRO for the system. Ell should be strapped to El in most cases. ### 2.6.2 Software Examples Let us set up timer 0 for about a 1 millisecond sub-interval and timer 1 as a 50 or 60 Hz interrupting pulse. - a. Connect Ell to El on the strapping header. - b. Connect E2 to E9. - c. Connect E5 to E9. - d. Connect E3 to E4. The time-interrupt will be sent to INTRO on the INTERRUPT ORDER strapping header. The main time standard is 1.8432 MHz. - e. Set counter 0 to mode 3 which will make it a square wave generator. - f. Set counter 1 to mode 0 for an interrupt on a terminal count. - q. Set intervals: # 50 MHz PULSE 60 Hz PULSE Load CTRO with 2304 dec. Freq. = 800 Hz (1.25 ms)Load CTR1 with 16 dec. Interrupt = 50 Hz (20ms) Load CTRO with 3072 dec. Freq. = 600 Hz (1.66 ms)Load CTR1 with 10 dec. Interrupt = 60Hz (16.66ms) h. The computer system must restore the load number in counter lafter each time-interrupt in: Less than 1.25 msec Less than 1.66 msec or read the terminal count of counter and calculate a new load number. The 8253 continues to count down internally from FFFF Hex after one time period after the terminal count (0000 Hex) is reached. ## EXAMPLE OF 50 Hz COUNTER SETUP (20 msec interval) | BAAMPLE U | r ou nz | COUNTER | SETUP | (20 ms | ec inte | rva1) | | | 0010 R 174 | | |------------|---------|---------------|---------|---------|------------|-------|------|-------|-------------|--| | ; PORT ADD | | | | | | | 35 | 43 | to Work 12% | | | CIR0 | EQU | 08H | | | | | 51 | 1 | | | | CIRL | EQU | 09H | | | | | 2. | 1 | | | | CTR2 | EQU | OAH | | | | | ( | | 5 | | | MODE | EQU | 0BH | | | | | 1 | 10 | 10 02 | | | ;LOCATION | OF EXAM | PLE | | | | | 42 | , , , | T. | | | LOC | EQU | 0E000H | | | | | | -0 | | | | 100 | 220 | 0200011 | | | | | | 1 .10 | / | | | ORG | LOC | | | | | | 1 | X ' | 1,3 | | | JMP | INTZ | | | | | | ഹി | , /2 | , | | | JMP | LOAD | | | | | | .1- | .5. | | | | TAUDO . | MVI | 7 26U | • (700) | MODE | 2 DTM | DV | 1 | of o | | | | INTZ: | OUT | A,36H<br>MODE | CIRO | MUDE | 3, BINA | KI | 10 4 | 4. | | | | | LXI | | · CEM | 1 25 MC | EC CLOC | v | 1 3 | | | | | | | B,2304 | ; SET . | 1.25 MS | EL CILL | V | 1 4 | | | | | | MOV | A,C | - CEM 1 | MOD OT | COLINATION | | | | | | | | OUT | CIR0 | ;SET | ASB OF | COUNTER | - | | | | | | FIXED: | LXI | B,16 | ;SET | 20MSEC | TIME | | | | | | | LOAD: | MVI | A,70H | CIRL | , MODE | O, BINA | RY | | | | | | | OUT | MODE | | | | | | | | | | | MOV | A,C | | | | | | | | | | | OUT | CIRL | SET I | LSB OF | COUNTER | | | | | | | | MOV | A,B | , | | | | | | | | | | OUT | CIRL | ;SET | MSB OF | COUNTER | | | | | | Re-enter at "FIXED" for another 20 millisecond time-out, or enter at Ally world = wally con "LOAD" with B and C registers set to a time of your choice. 43 A1 PAIDRISY #### 2.7 INTERRUPT CIRCUIT #### 2.7.1 Introduction If your applications are for a real-time multi-user or multi-tasking system, the flexibility of the IO5 interrupt circuitry should meet a wide variety of 8 and 16 bit CPU requirements for the IEEE 696 bus. The interrupt circuitry is set up to address three main areas of system integration: #### TTEMS 1. Data is passed to the bus during an interrupt. The IO5 can pass a one byte instruction, one byte code or a one byte address during an interrupt acknowledge. One of nine interrupt lines used. The IO5 can drive the main interrupt line or one of the 8 vector interrupt lines on the IEEE 696 bus. 3. Board arbitration for multiple interrupt cards. The IO5 provides the ability to arbitrate by daisy chain, vector priority or address code during an interrupt acknowledge. Item 1, on the passing of data, is important on what type of microprocessor is going to be used in the system. Some processors will accept a vector address byte, while others will have to poll (scan) the boards to find out who interrupted and then call a routine for service. The passing of one byte during an interrupt acknowledge for different processors can be listed as follows: #### PROCESSOR INTERRUPT MODE 8080 Responds to a one byte instruction during an interrupt. The instruction is called a "restart instruction" and is a one byte call. The restart code vectors the 8080 to one of 8 address locations per the code. | Mnemonic | Hex | Vectored | to Address | |----------|-----|----------|------------| | RST0 | C7 | 00 | Hex | | RST1 | CF | 80 | Hex | | RST2 | D7 | 10 | Hex | | RST3 | DF | 18 | Hex | | RST4 | E7 | 20 | Hex | | RST5 | EF | 28 | Hex | | RST6 | F7 | 30 | Hex | | RS17 | FF | 38 | Hex | **Z80** Responds in one of three ways: Mode 0: The same as 8080. **280** Mode 1: No code passed, the Z-80 vectors to address (con't.) 0038 Hex. Mode 2: One byte is passed to form the least significant part of a 16-bit vector address. The most significant part of the address is stored in the I-Register. This 16-bit address points into a table where the address of the service routine must be stored. All three modes of the Z80 are software programmable and are set to MODE 0 during a RESET. The most powerful mode is number 2, and it is supported by the IO5. Responds to a one byte instruction during an interrupt like the 8080. See 8080 processor interrupt mode. 8088/8086 Responds to a one byte identifier during an interrupt acknowledge. This one byte identifier is multiplied by 4 to give a table address at which the vector address to the service routine can be found. Identifiers of 20 Hex to FF Hex are allowed for external interrupts. This mode is easily supported by the IO5. Responds to a one byte table address during an interrupt acknowledge. The one byte table address is multiplied by 4 and expanded with additional zeros to give a 24-bit table address at which the address of the service routine can be found. The 68000 also puts out a priority code on address lines Al, A2 & A3 to signal which peripheral it will service during an interrupt acknowledge. The table byte can be 40 Hex to FF Hex for about 192 vector addresses. The IO5 supports Al thru A3 board arbitration as well as the one byte table address. Responds to a one byte jump vector during an interrupt acknowledge. The one byte jump vector is doubled, 30 is added to it, and then the program status area pointer is added to it. The new computed vector points to a table which has the address of the service routine. The one byte jump vector can be 00 Hex to FF Hex. The IO5 can pass one byte jump vectors during an interrupt acknowledge. Item 2, on the selection of interrupt lines, will vary from system to system depending on the interrupt circuitry available on the CPU and other I/O boards. The most commonly supported interrupt line is INT (pin 73) on the IEEE 696 bus. The line NMI (non-maskable interrupt) is reserved for major errors within the system and power failure, so it was not considered as a jumper option on the IO5. The vector interrupt lines (VIO thru VI7) are mainly used with an interrupt controller circuit present on the CPU or external board. The IO5 can use the vector interrupt lines to arbitrate between multiple IO5s. Item 3, on arbitration, will become a major issue when multiple interrupting boards are present on the bus. If no interrupt controller is present within the computer, the boards themselves must arbitrate. Two methods are available on the IO5: - o "Daisy chain" cable connection between boards. - o Arbitrate on the VI lines by priority. The IO5's interrupt circuit is divided into three sections: a priority encoder, an arbitration circuit, and a one byte code buffer. Refer to the Interrupt Circuit Block Diagram. #### PRIORITY ENCODER To control the order of transfer of the 8 on-board interrupting devices (serial, parallel and timer), a priority encoder circuit is utilized. The priority encoder receives the device interrupts through the INTER-RUPT PRIORITY HEADER so that the highest to lowest priority is user-selectable. The output interrupt from the priority encoder is user strappable to the MAIN INTERRUPT or the VECTOR INTERRUPT lines of the IEEE 696 bus. The priority encoder has an INTERRUPT ENABLE jumper which must be strapped for interrupts to be passed to the CPU. Two daisy chain signal pins have been provided to the priority encoder called PRIORITY IN and PRIORITY OUT, if daisy chaining is desired between boards. #### ARBITRATION CIRCUIT The arbitration circuit is used to prevent a bus conflict between multiple interrupting IEEE 696 boards. The arbitration circuit can be set up for one of three modes of operation: - o Arbitrator disabled for daisy chain only operation. - o Arbitrate by priority of the vector interrupt lines. - o Arbitrate by priority number sent back by the CPU. The arbitration circuit basically prevents the board from sending back an INTERRUPT CODE during an interrupt acknowledge from the CPU unless one of the three modes are met. The ARBITRATE MODE header and BOARD PRIORITY header sets the main arbitration mode. #### CODE BUFFER The one byte code buffer is used to pass an instruction or vector address byte to the CPU during an interrupt acknowledge. The code is user-selectable because it will depend on the capability of the microprocessor chip used. The INTERRUPT CODE header receives three lines from the priority encoder to pass the number of the on-board interrupting device wanting service. Only if the arbitrator's conditions are met will the code buffer be enabled to transfer data to the main CPU during an interrupt acknowledge cycle. INTERRUPT CIRCUIT BLOCK DIAGRAM #### 2.7.2 Pass Data Codes As was indicated in Section 2.7.1 under item 1, a wide variety of microprocessors will accept a one byte code during an interrupt acknowledge cycle. The IO5 has an INTERRUPT CODE header which can provide a fixed code or a variable code, depending on its strapping. INTERRUPT CODE HEADER If pins E25 thru E32 are left unconnected, the data code will be 00 Hex during an interrupt acknowledge. If pins E25 thru E32 are connected to E17 (ground), the data code becomes an FF Hex. The lines PO thru P2 on the interrupt code header give a priority number of which on-board device is requesting service on the IO5. If the PO thru P2 lines are mixed with ground connections to the data (DI) side of the interrupt code header, one byte instructions or vector addresses can be formed. # EXAMPLES 8080 (RESTART CODES) **E25** £24 280 (MODE 2) E25 E17 USER DEFINED PER BOARD 0 E32 E24 8086,68000, 78000 525 E17 ALL BITS FOR 8086, CODE > IF HEX FOR 68000, CODE > 3F HEX USER DEFINED FOR 28000, CODE = DO to FF. Hex E24 0 ## 2.7.3 CPU Interrupt Line The IEEE 696 bus has 10 interrupt input lines. The IO5 can drive 9 of these interrupt lines. The line NMI (non-maskable interrupt) is reserved for major errors within the system and power failure, so it was not considered as a jumper option on the IO5. ## Interrupt Lines | INT | (pin | 73) | VI2 | (pin | 6) | VI5 | (pin 9) | |-----|------|-----|-----|------|----|-----|----------| | VI0 | (pin | 4) | VI3 | (pin | 7) | VI6 | (pin 10) | | VIl | (pin | 5) | VI4 | (pin | 8) | VI7 | (pin 11) | The interrupt lines used by the IO5 can be strapped in several ways; the following are some examples: - o One interrupt board only, no vector interrupt controller. Only INT needs to be driven, so jumper E51 to E52. - o Multiple interrupt boards, no vector interrupt controller, daisy chain protocol. Only INT needs to be driven, so jumper E51 to E52. Only in needs to be driven, so jumper ESI to ES2. - o Multiple interrupt boards, no vector interrupt controller, VI arbitration. Jumper E51 to E52 for INT. A different "VI" line is selected for each board by jumpering the VECTOR INTERRUPT header. - o Multiple interrupt boards, vector interrupt controller, VI arbitration. Leave E51 to E52 open. A different "VI" line is selected for each board by jumpering the VECTOR INTERRUPT header. The described interconnections are only examples, and therefore the user should not feel restricted to the few system configurations shown here: VECTOR INTERRUPT E51-E52 ## 2.7.4 Board Arbitration # 2.7.4.1 Daisy Chain To support an old scheme used by several S-100 manufacturers, a two-pin daisy chain connector has been provided on the IO5. Daisy-chaining is a method (external from the IEEE 696 bus) of arbitrating between multiple boards equipped with interrupts by an inter-board cable. The highest priority board can send a signal to the next lowest priority board to disable his interrupt until the highest priority is serviced by the CPU. Boards are literally strung together by a cable from the highest priority one down to the lowest. One major weakness to daisy chaining is the time it takes to propagate a disable signal down through all the boards on the interconnecting cable. During interrupt acknowledge time interval, part of the time is used for daisy chain propagation and part of the time for passing the interrupt data code to the CPU. If too may boards are daisy chained up, the CPU may not see the data code. The number of boards that can be daisy chained is governed by the CPU's speed and number of cycles allowed for an interrupt acknowledge. The daisy chain connector has two pins, one pin for interrupt disable signal from a higher priority board, and the other pin to go to the next lowest priority board. If only daisy chaining is used for interrupt arbitration, the "VI" arbitration scheme must be defeated on the IO5 board in the following way: - o No jumpers should be present on E81 thru E89 of the ARBITRATE MODE header. - o Jumper E75 to E78 - o Jumper E76 to E79 - o Jumper E77 to E80 ## 2.7.4.2 VI Lines The VI (Vector Interrupt) lines can be used by multiple IO5 or IO8 interface boards for interrupt priority arbitration. This scheme is faster than the daisy chain concept, so the number of interrupting boards does not affect performance of the system. In the VI arbitration scheme each of the I/O boards watches all 8 VI lines and only transfers interrupt data to the bus when that board's priority number is generated from an on-board priority encoder. Each I/O board should be set up to drive only one VI line on the bus. The BOARD PRIORITY header should be set to match the number of that VI line. Up to eight I/O boards can use this arbitration scheme, and if each board was like the IO5, up to 64 serial interrupts can be prioritized and independently address vectored. a. To enable this mode, first set the ARBITRATE MODE header as follows: > Jumper E82 to E83 Jumper E88 to E89 Jumper E85 to E86 - b. Next, set the priority of the board on the VECTOR INTERRUPT header by referring to the vector interrupt figure in Section 2.7.3. - c. Set the BOARD PRIORITY header to match the vector interrupt line selected in Step 2. | VI<br>SELECTED | E78<br>to<br>E75 | E79<br>to<br>E76 | E80<br>to<br>E77 | PRIORITY<br>NUMBER | PRIORITY<br>LEVEL | |----------------|------------------|------------------|------------------|--------------------|-------------------| | 0 | no | no | no | 7 | Highest | | 1 | no | no | yes | 6 | • | | 2 | no | yes | no | 5 | • | | 3 | no | yes | yes | 4 | | | 4 | yes | no | no | 3 | • | | 5 | yes | no | yes | 2 | • | | 6 | yes | yes | no | 1 | • | | 7 | yes | yes | yes | 0 | Lowest | #### 2.7.4.3 Address Lines Presently, only the 68000 microprocessor is using this mode. The 68000 will send out on three of its address lines (Al,A2,A3) the priority level it will service during an interrupt acknowledge. Only the I/O board which matches this priority level can pass back a vector address byte. a. To enable this mode, first set the ARBITRATE MODE header as follows: Jumper E81 to E82 Jumper E87 to E88 Jumper E84 to E85 b. Next, set the priority of the board on the VECTOR INTERRUPT header by referring to the vector interrupt figure in Section 2.7.3. Be careful with your vector interrupt selection because restrictions may exist depending on the 68000 CPU board used. | VI<br>SELECTED | E78<br>to<br>E75 | E79<br>to<br>E76 | <b>E80</b><br>to<br><b>E77</b> | PRIORITY<br>NUMBER | PRIORITY<br>LEVEL | |----------------|------------------|------------------|--------------------------------|--------------------|-------------------| | 0 | no | no | no | 7 | Highest | | 1 | no | no | yes | 6 | • | | 2 | no | yes | no | 5 | | | 3 | no | yes | yes | 4 | | | 4 | yes | no | no | 3 | | | 5 | yes | no | yes | 2 | | | 6 | yes | yes | no | 1 | • | | 7 | yes | yes | yes | 0 | Lowest | #### 2.8 HIGH SPEED PARALLEL LINK The parallel input (J4) and parallel output (J5) on the IO5 have been made signal and connector pin-compatible to allow the interconnection of two IO5's between two S-100 computers. Because both parallel interfaces have hardware handshaking capability, data can be transferred at a high speed with no baud rate restrictions except for the limitations of the CPU. A straight 26 conductor ribbon can be used to connect J5 to J4 or J4 to J5 between computers for one-way or two-way communications. To input from J4, the sequence is (refer to Section 2.4): To output from J5, the sequence would be (refer to Section 2.5): This concept of a high-speed parallel link has been used successfully between two 696 computers running CP/M. Text files were PIPed across using the INP: and OUT: devices. The following assembly listing is what was used with PIP to allow the transfer: ``` :Transfer routine for the IO5 to be used with PIP. ;Written by Malcolm T. Wright, 11-5-81 ;Last update 11-10-81. ;This routine should be overlayed on to a PIP.COM ;file to create an IO5-PIP.COM file for high speed ; parallel communications. The new IO5-PIP.COM file uses :the commands: To send data to the other CPU. ;>IO5-PIP OUT:=file.prn ;>IO5-PIP newfile.prn=INP: To receive data from the other CPU. On an INP: operation, a ctrl-z will close the ; CONTROL-Z: file an exit IO5-PIP. On an OUT: operation, a ctrl-z will skip the ; wait for DAK for one character sent each time it is typed. ;Two IO5's are needed, one in each computer system. The parallel ;input (J4) and parallel output (J5) ports are used. ; :TIME. ;A timer is present in both I/O routines to return in about 8 ; seconds (4MHz Z80 or 8080) if communications is lost. GREATER THAN 8.5 SEC AT 4MHZ 000A = TIME EQU 10 OTHER PARAMETERS. = 0800 105 EQU 80H ;STARTING ADDR. OF BOARD ^^8C = 105 + 0CH KSTAT EOU KSTAT+1 3D = KDATA EOU 105+ 0005 = BDOS EOU 05H COMMAND ENTRY 0001 = CIN EOU 01 ; SELECT CONSOLE IN 000B = CST EOU 11 :SELECT CONSOLE STATUS 0109 = PASS EOU 109H ; PASS DATA TO PIP 001A = CTRLZ EOU 1AH ; CONTROL-Z 010A = LOC 10AH EQU ;Free space in PIP 103H 0103 ORG IPORT 0103 C30A01 PIP ENTRY FOR INPUT JMP 0106 ORG 106H 0106 C34201 JMP OPORT ; PIP ENTRY FOR OUTPUT 010A ORG LOC ;LOCATION OF ROUTINES ;Input routine. 010A E5 H IPORT: PUSH 010B C5 PUSH В 010C 060A MVI B, TIME ; MULTIPLIER 010E 210000 LXI H,0 ;SET TIMER 0111 DB8C IP1: IN KSTAT 0113 E601 ANI 1 ; CHECK IO5 DAV 0115 CA3B01 JZ IP3 18 CD7301 CONST CALL CHECK CONSOLE DAV UILB B7 ORA A ``` ``` 011C CA2901 011F CD7D01 013A C9 RET 013B DB8D IP3: IN KDATA ;GET DATA 013D E67F ANI 7FH ;REMOVE PARITY 013F C33501 JMP IP2 ;Output routine. 0142 79 OPORT: MOV A,C ;GET IO5 DATA 0143 D38D OUT KDATA ;SEND IO5 DATA 0145 E5 PUSH H 0172 C9 RET ; Console status. 0173 C5 0174 E5 CONST: PUSH B PUSH H MVI C,CST 0175 OEOB CALL BDOS 0177 CD0500 POP POP RET 7A El H 017B C1 В RET ;Console input. 017C C9 ``` | 0 | 17D | C5 | CONIN: | PUSH | В | |---|-----|--------|--------|------|--------| | 0 | 17E | E5 | | PUSH | H | | 0 | 17F | 0E01 | | MVI | C, CIN | | 0 | 181 | CD0500 | | CALL | BDOS | | 0 | 184 | El | | POP | H | | 1 | 95 | Cl | | POP | В | | - | 36 | C9 | | RET | | | 0 | 187 | | | END | | #### 2.9 STANDARD SETTIP To simplify the use of the IO5 board, a few standard setup examples are listed. First, the jumpers and headers on the board relate to the following functions: 98-94 20 4 #### GENERAL. E90 thru E97 . . . Set the board's I/O address. E56 thru E58 . . . Select Status/Data order. E53 thru E55 . . . Set timing of E-signal for U6. E98 thru E113 . . Baud rate selection. El thru El6 . . . Set up timer function. #### INTERRIPTS E33-E34, Interrupt Enable . . Must be jumpered if interrupts desired. E51-E52, Master Interrupt . . Drives PINT bus line. E59-E74, Interrupt Level . . Drives VIO thru VI7 bus lines. E81-E89, Arbitrate Mode . . . Select arbitration mode. E75-E80, Priority Number . . Board's priority number. E17-E32, Interrupt Code . . . Byte to be passed to the CPU. E35-E50, Interrupt Priority . Select which interface can interrupt. ## 2.9.1 No Interrupts, no timer #### CONNECT COMMENT E90 thru E97 Set board address per Section 2.1.1. E57 to E58 Status/Data order selected. E54 to E55 Set timing for 8080 or Z80. E98 thru E113 Select baud rate per Section 2.2.1. This setup is good for general purpose I/O operations where I/O status is polled and no timer or interrupts are desired. ## 2.9.2 Console Interrupt Only (8080 Mode) This setup connects only one interrupt line for the console (serial-A, J1) on the INTERRUPT PRIORITY header. We will assume, as a simple example, that a 8080 or 8085 CPU will be used. The INTERRUPT CODE to be passed will be a RST 1 instruction (see Section 2.7.1). Only the PINT line (bus pin 73) will be driven, so daisy chaining must be used if more than one interrupting board is used in the computer. | CONNECT | COMMENT | | |-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--| | E90 thru E97<br>E57 to E58<br>E54 to E55<br>E98 thru E113 | Set board address per Section 2.1.1.<br>Status/Data order selected.<br>Set timing for 8080 or Z80.<br>Select baud rate per Section 2.2.1. | | | E33 to E34<br>E51 to E52<br>E75 to E78 | Enable interrupt circuitry. IO5 will drive PINT line. Set up for daisy chain only. | | | E76 to E79<br>E77 to E80 | Set up for daisy chain only.<br>Set up for daisy chain only. | |--------------------------|---------------------------------------------------------------------| | | | | E41 to E43 | <pre>Interrupt from Serial-A (console) per<br/>Section 2.2.5.</pre> | | Set Interrupt Code | Set up a RST-1 instruction (CF Hex). | | E17 to E25 | DI7=1 | | E25 to E26 | DI6=1 | | E27 & E28 open | DI4 & DI5=0 | | E29 to E30 | DI3=1 | | E30 to E31 | DI2=1 | | E31 to E32 | DI1=1 | | E32 to E24 | DI0=1 | # 2.9.3 Serial Interrupts (8080 Mode) This setup will allow both Serial-A and Serial-B to interrupt. We will assume, as a simple example, that a 8080 or 8085 CPU is used. The INTERRUPT CODE passed to the CPU will be a RST-2 instruction (see Section 2.7.1) for Serial-B, and a RST-3 instruction for Serial-A. Only the PINT line (bus 73) will be driven, so daisy chaining must be used if more than one interrupting board is used in the computer. | CONNECT | COMMENT | |------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | E90 thru E97<br>E57 to E58<br>E54 to E55<br>E98 thru E113 | Set board address per Section 2.1.1<br>Status/Data order selected<br>Set timing for 8080 or Z80<br>Select baud rate per Section 2.2.1 | | E33 to E34<br>E51 to E52<br>E75 to E78<br>E76 to E79<br>E77 to E80<br>E41 to E49<br>E42 to E50 | Enable interrupt circuitry IO5 will drive PINT line Set up for daisy chain only """ Interrupt from Serial-A (console) Interrupt from Serial-B (printer) | | Set Interrupt Code<br>E17 to E25<br>E25 to E26<br>E27 open<br>E28 to E20<br>E29 to E23<br>E30 to E31 | Set up RST-2 and RST-3 DI7=1 DI6=1 DI5=0 DI4=1 DI3=0 or 1 by priority DI2=1 DI1=1 | | E31 to E32<br>E32 to E24 | DI0=1 | #### 2.9.4 Serial and Parallel Interrupts, No timer (280 Mode2) This setup connects all interrupt lines but the timer's lines on the INTERRUPT PRIORITY header. The INTERRUPT CODE passed to the Z80 in Mode2 will be addresses 00 thru 0B Hex to be appended to the value in the I-Register. The Z80 vector table will look like this: # XX = I-Register's value | Table Address | Interrupt From | | |---------------|-------------------------|--| | <b>XX</b> 00 | Serial-B | | | XX02 | Serial-A | | | XX04 | Parallel Output, DAK | | | XX06 | Parallel Input, DAV | | | XX08 | Programmable Parallel-A | | | XX0A | Programmable Parallel-B | | Each starting table address has two bytes pointing to the address of the interrupt service routine. VI arbitration will be used for multiple IO5 boards. Assume that no interrupt controller is available on the Z80 CPU board or within the system. No daisy chaining cable is needed between boards. | CONNECT | COMMENT | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E90 thru E97<br>E57 to E58<br>E54 to E55<br>E98 thru E113 | Set board address per Section 2.1.1<br>Status/Data order selected<br>Set timing for 8080 or Z80<br>Select baud rate per Section 2.2.1 | | E33 to E34 E51 to E52 E59 to E67 Arbitrate Mode E82 to E83 E85 to E86 E88 to E89 | Enable interrupt circuitry IO5 will drive PINT line This board highest priority per Section 2.7.4.2 Set up VI Arbitration mode | | Priority Number<br>E75,76,77 open | Set up board for highest priority | | E37 to E45 E38 to E46 E39 to E47 E40 to E48 E41 to E49 E42 to E50 Set Interrupt Code E25 & E26 open E27 & E28 open E29 to E21 E30 to E22 E31 to E23 E32 open | Programmable Parallel-B interrupt Programmable Parallel-B interrupt Parallel input, DAV interrupt Parallel output, DAK interrupt Serial-A interrupt Serial-B interrupt Set up Mode 2 table address DI6=DI7=0 DI4=DI5=0 DI3=Address DI2=Address DI1=Address DI0=0 | # 3.0 THEORY OF OPERATION # 3.1 ADDRESS SELECT CIRCUIT The starting address used by the IO5 is controlled by a 74LS688 (U38) magnitude comparator. Only address lines A4, A5, A6, and A7 are checked against the ADDRESS header, so the board's address can be moved in 16 I/O port increments. SOUT or SINP status must be true (high) to enable U38 to separate the IO5's operation from memory operations. SINTA (Interrupt Acknowledge) is used as a disable signal of the IO5 to prevent a possible interference with the on-board interrupt circuitry during interrupt acknowledge CPU cycles. STARTING The 16 I/O ports used by the IO5 are broken down further by two 74LS156 (U30 and U39) decoders. Address lines Al, A2, and A3 are used on U30 and U39 to create a select signal for every two port pairs within 16. Half of a 74LS156 IC is used for device select signal while the other half is used as a board select signal for the on-board wait circuit. The output of the 74LS156 is an open collector drive so they can be OR-tied, and therefore need a pull-up resistor to provide a logic one. The two serial and the discrete parallel interfaces use only a pair or port address each, so they receive one device select line each. The 6821 programmable parallel interface and the timer require four ports, so two device select lines are tied together for these interfaces. Only 14 ports are used out of a possible 16, so one device select line is left unused. The discrete parallel interface control signals are further broken down into individual read and write control signals. A 74LS155 (U36) decoder receives the AO address signal, PDBIN, PWR and parallel I/O select to generate status and data read/write strobes. Only when the parallel I/O select line is low will the read/write strobes be able to go low (become active). Where the discrete parallel interface uses four separate read/write strobes, the timer (8253) and the serial interfaces (8251A) require one read and one write strobe. The programmable parallel interface (6821) uses one signal line called R/W to control its function combined with a signal called "E" used as a data strobe. SINP is used as the R/W signal to the 6821.