## alfair 680b Process control interface Documentation



# altair 680h

PROCESS CONTROL INTERFACE
DOCUMENTATION



|  | 16 |  |  |  |
|--|----|--|--|--|
|  |    |  |  |  |
|  |    |  |  |  |
|  |    |  |  |  |
|  |    |  |  |  |
|  |    |  |  |  |
|  |    |  |  |  |
|  |    |  |  |  |
|  |    |  |  |  |

## TABLE OF CONTENTS

| <u>Section</u>                                                                | <u>Pa</u>                                                                                                                                                                                                               | ge                                                       |
|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| List of I                                                                     | Illustrations                                                                                                                                                                                                           | ii<br>V                                                  |
| I. INTRO                                                                      | DUCTION                                                                                                                                                                                                                 |                                                          |
| 1-1.<br>1-2.                                                                  | Scope and Arrangement                                                                                                                                                                                                   | 3<br>4                                                   |
| II. THEO                                                                      | RY OF OPERATION                                                                                                                                                                                                         |                                                          |
| 2-1.<br>2-2.<br>2-3.<br>2-4.<br>2-5.<br>2-6.<br>2-7.<br>2-8.                  | Support Logic                                                                                                                                                                                                           | 7<br>7<br>8<br>9<br>10<br>12<br>16<br>17                 |
| III. USE                                                                      | ER INFORMATION                                                                                                                                                                                                          |                                                          |
| 3-1.<br>3-2.<br>3-3.<br>3-4.<br>3-5.<br>3-6.<br>3-7.<br>3-8.<br>3-9.<br>3-10. | Hardware Set-Up Cable Connections Relay Contact Protection and Suppression Opto-Isolator Input Connections Opto-Isolator Outputs Software Initialization Applications Software Hardware Applications Applications Ideas | 27<br>27<br>27<br>29<br>34<br>40<br>43<br>47<br>50<br>52 |
| IV. TROU                                                                      | JBLESHOOTING                                                                                                                                                                                                            |                                                          |
| 4-1.<br>4-2.<br>4-3.<br>4-4.<br>4-5.                                          | Preliminary Check                                                                                                                                                                                                       | 59<br>59<br>51<br>55<br>68                               |
| V. ASSE                                                                       | MBLY                                                                                                                                                                                                                    |                                                          |
| 5-1.<br>5-2.<br>5-3.<br>5-4.                                                  | Visual Inspection                                                                                                                                                                                                       | 73<br>75<br>76<br>77                                     |

## TABLE OF CONTENTS (continued)

## V. ASSEMBLY (continued)

| 5-5.                                    | Capacitor Installation Instructions .  | _   |      | _        | _   | .2 | 1     |    | _ |   |     | 78  |
|-----------------------------------------|----------------------------------------|-----|------|----------|-----|----|-------|----|---|---|-----|-----|
| 5-6.                                    | Diode Installation Instructions        |     |      |          |     |    |       |    |   |   |     |     |
| 5-7.                                    | Transistor Installation Instructions   | •   | •    | •        | •   | •  | •     | •  | • | • | ٠   | 79  |
|                                         | IC Installation Instructions           |     |      |          |     |    |       |    |   |   |     |     |
| (C) | IC Socket & IC Installation            | •   | •    | •        | •   | •  | •     | •  | • | • | •   | 84  |
| 5-10                                    | Opto-Isolator Socket and Opto-Isolator | ٠,  | 'nc  | •<br>+ = | •   | •  | •     | 'n | • | • | •   | 8/  |
| 5-10.                                   | Resistor Installation                  |     | .113 | La       | 1 1 | au | . 1 U | 11 | • | • | •   | 06  |
| 5-11                                    | Suppressor Capacitor Installation      | •   | •    | •        | •   | •  | •     | •  | • | • | •   | 00  |
|                                         |                                        |     |      |          |     |    |       |    |   |   |     |     |
| 5-13.<br>5-1 <i>1</i>                   | Capacitor Installation                 | •   | •    | •        | •   | •  | •     | •  | • | • | •   | 98  |
| 5-14.<br>E 1E                           | Transistor Installation                |     | •    | •        | •   | •  | •     | ٠  | • | • | •   | 90  |
| 0-10.<br>E 16                           | Diode Installation                     | •   | •    | •        | •   | •  | •     | ٠  | ٠ | ٠ | ٠   | 90  |
| 0-10.                                   | Voltage Regulator Installation         | •   | •    | •        | •   | •  | •     | ٠  | • | • | •   | 92  |
| 5-1/.                                   | Switch Installation                    | •   | •    | •        | •   | •  | •     | ٠  | • | ٠ | •   | 94  |
| 5-18.                                   | Ferrite Bead Installation              | •   | •    | •        | •   | •  | •     | •  | • | • |     | 94  |
| 5-19.                                   | Relay Installation                     | •   | •    |          | •   | •  | ٠     | •  | • | • | •   | 96  |
| 5-20.                                   | Male Connector Installation            | •   | •    |          | •   | •  | •     | •  | • |   | •   | 98  |
| 5-21.                                   | Female Connector Installation          |     | •    |          |     |    | •     | •  | ě | • |     | 98  |
| 5-22.                                   | Optional Jumper Connections            |     |      |          |     |    | •     |    |   | • | • 1 | 100 |
| 5-23.                                   | Board Installation                     |     |      |          |     |    |       |    |   |   | •   | 101 |
| 5-24.                                   | Installation of 100-Pin Edge Connector | ٠ 0 | nt   | 0        |     |    |       |    |   |   |     |     |
|                                         | Expander Card                          |     | •    |          |     |    |       |    |   |   |     | 101 |
| 5-25.                                   | Installation of Threaded Standoffs Ont | :0  | 68   | ОЬ       | M   | аi | n     |    | - | • | •   |     |
|                                         | Board                                  |     |      |          |     |    |       | 20 |   |   |     | 102 |
| 5-26.                                   | 680b-PCI Final Installation            | •   | •    | •        | •   |    | •     | •  | • | • | •   | 102 |
| 5-27                                    | Installation of More Than One Board .  | •   | •    | •        | •   | •  | •     | •  | • | • | •   | 103 |
| 5-28                                    | Cable Assembly                         | •   | •    | •        | •   | •  | ٠     | •  | • | • | •   | 104 |
| 5-20                                    | Cable Assembly Installation            | •   | •    | •        | •   | •  | •     | ٠  | • | • | •   | 105 |
| 5-20                                    | "Dum In! Decedure                      | •   | ٠    | •        | •   | ٠  | •     | •  | • | ٠ | •   | 100 |
| J-3U.                                   | "Burn-In" Procedure                    | ٠   | •    | •        | ٠   | ٠  | ٠     | •  | ٠ | ٠ | ٠   | 10/ |
| ן סטבאיר                                | NTV A (Double 13-1)                    |     |      |          |     |    |       |    |   |   |     |     |
| ALL CIAN                                | DIX A (Parts List)                     |     |      |          |     |    |       |    |   |   |     | A-0 |

#### LIST OF TABLES

| Section      | <u>on</u>                                   | Page     |
|--------------|---------------------------------------------|----------|
| 2-A.<br>2-B. | Signal Direction and Bus Signals            | 7<br>8   |
| 2-C.         | Read/Write, Data Bus, Enable, Reset and IRQ | 15       |
| 3-A.         | Cable Connections                           | 28       |
| 3-B.         | Active and Inactive LED Currents            | 37<br>39 |
| 3-0.         | Internal Register Addressing                | 44       |
| 3-E.I        | Control Line Options                        | 45       |
| 3-E.2        | Control Line Options                        | 45<br>46 |
| 3-E.4        | Control Line Options                        | 46       |
| 3-F.         | Address Selection                           | 47       |
| 4-A.         | Power Supply Voltage Check                  | 60       |
| 4-B.         | Address Decoding Circuit and Reset Check    | 62       |
| 4-C.         | Relay Output Check                          | 67       |
| 4-D.         | Opto-Isolator Check                         | 69       |

### LIST OF ILLUSTRATIONS

| Section                                                                                                     | <u>on</u>                                                                                                                                                                                                                                                                                                                                                                                                                                               | Page                                                                  |
|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 2-1.<br>2-2.<br>2-3.<br>2-4.<br>2-5.<br>2-6.<br>2-7.<br>2-8.                                                | 680b-PCI Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                  | 13<br>17<br>18<br>19                                                  |
|                                                                                                             | General Relay Connections                                                                                                                                                                                                                                                                                                                                                                                                                               | 29<br>30                                                              |
| 3-2c.<br>3-3.<br>3-4.<br>3-5.<br>3-6.<br>3-7.<br>3-8.<br>3-10a<br>3-10b<br>3-10c<br>3-11.<br>3-12.<br>3-13. | (Capacitor and Diode Circuit) Relay Contact Protection for AC Inductive Loads Relay Contact Life Opto-Isolator General Connections Input Voltage Adaptor Circuit Pulse Stretching Capacitor LED Current Formula STD TTL Interface R Bleed Circuit External Output Connections External Output Connections External Output Connections External Output Connections Solar Collector and Sensor Solar Sensor Diagram Sensor Connections General Sun Sensor | 33<br>34<br>35<br>37<br>38<br>39<br>42<br>43<br>43<br>55<br>55        |
| 5-2.<br>5-3.<br>5-4.<br>5-5.<br>5-6.<br>5-7.<br>5-8.<br>5-10.<br>5-11.<br>5-12.<br>5-13.                    | Resistor Installation Suppressor Capacitor and Capacitor Installation Transistor and Diode Installation Voltage Regulator Orientation Voltage Regulator Installation Switch Orientation Switch and Ferrite Bead Installation Relay Installation Male and Female Connector Installation Optional Jumper Connections Installation of 100-Pin Edge Connector Onto Expander Card Installation of Threaded Standoffs Onto 680b                               | 74<br>85<br>87<br>89<br>91<br>92<br>93<br>95<br>95<br>97<br>99<br>100 |
| 5-15.<br>5-16.                                                                                              | Installation of More Than One Board                                                                                                                                                                                                                                                                                                                                                                                                                     | 104                                                                   |

## LIST OF ILLUSTRATIONS (continued)

| 5-17. Cable Assembly Insertion                                     | • • | • • | 106<br>106 |
|--------------------------------------------------------------------|-----|-----|------------|
| LIST OF PROGRAMS                                                   |     |     |            |
| Section                                                            |     |     | Page       |
| 3-I. Machine Language Initialization                               |     |     | 48<br>49   |
| 3-III. Output (to turn on a specific bit without affecting others) | •   |     | 49         |
| affecting others)                                                  | •   |     | 50<br>50   |
| 4-I. Relay Output Test Program                                     |     |     | 65         |

|  |  |  |   | £ |  |
|--|--|--|---|---|--|
|  |  |  |   |   |  |
|  |  |  | · |   |  |
|  |  |  |   |   |  |
|  |  |  |   |   |  |
|  |  |  |   |   |  |
|  |  |  |   |   |  |
|  |  |  |   |   |  |
|  |  |  |   |   |  |
|  |  |  |   |   |  |
|  |  |  |   |   |  |
|  |  |  |   |   |  |
|  |  |  | , |   |  |
|  |  |  |   |   |  |

680b PCI SECTION I INTRODUCTION

#### 1-1. SCOPE AND ARRANGEMENT

The 680b-Process Control Interface Board documentation is divided into five major sections:

- I. Introduction
- II. Theory of Operation
- III. User Information
- IV. Troubleshooting
- V. Assembly

Section I contains the scope and arrangement of the manual and a brief description of the board and its capabilities.

Section II contains the information needed to understand the operation of the board at a technical level. It covers the logic circuits, the input and output devices (optical isolators and relays, respectively) and the input and output functions of the board.

Section III contains the general information necessary to set up and initialize the board from both hardware and software stand-points. Two detailed applications and several software programs are included along with a list of various uses.

Section IV contains general troubleshooting information and various tables to aid in locating and correcting most malfunctions that may be encountered.

Section V contains the step-by-step instructions needed to assemble the 680b-PCI board, including detailed diagrams and silk-screens.

#### 1-2. DESCRIPTION

The 680b-Process Control Interface board allows interfacing with the real world of relays, switches, motors, fans, contacters, alarms, solenoids, heaters, etc.

The output section of the board consists of eight SPST relays, each capable of switching 120 VAC at 1 amp. The input section consists of eight opto-isolators which can be configured by the user to accept a wide range of voltages. The 680b-PCI contains four more opto-isolated signal lines which are configured as two pairs of handshake lines; one pair associated with the input section and one with the output section. Each pair consists of one input line and one output line, both optically isolated. All of the lines are completely isolated and balanced for use in environments with high levels of electrical noise.

680b PCI SECTION II THEORY OF OPERATION

#### 2-1. GENERAL CONTENTS

Section II contains technical data to aid in understanding the 680b-PCI's circuit operation. Contained in this section is information on schematic referencing, including a chart showing signal and bus line designations; information on logic circuits containing a chart with truth tables and a description of each logic circuit and its Boolean Algebra equivalent; a circuit description section explaining support logic; and a description of the board's input and output circuits.

#### 2-2. SCHEMATIC REFERENCING

A detailed schematic of the 680b-PCI (Figure 2-7) is provided to aid in determining signal direction. Table 2-A shows how signal direction is indicated on signal lines and how to interpret the signal bus designations.

Table 2-A. Signal Direction and Bus Signals



#### 2-3. LOGIC CIRCUITS

The Logic Circuits shown in the 680b-PCI illustrations are presented in Table 2-B. This table contains the functional name, symbolic representation and a brief description of each logic circuit.

The active state of the inputs and outputs of the logic circuit is graphically displayed by the presence or absence of small circles. A small circle at an <u>input</u> to a logic circuit indicates the input is an active LOW; i.e. a LOW will enable the input. A small circle at the <u>output</u> of a logic circuit indicates the output is an active LOW; i.e. the output is LOW in the actuated state. Conversely, the absence of a small circle indicates that the input or output is active HIGH.

Table 2-8 Logic Circuits

| Name                   | Norma I  | Equivalent        | Description                                                                                                                                                                      |
|------------------------|----------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Inverter or<br>Buffer  | a—b      | ab<br>a=          | An inverter is a gate whose output is the inverse of its input.                                                                                                                  |
| NANO gate              | a        | ay<br>by<br>y=a+b | The NAND gate gives a LOW output when all of its inputs are HIGH. As the truth table will show, it is the equivalent of an OR gate with all of its inputs inverted.    A   b   y |
| NOR gate  1=HIGH 0=LOW | ay y=a+b | a                 | The NOR gate gives a LOW output when any of its inputs are HIGH. It is equivalent to an AND gate with all of its inputs inverted.    a   b   y                                   |



The 6820 utilizes four addresses. (Refer to Table 2-C, Register Selection.) The first address, or base address, selects Control/Status Register A. The second address (base address + 1) selects the Data Direction Register or the Data Channel Registers\* themselves. The Control/Status Register determines which of these registers will be used. The next address (base address + 2) selects Control/Status Register B, and the last address (base address + 3) selects Data Direction Register B or Data Channel Register B.

The only timing signal going into the 6820 is the ENABLE (E pulse). The Ø2 (phase two clock) line is tied directly to the ENABLE signal. All data is transferred from one register to the other when the ENABLE signal is valid.

#### 2-6. Support Logic

#### A. Addressing

The 680b-PCI board contains 64 possible locations that may be selected in increments of four. Refer to the addressing logic diagram, Figure 2-3. The address lines enter the board from the bus through an edge connector (shown by two interlocking arrows). The next (solid) arrow on the line indicates signal direction on the board.

\*The Data Channel Register used for inputs is shown on the 6820 PIA Block Diagram as the Peripheral Interface (A or B). The Data Channel Register used for outputs is shown as the Output Data Channel Register. The Peripheral Interface is regarded as a Data Channel Register only during inputs, and the Output Data Channel Register is regarded as a Data Channel Register during outputs.



Refer to the schematic, Figure 2-7. Address lines Al5 through Al2 enter the board in a HIGH logic state and are tied directly to input pins 2 (zone A8), 1, 4 and 3 (zone A7) of NAND gate V. The next four address lines (All through A8) enter the board in a LOW logic state. Each is inverted at IC S, input pins 13, 11 (zone A7), 3 and 5 (zone A6), respectively, producing a HIGH logic signal at output pins 12, 10, 4 and 6.

After entering NAND gate V (zone A7), all eight signals produce a LOW output at pin 8, thus tying a LOW signal at input pin 12 of IC N (zone B5).

The Valid Memory Address (VMA) line comes onto the board from the 680b in a HIGH logic state. It goes to IC U (zone A6) and is inverted at output pin 2. The inverted signal goes to IC R (zone A6) and is inverted again at output pin 2. This signal enters input pin 1 of NAND gate P (zone B5).

Address selection of the board is accomplished by Switch 1 (SW1). All four address lines (A4, A5, A6 and A7) operate in the same manner. They are inverted and brought to four separate address switches. Because these lines are identical in operation, only one line (A7) is described here.

A7 comes onto the board from bus line 9 and enters inverter U at input pin 9 (zone A6). The signal is inverted at output pin 8 of IC U and is tied to the  $\overline{A7}$  pole of SW1 (zone B6). The signal is also tied to inverter R (zone B6) at input pin 13 which brings it back to its original polarity at pin 12. The output at pin 12 is then sent to the A7 pole of SW1 (zone B6), thus making both the address line and its inversion available at SW1.

Address lines A3 and A2 are inverted HIGH at inverters U (output pin 4, zone A5) and R (output pin 4, zone A5). These HIGH signals go directly to input pins 4, 3 (which is tied to pin 4) and 2 of NAND gate P (zone B5).

CHIP SELECT ZERO (CSØ) occurs only when all of the inputs to ICs V (zone A7) and P (zone B5) are HIGH, thus producing LOW signals at IC N (zone B5), input pins 12 and 11. These two LOW inputs at IC N produce a HIGH output at pin 13. This means that the address lines (A7 through A4) selected at SW1 must be HIGH at the bus. If any inverted address lines ( $\overline{A7}$  through  $\overline{A4}$ ) have been selected at SW1, they must be LOW at the bus so that after inversion they will appear HIGH at all eight inputs of IC P (zone B5). For example, to strap the board at beginning location F010,  $\overline{A7}$ ,  $\overline{A6}$ ,  $\overline{A5}$  and A4 should be selected at SW1.

Address lines AØ and Al also come in from the bus. AØ is inverted at output pin 12 of IC T (zone A4) and goes to Register Select Ø (RSØ, pin 36 of the 6820), where it selects between the Control/Status Register (when AØ is LOW and RSØ is HIGH) and the Data Channel Register or the Data Direction Registers (when AØ is HIGH and RSØ is LOW). This is in keeping with the Altair $^{\text{TM}}$  standard of even order addresses for control/status and odd order addresses for data. Al is inverted at output pin 2 of IC T (zone A4) and again at output pin 4 of IC T (zone A4) and goes to RS1 (pin 35 of the 6820) where it selects either Section A (when Al and RS1 are LOW) or Section B (when Al and RS1 are HIGH). Section A, the input channel, reads from the opto-isolators; Section B, the output channel, controls the relays.

Table 2-C

| READ         | /WRITE, | DATA BU | IS, ENABI | LE, RESET | and IRQ |     |
|--------------|---------|---------|-----------|-----------|---------|-----|
| Base Address | AØ      |         | C/S       | Section   | RSØ     |     |
| BA + 1       | AØ      | AT      | D-DDR     | Α         | RSØ     | RS1 |
| BA + 2       | ĀØ      |         | C/S       | Section   | RSØ     |     |
| BA + 3       | AØ      | Al      | D-DDR     | В         | RSØ     | RS1 |

A1=RS1

AO=RSØ

#### B. READ/WRITE, DATA BUS, ENABLE, RESET and IRQ

The READ/WRITE line comes off the bus at line 5 and is inverted at pin 8 of IC T (zone A4). It is inverted again at pin 10 of IC T (zone A4) and tied to pin 21 of the 6820 (zone B4). The R/W line controls the direction of data flow on the bidirectional data lines. In the Read mode data is received on the data bus from the optoisolators. In the Write mode data is transmitted from the data bus into Section B in order to operate the relays.

The Ø2 (phase two clock, 500 KHz) line is tied directly to the ENABLE (E) signal of the 6820 (pin 25, zone B5). The E pulse is the only timing signal supplied to the 6820. All of the 6820's internal signals are clocked by the leading and trailing edge of the E pulse.

 $\overline{\text{IRQ}}$  (pins 37 and 28 of the 6820) is also tied directly to the bus at line 96 (zone A3).

The RESET line ( $\overline{\text{RST}}$ , pin 34 of the 6820, zone B6) is an active LOW signal and is activated when the system is turned on. When power is first applied, transistor Q12 (zone B7) is turned on. Q12 holds the RESET line LOW until C4 can obtain enough charge to turn on transistor Q11, which turns Q12 off. This ends the RESET operation by pulling the RESET line HIGH.

## 2-7. Relay Outputs

Refer to Figure 2-4. The line labelled "FROM 6820" is a B Section output line (PBØ through PB7) which drives the base of a switching (or driving) transistor through a limiting resistor. When this transistor conducts, the current is allowed to flow through the relay coil, thus energizing the relay. The diode and resistor (in series across the coil) act as a suppression circuit for the inductive transient that is generated when the transistor is turned off and the coil is deenergized.

Increased relay contact life and lower electrical noise are two of the benefits of relay suppression. Because the suppression scheme is different for each type of load and power supply, this suppression should be supplied by the user. Various methods of suppression are covered in detail in Section III, Paragraph 3-4.



Figure 2-4. Relay Outputs

#### 2-8. Opto-Isolators

Refer to Figure 2-5. An opto-isolator consists of an LED (or other light source) optically coupled to a photo-transistor (or other detecting device). The purpose of the opto-isolator is to maintain a high degree of electrical isolation between input and output while transmitting data. While this function can be carried out with other devices (such as relays, isolation transformers or blocking capacitors), the opto-isolator can be used with high switching speed, low cost and easy interfacing with other semi-conductor circuitry. The opto-isolators used here are the LED/photo transistor type. The operation of the circuit is as follows:

#### A. Inputs

The input to the LED is a network consisting of a diode, a resistor and a capacitor. LEDs are very sensitive to damage by reverse biasing. The diode provides protection against this type of damage. The resistor is used to limit current through the LED, and the capacitor (in conjunction with the diode) acts as a debouncing circuit. When current flows through the LED, the transistor conducts. When the photo transistor is conducting, the junction of the collector of the transistor, the pullup resistor and the line labelled "TO 6820" is essentially grounded, producing a logic LOW. When the transistor

is not conducting, the pullup resistor pulls the junction HIGH, producing a logic HIGH signal. (Further details on input network selection are given in Section III, Paragraph 3-5.) Handshake lines CAI and CBI are identical in operation to the other opto-isolated inputs.



Figure 2-5. Opto-Isolator Inputs.

## B. Outputs

There are two opto-isolated outputs (CA2 and CB2) that are also handshake lines. Refer to Figure 2-6. The line labelled "FROM 6820" is an output line that goes through two inverters so that both the inverted and non-inverted signals are available at the jumper, thus allowing selection of either HIGH or LOW active signals. These are applied to the base of a transistor through a current limiting resistor. When the transistor is conducting, it carries current through the LED in series with a current limiting resistor. When the LED conducts, it emits light that falls on the photo transistor. This produces a conducting output to the two handshake lines going out to the connector, CA2 and CB2.

These lines can be configured in two ways. If a resistor is connected from the collector line to a positive voltage and if the emitter line is grounded, the collector line then becomes a signal line. Thus, when the LED and the photo-transistor are conducting, a logic LOW is produced.

When neither the LED nor the photo-transistor are conducting, a logic HIGH is produced. If the collector is connected to a positive voltage and a resistor is connected between the emitter and ground, the emitter lead then becomes an output that produces a HIGH logic signal when the transistor is conducting or a LOW logic signal when it is not conducting.



Figure 2-6. Opto-Isolator Outputs.

|   |  |  | £ |
|---|--|--|---|
|   |  |  |   |
|   |  |  |   |
|   |  |  |   |
|   |  |  |   |
|   |  |  |   |
|   |  |  |   |
|   |  |  |   |
|   |  |  |   |
| - |  |  |   |

#### 2-4. CIRCUITRY

Paragraphs 2-5 through 2-8 describe the circuitry of the 680b-PCI board. Included in this section is an overall block diagram (Figure 2-1) and several smaller diagrams detailing individual circuit areas. Schematic zone references are also provided for use with these diagrams.



Figure 2-1. 680b-PCI Block Diagram

#### 2-5. 6820 PIA

Refer to Figure 2-2. The 6820 Peripheral Interface Adapter (PIA) contains all the circuitry necessary to implement and control the eight incoming data lines (PAØ-PA7) from the opto-isolators, the eight outgoing data lines (PBØ-PB7) which control the relays and the two sets of bidirectional handshake lines. Handshake lines CA1 and CA2 are used with Section A, and lines CB1 and CB2 are used with Section B. The lines connecting the 6820 to the rest of the system consist of eight bidirectional data lines (DØ-D7), one interrupt request line ( $\overline{IRQ}$ ), lines to do chip select (CSØ, CS1 and  $\overline{CS2}$ ) and register select (RS1 and RSØ) within the chip, lines to control read and write states (R/W), a line to enable the chip (E) and a line to reset the chip (RST).

The 6820 has a large number of software controllable functions. For instance, the PA and PB lines can be enabled as either inputs or outputs by software, and many of the functions of the control lines can be changed or controlled through software. The configuration of the peripheral interface (how the data lines are set up with their inputs or outputs) is under the control of the Data Direction Register. In the initialization process, it is necessary to do an output to the Data Direction Register in order to tell the PIA which lines to set up as inputs and which to set up as outputs. The relationship of control lines CAl and CA2 to the interrupt request line ( $\overline{IRQ}$ ) is controlled by Control/Status Register A. The relationship of control lines CB1 and CB2 to  $\overline{IRQ}$  is controlled by Control/Status Register B.





Figure 2-8. Power Supply Schematic

|   | •   |  |  |
|---|-----|--|--|
|   |     |  |  |
| i | re- |  |  |
|   |     |  |  |
|   |     |  |  |
|   |     |  |  |
|   |     |  |  |
|   |     |  |  |
|   |     |  |  |
|   |     |  |  |
|   |     |  |  |
|   |     |  |  |

680b PCI SECTION III USER INFORMATION

#### 3-1. INTRODUCTION

Section III is designed to help the user set up and initialize the 680b-Process Control Interface board for his own individual needs. Contained in this section are: information and charts on hardware set-up procedures, relay contact life, opto-isolator inputs and outputs, software initialization, applications software including sample programs and several suggested applications.

#### 3-2. HARDWARE SET-UP

The first step in the hardware set-up procedure is to determine the number of relays needed, the amount of current each relay must conduct, the amount of voltage each relay must carry, and the manner in which the on-board relays will connect to the external circuitry.

When an amount of current and voltage has been determined, check the Relay Life Chart (Figure 3-3, page 33) to make sure that particular combination will yield an acceptable relay life. For example, 120 VAC at 1 amp resistive (power factor = 1) yields a life of approximately 500,000 operations. If the resulting life of the chosen combination is unacceptable, the relay on the board may be used to drive a contacter or a larger relay.

#### 3-3. Cable Connections

When connecting the voltage and current to the board to be switched, the connections should be made (25-pin DB to Pl) according to Table 3-A. Use #24 (or larger) wire with insulation sufficient to withstand the anticipated maximum voltage that will be encountered. The wire must also be able to withstand any abrasion, oil or weather exposure that may be expected during normal use.

#### CAUTION

When hazardous voltages and currents are to be used, be sure to check the local electrical codes for your area. All lines having such voltages should be fused.

Table 3-A. Cable Connections

|     | P2 to 25-pi            | n DB                   |     | P1 to 25-pi            | n DB                                  |
|-----|------------------------|------------------------|-----|------------------------|---------------------------------------|
| PAO | 6<br>5                 | 7+<br>6-               | PBO | 2                      | 2 Gray<br>1. Black                    |
| PA1 | 1<br>2                 | 2+<br>3-               | PB1 | 4 3                    | 4 Violet<br>3 Black                   |
| PA2 | 7<br>8                 | 8+<br>9-               | PB2 | 6<br>5                 | 6 Blue<br>5 Black                     |
| PA3 | 9<br>10                | 10+<br>11-             | PB3 | 8<br>7                 | 8 Green<br>7 Black                    |
| PA4 | 11<br>12               | 12+<br>13 <b>-</b>     | PB4 | 10<br>9                | 10 Yellow<br>9 Black                  |
| PA5 | 24<br>23               | 14+<br>15-             | PB5 | 13<br>12               | 13 Orange<br>12 Black                 |
| PA6 | 16<br>15               | 22+<br>23 <b>-</b>     | PB6 | 15<br>14               | 15 Red<br>14 Black                    |
| PA7 | 18<br>17               | 20+<br>21-             | PB7 | 17<br>16               | 17 Brown<br>16 Black                  |
| CA1 | 14<br>. 13             | 24+<br>25-             | CB1 | 21<br>20               | 21 Gray (Anode)<br>20 Black (Cathode) |
| CA2 | 22 (Coll)<br>21 (Emit) | 16 (Coll)<br>17 (Emit) | CB2 | 19 (Coll)<br>18 (Emit) | 19 White (Coll)<br>18 Black (Emit)    |

Note: Pin 11 of the P1 connector should be keyed.

Figure 3-1 illustrates the general connection for the relay section of the board.



Figure 3-1. General Relay Connections

# 3-4. Relay Contact Protection and Suppression

There are two important advantages to relay protection. First, relay life can be doubled, or tripled in some cases, by protecting the relays from arcing when the contacts open and close. During normal use, unprotected relays may become pitted because of this arcing. Second, electromagnetic and radio frequency interference that can cause erratic circuit performance can be reduced through arc suppression.

Protection networks and their interconnections should be assembled in a suitable chassis. (Note: Network assembly can be made within the chassis of an existing piece of equipment.) The protection networks should be located as close to the relays as possible in order to minimize the inductive effects of long lines.

A resistor and a capacitor used in series across the contacts is one means of protection for the contacts used in DC circuits. Refer to Figure 3-2a. Component values should be selected to suppress arcing, but they should not affect load performance. The best way to select these values is through empirical testing. The capacitance should be large enough for worst-case conditions and the resistance large enough to limit capacitor charge/discharge. If the resistance is too small, the contacts will weld shut; but if the resistance is too large, the purpose of the capacitor may be defeated. The formula shown below provides a nominal starting value.

C=I<sup>2</sup>/10, where: C=Capacitance in microfarads I=Current in amps



Figure 3-2-a. Relay Contact Protection for DC Loads (Resistor and Capacitor Circuit)

The protection circuit shown in Figure 3-2b is another method used with DC loads. When separation occurs, it gives a near-zero voltage drop across the contacts (even on highly inductive loads). The values of the capacitor and the diode are selected so that at the instant of separation, the peak voltage to which the capacitor charges will not cause breakdown of the diode, the contact gap or the capacitor itself.



Figure 3-2-b. Relay Contact Protection for DC Loads (Capacitor and Diode Circuit)

In AC loads, after contact separation, an alternating current arc is extinguished when current passes through zero. Therefore, contact protection for AC loads (particularly resistive loads) is not as critical as for DC loads. An arc can last no longer than 8.3 milliseconds on a 60 Hz line since the current reversal occurs 120 times per second. Thus, the higher the frequency, the shorter the duration of the arc.

Figure 3-2c illustrates a contact protection circuit for an AC inductive load. This network allows the arc to extinguish naturally by making an inductive load appear resistive to the contacts.



Figure 3-2c. Relay Contact Protection for AC Inductive Loads

Figure 3-3 shows the expected life of relay contacts vs. load current for various voltages and power factors.



Figure 3-3. Relay Contact Life

## 3-5. Opto-Isolator Input Connections

Connecting the opto-isolator inputs is fairly simple. The main considerations are:

- a) the amount of voltage applied to the inputs
- b) the length of switching time and propagation delays of the opto-isolators
- c) how to transmit the signals to the board

A simplified general connection scheme is shown in Figure 3-4.



Figure 3-4. Opto-Isolator General Connections

Use the following calculations to determine the active and non-active ranges of the forward current in the LED ( $I_{\rm LED}$ ). Refer to Figure 3-5.

The Process Control Interface board contains pads to provide a circuit which adapts the inputs to a wide range of voltages and pulse widths. A diagram of this circuit is shown in Figure 3-5. A description of the Altair-supplied circuit configuration is given on page 38.



Figure 3-5. Input Voltage Adaptor Circuit

#### For CAl and CBl:

Input leakage is 2.5 microamps (max). Since this amount is negligible, the input current to the 6820 ( $I_{IN}$ ) is virtually 0. Therefore, the current through the pullup resistor ( $I_{PULLUP}$ ) is equal to  $I_{C}$ , where  $I_{C}$  is the collector current in the photo transistor of the opto-isolator. Input high voltage ( $V_{IH}$ ) is 2.0 volts (min) which makes the voltage across the  $R_{PULLUP}$  equal to  $V_{CC}$  (+5v) -  $V_{IH}$  (+2.0) = 3 volts.

$$I_{PULLUP}$$
 (max) =  $I_{C}$  (max) =  $\frac{3 \text{ volts}}{2.2 \text{K ohms}} (R_{PULLUP}) = 1.36 \text{ milliamps} (max)$ 

With current transfer ratio (CTR) = 35%,  $I_{LED}$  = 3.90 milliamps (max). Therefore, the maximum input current through the LED ( $I_{LED}$ ) allowable for a logic HIGH at the CAl or CB1 input to the 6820 is 3.9 milliamps.

Input low voltage ( $V_{IL}$ ) is 0.8v (max). Therefore, the minimum voltage across the  $R_{PULLUP} = V_{CC} - V_{IL} = 5.0 - 0.8 = 4.2v$ .

$$I_{\text{PULLUP}} \text{ (min)} = I_{\text{C}} \text{ (min)} = \frac{4.2 \text{v}}{2.2 \text{K ohm}} = 1.91 \text{ milliamps (min)}$$
With CTP = 35% I = 5.45 milliamps (min)

With CTR = 35%,  $I_{LED}$  = 5.45 milliamps (min)

Thus, for a logic LOW at the CA1 or CB1 input to the 6820, the minimum input current through the LED ( $I_{\rm LED}$ ) is 5.45 milliamps.

For inputs PAØ-PA7:

Input HIGH current  $(I_{IH}) = -100 \text{ microamps (min)}$ 

Input LOW current  $(I_{II}) = -1.6 \text{ milliamps } (\text{max})$ 

Input HIGH voltage  $(V_{IH}) = 2.0$  (min)

Input LOW voltage  $(V_{IL}) = 0.8 \text{ (max)}$ 

For a logic HIGH at the 6820:

IPULLUP 
$$(max) = \frac{V_{cc} - V_{IH}}{R_{PULLUP}} = 1.36 \text{ milliamps } (max)$$

$$I_{C} = I_{PULLUP} - I_{IH} = 1.36 - (-.1) = 1.46 \text{ milliamps (max)}$$
 $I_{LED} \text{ (max)} = I_{C}/\text{CTR} = \frac{1.46}{35} = 4.17 \text{ milliamps (max)}$ 

For a logic LOW at the 6820:

$$I_{PULLUP} \text{ (min)} = \frac{V_{cc} - V_{IL}}{R_{PULLUP}} = \frac{5.0 - 0.8}{2.2 \text{K ohms}} = 1.91 \text{ milliamps (min)}$$

$$I_{C} = I_{PULLUP} - I_{IL} = 1.91 - (-1.6) = 3.51 \text{ milliamps (min)}$$

$$I_{LED} \text{ (min)} = I_{C}/\text{CTR} = \frac{3.51}{.35} = 10.03 \text{ milliamps (min)}$$

The active and inactive LED currents are shown in Table 3-B.

Table 3-8
Active and Inactive LED Currents

|                                 | For                 | For CA1, CB1 |      |        | For PAØ-PA7 |      |  |
|---------------------------------|---------------------|--------------|------|--------|-------------|------|--|
| All in mA                       | Min.                | Nominal      | Max. | Min.   | Nominal     | Max. |  |
| I <sub>LED</sub> for input LOW  | 5.45                | 10           | 100  | 10.03  | 15          | 10   |  |
| I <sub>LED</sub> for input HIGH | -0.1 <sub>µ</sub> A | - 0          | 3.90 | -0.1µA | . 0         | 4.1  |  |

When the input voltage to the network ( $V_{\rm IN}$ ) is a pulse less than 20 microseconds, the switching time of the opto-isolator may be too slow to react to it. To add flexibility to the inputs so that short pulses can be detected, pads are provided to form a pulse stretching capacitor (C) as shown in Figure 3-6.



Figure 3-6. Pulse Stretching Capacitor

With a short pulse condition, the values of  $R_{LIMIT}$  and C for the user's own pulse height, width and shape can best be determined by empirical testing and by the capacitive drive capability of the input signal. The capacitor will be charged to the maximum input voltage  $(V_{IN})$  less the forward voltage of the diode  $(V_{D})$ , which is approximately 0.7 volts). When the input voltage returns LOW, use the formula shown in Figure 3-7 to find the LED current.

$$I_{LED} = \frac{Vc - 1.3}{R}$$
 e (-t/RC) t=time in seconds Vc=Initial Cap. Voltage R=R limit C=Capacitor Size e=2.71828

Figure 3-7. LED Current Formula

Because the LED in the opto-isolator has a maximum reverse current of 0.1 microamps or 100 nanoamps, the diode should be chosen for LOW reverse current leakage ( $I_p$ ).

The opto-isolator inputs supplied are set up in an STD TTL interface as shown in Figure 3-8.



Figure 3-8. STD TTL Interface

In this form, the output of the TTL gates will sink approximately 15 milliamps in the LOW state and approximately 5-10 microamps in the HIGH state. Each of these currents is well within the limits shown in Table 3-B.

Table 3-C identifies the names of the individual components in each circuit shown as the general case in Figure 3-9. The two optically isolated outputs (ICAA and ICR) coupled to CA2 and CB2, respectively, are configured as follows.



Figure 3-9. R<sub>bleed</sub> Circuit:

Table 3-C

|        | Opto-Isolator Output Configurations |        |     |                |                 |                 |                    |                  |
|--------|-------------------------------------|--------|-----|----------------|-----------------|-----------------|--------------------|------------------|
| Signal | Jum                                 | oer Pa | ıds |                | С               | ompor           | ients              |                  |
|        | Jl                                  | J2     | J3  | R <sub>B</sub> | R,              | R <sub>V</sub>  | R <sub>b1eed</sub> | $R_{\mathbf{G}}$ |
| CA2    | JA                                  | JC     | JB  | _              | R <sub>43</sub> | R <sub>41</sub> |                    | R <sub>42</sub>  |
| CB2    | JD                                  | JF     | JE  | R <sub>1</sub> | R <sub>2</sub>  |                 | R <sub>3</sub>     | R <sub>6</sub>   |

By connecting a jumper from J1 to J2 or J3, the user can select the operation that will cause the photo transistor in the opto-isolator to conduct when CA2 or CB2 is active (HIGH or LOW). If J1 is tied to J2, either control lines CA2 or CB2 will be active LOW; if J1 is tied to J3, either CA2 or CB2 will be active HIGH.

When a logic HIGH appears at the base of the drive transistor through  $R_{\rm B}$ , approximately 36 milliamps flow through the LED. Thus, with a CTR of 35%, the photo transistor can conduct approximately 12.6 milliamps in this HIGH state. The maximum voltage which should be applied to the photo transistor (BV $_{\rm CEO}$ ) is 20v, collector to emitter.

The user should be sure not to exceed the maximum dissipation limits of the opto-isolator which is a total of 200 milliwatts (LED + photo transistor). When the LED is conducting 36 milliamps, it is dissipating approximately 47 milliwatts. Therefore, dissipation in the transistor should be limited to about 150 milliwatts (max).

# 3-6. Opto-Isolator Outputs

The speed with which an opto-isolator responds to a signal (bandwidth) depends almost entirely on the sensor. For example, switching time is a function of the transistor base storage time and the output-circuit time constant. For better sensitivity, these parameters are traded off. The larger the collector base junction, the more sensitive the photo transistor. This results in longer storage time and slower switching time.

One problem often encountered when applying opto-isolators is minimizing switching time while using practical values of load resistance. (Time is directly proportional to  $R_L$  and  $C_{ob}$ , where  $R_L$  = Load Resistance and  $C_{ob}$  = Open Circuit Base Capacitance.) In most photo transistors, relatively long time constants occur in the output circuit because the typical value of  $C_{ob}$  is approximately 25 pico-farads. This time will be proportional to  $\beta$  where  $\beta$  is the photo transistor's current gain. For example, for a 500 ohm load a photo transistor with a typical minimum  $\beta$  value of 100 and a  $C_{ob}$  of 25 picofarads yields a time constant of (500) (25 x 10 - 12) (100) = 1.25 microseconds. Switching time is 5 time constants of 6.25 microseconds.

This corresponds to a bandwidth of only 130 KHz. When using load resistance values greater than 1K ohm, signals of no more than 500 KHz are executable with conventional opto-isolators.

The solution to the problem of long time constants is to provide an external path for removal of the stored charge. This can be accomplished by adding a base-to-emitter bleed resistor (Rbleed in Figure 3-9) that will reduce both sensitivity and Current Transfer Ratio (CTR) and will decrease the photo transistor's switching time. The limiting condition is zero ohms of bleed resistance. This shorts the base to emitter of the photo transistor, thus converting the device to a photo diode. It is at this point that the highest possible speed and the lowest sensitivity occur.

A resistor is not supplied for R bleed because current switching ability associated with infinite resistance is desirable and switching speed is adequate for most applications. If higher speed is needed, it can be achieved by experimenting with various values for R bleed. However, this will reduce the CTR considerably, and provisions in the external circuitry may have to be made to compensate for the lower switched current in the photo transistor.

Pads are provided for  $R_V$  and  $R_G$  (see Figure 3-9) which may be used to implement signals referenced to the computer's  $V_{\rm CC}$  and GND. It is advisable to use these pads only where short cable runs are used and where isolation is unimportant. Generally, the supply and ground for the signals should be implemented in an external isolated chassis. Several examples of external output connections are shown below in Figures 3-10a through 3-10d.



Figure 3-10a. External Output Connections



Figure 3-10b. External Output Connections



Figure 3-10c.
External Output Connections



Figure 3-10d.
External Output Connections

## 3-7. SOFTWARE INITIALIZATION

Before the Process Control Interface board can be utilized, the 6820 PIA's Data Direction Registers and Control/Status Registers must be initialized. Refer to the Internal Register Addressing Diagram, Table 3-D. The two Data Direction Registers tell the PIA whether to set up its lines as inputs or outputs. The two Control/Status Registers control the functions of the CA1, CB1, CA2 and CB2 signal lines.

Table 3-D. Internal Register Addressing

| A   | ddress | Lines | 3  | Control Red | ister Bit | Register Selected                   |
|-----|--------|-------|----|-------------|-----------|-------------------------------------|
| RS0 | AO     | RS1   | Αī | CRA-2       | CRB-2     |                                     |
| 1   | 0      | 0     | 0  | Х           | Х         | Control/Status Register (Section A) |
| 0   | 1      | 0     | 0  | . 0         | X         | Data Direction Register (Section A) |
| 0   | 1      | 0     | 0  | 1           | Х         | Data Channel Register (Section A)   |
| 1   | 0      | 1.    | 1  | X           | X         | Control/Status Register (Section B) |
| . 0 | 1      | 1     | 1  | Χ           | 0         | Data Direction Register (Section B) |
| 0   | 1      | 1     | 1  | Х           | 1         | Data Channel Register (Section B)   |

The Control/Status Registers also determine whether to write to the Data Register or the Data Direction Register. When writing to the Data Direction Register, it is necessary to set Bit 2 of the Control/Status Register to 0. The A Section Data Direction Register is enabled by writing 0's into the base address ("A" Control/Status Register). The B Section Data Direction Register is enabled by writing zeros into the base address + 2 ("B" Control/Status Register).

Refer to Table 3-D. With Bit 2 of the Control/Status Registers set at 0, the next time the user writes to the Data Channels (base address + 1 and base address + 3), he would be writing into the Data Direction Registers. Section A is connected to the opto-isolator inputs and Section B is connected to the Relays (outputs).

Therefore, to initialize Section A as an input section, 0's should be written into the Data Direction Register (at base address + 1). To initialize Section B as an output section, 1's should be written into the Data Direction Register (at base address + 3). (See example initializations in the Software Application Section, Paragraph 3-8.)

When the Data Direction Registers of Sections A and B have been initialized, the Control/Status Registers may be set up for their final operating form. Bit 2 of the Control/Status Registers must be set at 1. This will move the addressing from the Data Direction Registers to the Data Channel Registers.

Refer to Tables 3-E.1 through 3-E.4 for information on the various options of the control lines and their interaction with the Interrupt Request line, the Status Bit and the Control/Status Register.

Table 3-E.1. Control Line Options

| Bit #            | 7              | 6              | 5 4 3       | 2               | 1   | 0       |
|------------------|----------------|----------------|-------------|-----------------|-----|---------|
| C/S<br>Section A | IRQA 1<br>flag | IRQA 2<br>flag | CA2 Control | DDR-A<br>Access | CAT | Control |
| C/S<br>Section B | IRQB 1<br>flag | IRQB 1<br>flag | CB2 Control | DDR-B<br>Access | CB1 | Control |

Table 3-E.2. Control Line Options

| C/S Bit 1  | C/S Bit 2                                                                               | CAI or CBI                     | Intr. flag<br>C/S Bit 7 | MPU IRQ                              |  |  |  |
|------------|-----------------------------------------------------------------------------------------|--------------------------------|-------------------------|--------------------------------------|--|--|--|
| 0          | 0                                                                                       | <b>†</b> active                | Set HIGH                | disabled                             |  |  |  |
| 0          | 1                                                                                       | † active                       | Set HIGH                | Goes LOW when C/S bit 7 goes HIGH    |  |  |  |
| 1          | 0                                                                                       | 1 active                       | Set HIGH                | Disabled                             |  |  |  |
| 1          | 1                                                                                       | <b>↓</b> active                | Set HIGH                | Goes LOW when C/S bit<br>2 goes HIGH |  |  |  |
|            | = from HIGH to LOW signal transition 1=Logic HIGH = 1 = 1 = 1 = 1 = 1 = 1 = 1 = 1 = 1 = |                                |                         |                                      |  |  |  |
| Section A: |                                                                                         | (Int. flag) is<br>el Register. | Reset (LOW)             | by a read of A Section               |  |  |  |
| Section B: | <b>1</b> 0000 0000 0000 0000 0000 0000 0000 0                                           | (Int. flag) is<br>al Register. | Reset (LOW)             | by a read of B Section               |  |  |  |

Table 3-E.3. Control Line Options

| CB2:    |         |          |                            |                     |
|---------|---------|----------|----------------------------|---------------------|
| C/S     | C/S     | c/s      |                            |                     |
| Bit 5   | Bit 4   | Bit 3    | Cleared                    | <u>Set</u>          |
| - 1     | 0       | 0        | Low on ↓of first E pulse   | HIGH when Int. flag |
|         |         |          | after write of B Data      | (C/S bit 7) is SET  |
|         | ¥       |          | Channel Register after C/S |                     |
|         | · ·     |          | bit 7 is reset by a read   |                     |
|         | ·       |          | of B Data Channel Register |                     |
| 1       | 0       | 1        | LOW on of first E pulse    | HIGH on ↓ of next E |
|         |         |          | after a write of B Section | pulse               |
| ,       |         | (4)      | Data Channel Register      |                     |
| 1       | 1       | 0        | Always LOW when bit 3 LOW  |                     |
| 1       | 1       | 1        |                            | Always HIGH when    |
|         |         |          |                            | bit 3 is HIGH       |
| CA2 and | C32 dif | fer slig | htly in function.          |                     |

Table 3-E.4. Control Line Options

| For CA       | 2:           |              |                                                                  |                                                                     |
|--------------|--------------|--------------|------------------------------------------------------------------|---------------------------------------------------------------------|
| C/S<br>Bit 5 | C/S<br>Bit 4 | C/S<br>Bit 3 | •                                                                |                                                                     |
| 1            | 0            | 0            | LOW on of E pulse after read of "A" Data Channel Register        | HIGH when Int. flag<br>(C/S bit 7) is set                           |
| 1            | 0            | 1            | LOW on vof E pulse after<br>read of "A" Data Channel<br>Register | HIGH on of first E  pulse which occurs  while device is  deselected |
|              | 1            | 0            | Same as C32                                                      |                                                                     |
| 1            | 1            | 1            |                                                                  | Same as CB2                                                         |

#### 3-8. APPLICATIONS SOFTWARE

Note: Throughout the Applications Software section, the 680b-PCI board is assumed to be addressed at base address location F010 (hexadecimal). For further addressing, see the Address Selection chart, Table 3-F.

Base address = F010 (hex)-Opto-Isolator Input Control/Status

Base address + 1 = F011 (hex)-Opto-Isolator in Data and Data Direction

Register

Base address + 2 = F012 (hex)-Relay Control/Status

Base address + 3 = F013 (hex)-Relay Control Data and Data Direction Register

Table 3-F. Address Selection

|         | SW1             |      |      |      |  |  |  |  |
|---------|-----------------|------|------|------|--|--|--|--|
|         | Switch Position |      |      |      |  |  |  |  |
| Address | 1               | 2    | 3    | 4    |  |  |  |  |
| F010-13 | down            | up   | up   | up   |  |  |  |  |
| F020-23 | up              | down | up   | up   |  |  |  |  |
| F030-33 | down            | down | up   | up   |  |  |  |  |
| F040-43 | up              | up   | down | up   |  |  |  |  |
| F050-53 | down            | up   | down | up   |  |  |  |  |
| F060-63 | up              | down | down | ир   |  |  |  |  |
| F070-73 | down            | down | down | up   |  |  |  |  |
| F080-83 | up              | ир   | ир   | down |  |  |  |  |
| F090-93 | down            | up   | up   | down |  |  |  |  |
| FOAO-A3 | up              | down | up   | down |  |  |  |  |
| F0B0-B3 | down            | down | ир   | down |  |  |  |  |
| FOCO-C3 | ир              | up   | down | down |  |  |  |  |
| FODO-D3 | down            | up   | down | down |  |  |  |  |
| FOEO-E3 | up              | down | down | down |  |  |  |  |
| F0F0-F3 | down            | down | down | down |  |  |  |  |

Instructions: SWI contains four separate switches that are labelled on the package. Table 3-F shows the proper setting for each switch to obtain the desired address location.

Up=switch is positioned closest to the back panel
Down=switch is positioned away from the back panel

The following programs are sample initialization programs for the 680b-PCI in Machine Language. The Index mode of addressing is used.

Program 3-I. Machine Language Initialization

| <b></b> _ |     | Program 3-1. M            | achine Language Initialization                                                 |
|-----------|-----|---------------------------|--------------------------------------------------------------------------------|
| Address   | Hex | Mnemonic                  | Description                                                                    |
| 0000      | CE  | LDX                       | Set address F010                                                               |
| 0001      | F0  | FO }                      | in the Index Register                                                          |
| 0002      | 10  | 10                        |                                                                                |
| 0003      | 4F  | CLRA                      | Set all zeros in Accumulator A                                                 |
| 0004      | A7  | STA A                     | Zero Control/Status Register location                                          |
| 0005      | 00  | address                   | F010 of Section A (making bit 2=0, giving address to Data Direction Register). |
| 0006      | A7  | STA A                     | Set all O's in Data Direction Register at location FOll,                       |
| 0007      | 01  | Address )                 | making PA lines inputs                                                         |
| 0008 .    | A7  | STA A                     | Zero Control/Status Register Location F012 of Section B. (Making Bit 2=0,      |
| 0009      | 02  | address)                  | accessing Data Direction Register of Section B).                               |
| 000A      | 43  | COM A                     | Set all ones in Accumulator                                                    |
| 000B      | A7  | STA A                     | Write ones in Data Direction Register of Section B (location F013)             |
| 000C      | 03  | address                   | Make PB lines outputs                                                          |
| 0000      | 86  | LDA A                     | Set bit pattern in Accumulator A                                               |
| 000E      | 24  | bit pattern }<br>00100100 |                                                                                |
| 000F      | A7  | STA A                     | Store Bit Pattern in C/S Register A,<br>Section A                              |
| 0010      | 00  | Address                   | Location F010                                                                  |
| 0011      | A7  | STA A                     | Store Bit Pattern in C/S                                                       |
| 0012      | 02  | Address                   | of Section B, location F012                                                    |

Refer to Tables 3-E.1 through 3-E.4. The control lines in the preceding program are set up as follows:

CAl and CBl = active LOW transition, IRQ disabled

- CA2 = HIGH when CA1 is active, goes LOW on LOW transition of E pulse after a read of the "A" Data Channel Register.
- CB2 = Set HIGH when Interrupt flag bit 7 of the B Section C/S

  Register is set (Bit 7 is set HIGH when CB1 is active).

  After bit 7 is reset by a read of the "B" Data Channel

  Register, CB2 goes LOW on HIGH transition of E pulse after
  a write of the "B" Data Channel Register.

Several examples of input/output software are listed in the following programs. These programs are used to input data through the opto-isolators and to output data to control the relays. The Index mode of addressing is used.

Program 3-II. Input

| Address | Contents | Mnemonic             | <u>Description</u>                 |
|---------|----------|----------------------|------------------------------------|
| N       | A6       | LDA A                | Entering the contents of the opto- |
| N+1     | 01       | address              | isolator inputs into Accumulator A |
| N+2     | 84       | AND A                | Logical AND Accumulator A with     |
| N+3     | XX       | data                 | immediate data (Mask for bits of   |
| N+4     | 27 or    | BEQ                  | interest) Conditional jump or .    |
| N+4     | 26       | BNE                  | subroutine call                    |
| N+5 ,   | XX       | *Relative<br>Address |                                    |

Program 3-III. Output (to turn on a specific bit without affecting others)

| Address | Contents | Mnemonics | Description                           |
|---------|----------|-----------|---------------------------------------|
| N       | 86       | LDA A     | Read the output Register for exist-   |
| N+1     | 03       | address   | ing condition                         |
| N+2     | 8A       | ORI       | or Accumulator A with bits of data to |
| N+3     | XX       | data      | turn on (to turn on bit 0, data would |
|         |          |           | be 01)                                |
| N+4     | A7       | STA A     | output the new                        |
| N+5     | 03       | address   | control word                          |

Program 3-IV. Output (to turn off a specific relay without affecting
others)

| Address | Contents | Mnemonics | Description                         |
|---------|----------|-----------|-------------------------------------|
| N       | A6       | LDA A     | Read existing output Register       |
| N+1     | 03       | address.  |                                     |
| N+2     | 84       | AND A     | And with complement of bits to be   |
| N+3     | data     |           | turned off (to turn off bit 0, data |
| N+4     | A7       |           | is FE) Output new control           |
| N+5     | 03       | ,         | word                                |

Program 3-V. (When you know the state you want the relays in, the output is simple)

| Address | Contents | Mnemonics | Description                      |
|---------|----------|-----------|----------------------------------|
| N       | 86       | LDA A     | Load on and off bit pattern into |
| N+1     | ХХ       | data      | Accumulator A                    |
| N+2     | A7       | STA A     | output to relay control          |
| N+3     | 03       | address   | channel channel                  |

## 3-9. HARDWARE APPLICATIONS

The 680b-PCI board can be used in almost any instance in which the computer must control large amounts of power. The relays can directly control up to 120 watts, and with external contacters and solenoids added, the amount of power that can be controlled is essentially unlimited. Contained in the following paragraphs are a list of possible applications and detailed descriptions of two specific applications.

#### NOTE

Before actually beginning a project, it may be necessary to review the Hardware Set-Up procedure, paragraphs 3-2 through 3-6.

## 3-10. Applications Ideas

The applications listed below are just a few of the many areas in which the 680b-PCI may be utilized. Hopefully, these applications will stimulate new ideas; and any interesting concepts developed by users will be welcomed in the MITS Technical Publications Department. Original and imaginative ideas will be published in <u>Computer Notes</u> or as an "Application Note."

#### 1. Household:

#### Input

- a. thermostats
- b. alarm sensors
- c. clock
- d. manual switches, remote control transducers
- 2. Ham Radio:

#### Input

- a. signal strength comparator
- b. end of tape sensor
- 3. Test Control:

#### Input

- a. thermostats
- b. remote logic input
- c. comparators
- 4. Agriculture:

#### Input

- a. flow meters
- b. pressure sensors
- c. automatic material weighing
- d. position switches
- e. thermostats
- 5. Chemical Process Control:

#### Input

- a. ph meters
- b. thermostats
- c. viscosity testers
- d. flow meters

#### Output

- e. heater/cooler
- f. alarms
- g. coffee
- h. stereo

#### Output

- c. antenna rotater
- d. recording equipment
- e. power switch for transmitters

#### Output

- d. heaters/coolers
- e. power supplies
- f. load switching

#### Output

- f. pumps
- g. solenoid valves
- h. conveyor motors
- i. hopper control
- j. distribution control

#### Output

- e. agitator motors
- f. pumps
- g. valves (solenoid)
- h. hopper control
- i. heaters

## 6. Industrial Process Control:

#### Input

- a. strain gauges
- b. limit switches
- c. pressure transducer
- d. thermostats
- e. position sensor
- f. miscellaneous tester outputs

## Output

- g. tool motor power
- h. tool position motors
- i. valves (solenoid)
- j. heaters
- k. rejector solenoid
- 1. solenoid operated stampers

# 3-11. Specific Application Descriptions

The following paragraphs describe two specific applications (lawn sprinkler control and solar tracking) in detail.

## A. Lawn Sprinkler Control

There are several factors to be considered with this application. Naturally, the most important is the amount of moisture in the ground. Moisture can be measured by installing a humidistat in the lawn. Another consideration is the amount of water absorption compared to the level of evaporation. This data will help determine the most effective time to do the watering. A measurement of wind speed may be used as a simple parameter for this purpose. An elementary "go/no-go" device can be set up which will inhibit watering if wind speed exceeds a set limit.

Temperature and relative humidity also have an effect on evaporation. These two parameters may be sensed directly. However, in any given 24-hour period, optimum temperature and humidity usually occur at night. With this in mind, a photo cell may be implemented to tell the computer whether it is day or night.

When the lawn is too dry to wait for optimum watering conditions, a more complex humidistat or a second humidistat with a different setting may be installed to signal this condition.

If it is necessary to water different areas of the lawn separately, additional humidistats and solenoid valves may be installed in each area.

If your city charges premium water prices during heavy usage hours, an input from a clock can tell the computer when the lower rates are in effect.

If there is an irrigation system as well as a normal water system in your area, a float switch may be installed in the irrigation ditch. This will enable the computer to sense the presence of water. The irrigation water can then be pumped from the ditch to water the lawn.

#### B. Solar Tracking

In recent years the use of solar tracking mechanisms has become well-recognized for such uses as solar boilers for heating, solar boilers (fed to small turbines) for electrical generation, solar cooking ovens and many scientific uses.

Several questions to consider when designing a solar tracker control system are:

- 1) How will the tracker know if it is on target?
- 2) If it is not on target, how will it know which way to go?
- 3) How will it know how far to go?
- 4) Will it search endlessly at night, or will it track the moon?

  One means of resolving these problems is to construct a solar

  collector and solar sensor in a common chassis with parallel center

  focal axes, as shown in Figure 3-11.



Figure 3-11. Solar Collector and Sensor

Refer to Figure 3-12. The sensor is aligned so that it can detect an offset in rotation. Thus, when the sun is not on the sensor's focal axis, light will fall on one of the photo transistors. The geometry of the sensor can be adjusted for the degree of tracking accuracy desired. Two sensors are required; one for the elevation axis and one for the azimuth. Infrared type photo transistors should be used since they are the most discrimating, i.e. they will not track the moon, clouds, etc.



Figure 3-12. Solar Sensor Diagram

The circuit shown in Figure 3-13 can be used to connect the sensors to the 680b-PCI. Four such circuits should be used to provide the four inputs to the board (above, below, right and left). All are LOW active at the PIA. The software should scan the inputs periodically and adjust the position until all the signals are extinguished. The adjustment may use four relay outputs; two for the elevation motor (up, down) and two for the azimuth motor (right, left).



A general sun sensor which measures the amount of sunlight is another possible input. This sensor enables the computer to sense whether or not there is sufficient light to track. The sensor can also be used to signal the computer during damaging weather conditions (wind, hail, etc., since the sky is usually dark). In this case, the computer will cause the elevation motor to turn the collector face down. The sensor should be placed where it can sense the sun at any time of day.



Figure 3-14. General Sun Sensor

680b PCI SECTION IV TROUBLESHOOTING

## 4-1. INTRODUCTION

Section IV is designed to aid the user in pinpointing trouble areas and correcting any problems that may be encountered with the 680b-Process Control Interface board. Contained in this section are: a preliminary check to make sure the board is properly assembled, a power supply check (Table 4-A), an Address Decoding Circuit and RESET check (Table 4-B), a Relay Output check (Table 4-C) along with a test program, and an Opto-Isolator check (Table 4-D).

These troubleshooting procedures are intended only as a guide. They contain basic instructions that should help in locating and correcting most malfunctions. However, if the problem(s) encountered cannot be rectified, send the board to the MITS Repair Department or your local Altair dealer.

Before beginning these troubleshooting procedures, it will be helpful to have a clear understanding of the board's operation; refer to the Theory of Operation section, paragraphs 2-3 through 2-8.

## 4-2. PRELIMINARY CHECK

The first step in troubleshooting is to carefully examine the board for solder shorts, open lands, or misplaced components. Each 680b-PCI board is carefully assembled and tested at the MITS factory, and problems of this kind should not occur. However, to avoid long hours of troubleshooting, a preliminary check should always be made since improper handling can cause broken leads, lost parts or foreign articles to be lodged on the board.

# 4-3. POWER SUPPLY VOLTAGE CHECK

The next step in troubleshooting is the power supply voltage check. A defective power supply can cause problems on every part of the board. Refer to Table 4-A for proper voltages. If the voltages check out but the board is still inoperative, double check your program. If the program is correct, proceed to Table 4-B. If only one or two inputs or outputs appear to be defective, refer to the Relay Test Program on page 65 and Table 4-C for outputs and to Table 4-D for inputs.

Table 4-A Power Supply Voltage Check

| Step | Instructions                    | If Correct                        | If Incorrect                             |
|------|---------------------------------|-----------------------------------|------------------------------------------|
| -    | Check the output pin (far right | It should read +5v. Proceed to    | If +5v is not read, proceed to Step 2.   |
|      | pin) of the Voltage Regulator.  | Step 3.                           |                                          |
| 7    | Check the input pin (far left   | It should read +9v unreg. If so,  | Possible problem on the 680b Main Board. |
|      | pin) of the Voltage Regulator.  | replace the Voltage Regulator.    | Refer to the 680b Manual, Section II,    |
|      |                                 |                                   | page 7.                                  |
| m    | Check the Vcc pins on each of   | If correct, proceed to Table 4-B. | If incorrect, check the Vcc line for     |
|      | the ICs (pin 14 of the 14-pin   |                                   | opens and correct as necessary.          |
|      | ICs) for proper voltages.       |                                   |                                          |

# 4-4. ADDRESS DECODING AND RESET CHECK

The 680b-PCI board must have a unique address. When this address is on the bus, the board must be able to distinguish it from any other. If this distinction is not made, problems will occur. Table 4-B will aid in locating and correcting these problems.

· Table 4-B

Address Decoding Circuit and RESET Check

|                   |                                                               | Maricas pecoatul culcult and prati culcul                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                    |
|-------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Note:             | This check should be made while the 680b is in the Halt mode. | 1b is in the Halt mode. VMA (at pin 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | VMA (at pin 1 of IC N) must be tied HIGH with clip |
|                   | leads.                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                    |
| Step              | Instructions                                                  | If Correct                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | If Incorrect                                       |
| _                 | Check pin 34 of IC W.                                         | It should be HIGH. If correct,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Check the collector of Qll. It should              |
| ············      |                                                               | proceed to Step 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | be LOW. If LOW, replace Q12. If HIGH,              |
|                   |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (1) is probably defective and should be            |
|                   |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | replaced. Proceed to Step 2.                       |
| 7                 | Assuming the board is addressed                               | It should be IIIGH. If correct,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Check pins 12 and 11 of NOR gate N. If             |
|                   | at FOIO (SW) switches are posi-                               | proceed to Step 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | they are LOW, replace IC N. If pin 12              |
|                   | tioned as follows: A7, A6, A5                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | is HIGH, proceed to Step 3. If pin 11              |
|                   | and A4), and the address switches                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                    |
|                   | are positioned accordingly.                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3                                                  |
|                   | check the CSØ line (pin 22 of                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                    |
|                   | IC W).                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                    |
| က                 | Check the Input pins of IC V.                                 | All the input pins of IC V must                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Address lines Al5 through Al2 are tied             |
| <del>) 's ,</del> |                                                               | be HIGH to produce the destred LOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | to pins 2, 1, 4 and 3, respectively. If            |
| ·                 |                                                               | at output pin 8. If all input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | one pin is LOW, the problem may be in the          |
|                   |                                                               | pins are HIGH, replace IC V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | bus. Address lines All through AB are              |
|                   |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | tied to input pins 12, 11, 5 and 6, res-           |
|                   |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | pectively, through inverter S. If one of           |
|                   |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | these input pins is LOW, the problem may           |
| <del> </del>      |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | be a defective S inverter or a corres-             |
|                   |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ponding address line on the bus.                   |
|                   |                                                               | The state of the s |                                                    |

Table 4-B, continued.

| If Incorrect | If pin 1 of IC P is LOW, one of the inverters is defective or VMA was not tied HIGH. If one or more of pins 12, 11, 5 or 6 are LOW, check the position of SWI. If the board is addressed at FOIO, address line A7 on the bus is LOW. Pin 8 of IC U should be HIGH (if not, replace IC U). The operation of A6 and A5 is the same as A7. Since SWI is selected for FOIO and is positioned in the A4 side of the switch, pin 6 of IC P should be HIGH. If it is LOW, check pin 6 of IC U. If it is LOW, replace IC R. If pin 6 is HIGH, IC U is probably defective and should be replaced. | •                                                                                                                                                                                                                                                                                                                                |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| If Correct   | If the address is selected properly, all the inputs of IC P should be HIGH. If all the inputs are HIGH and the output is HIGH also, IC P should be replaced.                                                                                                                                                                                                                                                                                                                                                                                                                             | Both pius should be HIGH. Proceed to Step 6.  Pin 35 should be HIGH when the Al switch is in the up position, and LOW when Al is in the down position.  If correct, proceed to Step 7.  Pin 36 should be LOW when the AP switch is in the up position, and HIGH when AP is in the down position.  If correct, proceed to Step 8. |
| Instructions | Check the input pins of IC P.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Check pins 4 and 2 of IC P.  While toggling address switch Al, check pin 35 of the 6820.  While toggling address switch AØ, check pin 36 of the 6820.                                                                                                                                                                            |
| Step         | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2 6                                                                                                                                                                                                                                                                                                                              |

Table 4-B, continued.

| Step | Instructions                        | · If Correct                                                                              | If Incorrect                      |
|------|-------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------|
| æ    | While actuating the DEPOSIT switch, | the DEPOSIT switch, A LOW going pulse approximately 2.5 If there is no pulse, IC T may be | If there is no pulse, IC T may be |
|      | check pin 21 of the 6820.           | msec. wide should be produced. If   defective and should be replaced.                     | defective and should be replaced. |
|      |                                     | so, proceed to Table 4-C.                                                                 |                                   |

### 4-5. RELAY OUTPUT CHECK

To test the relay outputs, enter the following program using the System Monitor's M and N command. The A Section Data lines of the 6820 are used as inputs; the B Section Data lines are used as outputs. The program will energize the relays. When the relays close, a click will be heard, followed by a short pause and another click when the relays open. Also, an ohmmeter should be tied across each relay contact on the P2 connector. The meter will deflect as the contacts open and close. If the meter fails to deflect, proceed to Table 4-C.

| open and Cit              |                                        |           |
|---------------------------|----------------------------------------|-----------|
|                           | Program 4-I. Relay Output Test Program |           |
| . <u>M 0000 CE</u>        |                                        |           |
| . <u>N</u> 0001 <u>F0</u> | Set address F010 in Index Register     |           |
| . <u>N</u> 0002 <u>10</u> |                                        |           |
| . <u>N</u> 0003 <u>4F</u> | Clear Accumulator A                    |           |
| . <u>N</u> 0004 <u>A7</u> | Access DDR of                          |           |
| . <u>N</u> 0005 <u>00</u> | Section A                              |           |
| . <u>N</u> 0006 <u>A7</u> | Store all zeros                        |           |
| . <u>N</u> 0007 <u>01</u> | in Section A DDR, Section A = input    |           |
| . <u>N</u> 0008 <u>A7</u> |                                        |           |
| <u>.и</u> 0009 <u>02</u>  | Access DDR of Section B                |           |
| . <u>N</u> 000A <u>43</u> | Complement ACC.A                       | *         |
| . <u>N</u> 000B <u>A7</u> | Store all ones in B Section            |           |
| .N 000C 03                | for outputs                            |           |
| .N 000D 86                |                                        |           |
| .N 000E 04                | Access Data Channel                    |           |
| . <u>N</u> 000F <u>A7</u> | Register of Section B                  |           |
| . <u>N</u> 0010 <u>02</u> |                                        |           |
| . <u>N</u> 0011 <u>4F</u> | Clear ACC.A                            |           |
| . <u>N</u> 0012 <u>43</u> | Compt. ACC.A                           |           |
| .N 0013 <u>B7</u>         | Store All                              |           |
| . <u>N</u> 0014 <u>F0</u> | ones at output channel                 |           |
| . <u>N</u> 0015 <u>13</u> | of Section B (energize relays)         |           |
| .N 0016 8D                | Branch to Subroutine                   |           |
| - <u>N</u> 0017 <u>09</u> | at location 0021                       |           |
| . <u>N</u> 0018 <u>4F</u> | Store all zeros at                     |           |
| . <u>N</u> 0019 <u>B7</u> | output channel of Section B            |           |
| . <u>N</u> 001A <u>F0</u> | to deenergize (co                      | ontinued) |

### Program 4-I, continued.

```
.N 001B 13 Relays
.N 001C 8D Branch to Subroutine
.N 001D 03 at location 0021
.N 001E 7E JMP to
.N 001F 00 location
.N 0020 11 0011
.N 0021 FE
.N 0022 FF
.N 0023 FF
.N 0024 09
.N 0025 26 Subroutine
.N 0026 FD for time
.N 0027 39 delay
```

Table 4-C

Relay Output Check

If correct, the PIA may be defec-If the contacts did not cause the ohmmeter to deflect, proceed with the following table while continuing to run the If correct, proceed to Step 2. tive and should be replaced. If Incorrect +2v should be seen. If the reading If correct, the relay may be defectransistor is on (relay energized). tive or a bad connection may exist. A signal from approximately 0v to when the transistor is off (relay should measure approximately +9v probably defective and should be The collector of the transistor de-energized) and 0v when the is correct, the transistor is If Correct replaced. associated with the inoperative relay. Check the collector of the transistor Check the base of the transistor. Instructions program. Note: Step

# 4-6. 6820 INPUT CHECK

To test the 6820's input lines and control lines, refer to Table 4-D.

Table 4-D Opto-Isolator Check

|          |                                       | Upto-1solator check                 |                                      |
|----------|---------------------------------------|-------------------------------------|--------------------------------------|
| Step     | Instructions                          | If Correct                          | If Incorrect                         |
| _        | Tie the cathode pin of the diode      | Signal is normally HIGH until       | The opto-isolator is probably        |
|          | to ground of the defective data       | Vcc is applied at the input         | defective and should be replaced.    |
|          | line. While tying the connector       | resistor. It will then go LOW.      | If the problem still exists,         |
|          | side of the associated resistor       |                                     | proceed to Step 2.                   |
|          | (R23-R30) of the input line to 45v,   |                                     | •                                    |
|          | check pin 5 of the opto-isolator.     |                                     |                                      |
|          | (This is assuming that R23-R30 are    | •                                   |                                      |
|          | 180 ohm 1/2M resistors, and the       |                                     |                                      |
|          | signal applied is Vcc.)               |                                     |                                      |
| 2        | Check pin 1 of the opto-isolator      | It should read approximately +2v.   | If +5v is read, the line associated  |
|          | while tying the connector side of     |                                     | with the diode is probably defective |
|          | the input resistor to +5v.            |                                     |                                      |
| 3        | Since the CAl-CBl control lines are   |                                     |                                      |
|          | identical to the PA data input lines. |                                     |                                      |
|          | use steps 1 and 2 (above) to check    |                                     |                                      |
|          | both lines with their associated      |                                     |                                      |
|          | components.                           |                                     |                                      |
| 4        | If there is a suspected problem       | CA2 and its associated components   | If the signal is HIGH, the photo     |
|          | with the CA2 or CB2 control lines,    | are used in this troubleshooting    | transistor is not conducting. Pro-   |
| accept 1 | check the jumper for active HIGH or   | step. This same step also applies   | ceed to Step 5.                      |
|          | LOW signals. If R41 and R5 are used,  | to CB2. If R41 is jumpered for an   |                                      |
|          | the collector of the associated opto- | active HIGH signal (JA tied to JB), |                                      |
|          | isolator transistor is the signal     | the signal at pin 22 of connector   |                                      |
|          | line (pin 5). If R42 and R6 are       | P2 should be LOW.                   |                                      |
|          |                                       |                                     |                                      |

ţ.

Table 4-D, continued.

| Step | Instructions                                                                                                                                                        | If Correct                                                                                                                      | If Incorrect                                                |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
|      | used instead of R41 and R5, the signal line is the emitter of the opto-isolators (pin 4). The pin 3 or pin 9 of IC X HIGH, depending on which control is defective. |                                                                                                                                 |                                                             |
| လ    | Check pin 2 of the IL-74(L).                                                                                                                                        | It should read approximately +3.8v. If the reading is correct, the opto- isolator is probably defective and should be replaced. | If the reading is incorrect, proceed to Step 6.             |
| 9    | Check the base of Q10.                                                                                                                                              | It should read approximately Ov. If the reading is correct, 010 is probably defective and should be replaced.                   | Proceed to Step 7.                                          |
| 7    | Check pin 8 of IC X.                                                                                                                                                | If LOW, the 6820 CA2 control line is not operating properly and the 6820 should be replaced.                                    | If pin 9 is HiGH, IC X is defective and should be replaced. |

680b PCI SECTION V ASSEMBLY

### 5-1. INTRODUCTION

Section V contains complete step-by-step instructions for component installation and mounting of the 680b-PCI board. Two organizational aids are provided throughout the instructions: 1) Boxed off parts identification lists to check off each component as it is installed and 2) reproductions of the board's silkscreen showing previously installed components, components being installed and components yet to be installed (see Figure 5-1).

Before beginning the assembly procedure, carefully read the enclosed "MITS Kits Assembly Hints" booklet. It contains helpful suggestions and several important warnings. Failure to heed these warnings could cause you to void your warranty.

Check the contents of your kit against the parts list (Appendix A) to make sure you have all the required parts. As you construct the board, read each step carefully and follow the instructions in the order in which they are presented. Always complete each step before going on to the next.



Figure 5-1. Typical Silkscreen

### 5-2. VISUAL INSPECTION

It is recommended that a visual inspection of the PC Board(s) in your kit be made before beginning the assembly procedures.

Look for etching "bridges" or etching "opens" in the printed circuit lands, as shown in the drawings below:



This could also appear as a "hairline" cut.

A thorough visual inspection will eliminate one possibility for errors, should the board not operate properly after it is assembled. Troubleshooting efforts may then be concentrated elsewhere.

## 5-3. COMPONENT INSTALLATION INSTRUCTIONS

Pages 77 through 83 describe the proper procedures for installing various types of components in your kit.

Read these instructions over very carefully and refer back to them whenever necessary. Failure to properly install components may cause permanent damage to the component or the rest of the unit; it will definitely void your warranty.

More specific instructions, or procedures of a less general nature, will be included within the assembly text itself.

Under no circumstances should you proceed with an assembly step without fully understanding the procedures involved. A little patience at this stage will save a great deal of time and potential "headaches" later.

### 5-4. Resistor Installation

Resistors have four (or possibly five) color-coded bands as represented in the chart below. The fourth band is gold or silver and indicates the tolerance. NOTE: In assembling a MITS kit, you need only be concerned with the three bands of color to the one side of the gold or silver (tolerance) band. These three bands denote the resistor's value in ohms. The first two bands correspond to the first two digits of the resistor's value and the third band represents a multiplier.

For example: a resistor with red, violet, yellow and silver bands has a value of 270,000 ohms and a tolerance of 10%. By looking at the chart below, you see that red is 2 and violet 7. By multiplying 27 by the yellow multiplier band (10,000), you find you have a 270,000 ohm (270K) resistor. The silver band denotes the 10% tolerance. Use this process to choose the correct resistor called for in the manual.

| 2ND BAND<br>VIOLET 4TH BA |     |
|---------------------------|-----|
| IST BAND                  | • • |
|                           |     |
| ✓ 3RD BAND<br>YELLOW      |     |

| P      | ESISTOR COLO | OR CODES     |
|--------|--------------|--------------|
|        | BANDS        | 3rd BAND     |
| COLOR  | 1&2          | (Multiplier) |
|        |              |              |
| Black  | 0            | 1            |
| Brown  | 1            | 10,          |
| Red    | 2            | 102          |
| Orange | 3            | 10,          |
| Yellow | 4            | 105          |
| Green  | 5            | 106          |
| Blue   | 6            | 107          |
| Violet | 7            | 10,          |
| Gray   | 8            | 100          |
| White  | 9            | 10           |
|        | <u> </u>     | J            |

Use the following procedure to install the resistors onto the boards. Make sure the colored bands on each resistor match the colors called for in the list of Resistor Values and Color Codes given in the assembly instructions.

- Using needle-nose pliers, bend the leads of the resistor at right angles to match their respective holes on the PC board.
- Install the resistor into the correct holes on the silk-screened side of the PC board.
- Holding the resistor in place with one hand, turn the board over and bend the two leads slightly outward.
- 4. Solder the leads to the foil pattern on the back side of the board; then clip off any excess lead lengths.

#### A. Electrolytic Capacitors

Polarity must be noted on electrolytic capacitors before they are installed.

The electrolytic capacitors contained in your kit may have one or possibly two of three types of polarity markings. To determine the correct orientation, look for the following.



One type will have plus (+) signs on the positive end; another will have a band or a groove around the positive side in addition to the plus signs. The third type will have an arrow on it; in the tip of the arrow there will be a negative (-) sign. The capacitor must be oriented so the arrow points to the negative side.

Install the electrolytic capacitors using the following procedure. Make sure you have the correct capacitor value before installing each one.

- Bend the two leads of the capacitor at right angles to conform to their respective holes on the board. Insert the capacitor into the holes on the silk-screened side of the board, aligning the positive side with the "+" signs printed on the board.
- Holding the capacitor in place, turn the board over and bend the two leads slightly outward. Solder the leads to the foil (bottom) side of the board and, clip off any excess lead lengths.

B. Epoxy Dipped Tantalum, Epoxy
Dipped Ceramic, and Ceramic Disk
Capacitors

Polarity must be noted on epoxy dipped tantalum capacitors before they are installed.

There are two types of epoxy dipped tantalum capacitors contained in you your kit. The first type is blue on the positive side. The second type is marked with "+" signs on the positive side. Both types of epoxy dipped tantalum capacitors are shown in the drawings below.



The epoxy dipped ceramic capacitors and the ceramic disk capacitors are non-polarized.

These two types of capacitors are shown in the drawings below.



Epoxy Dipped Ceramic Capacitor



Ceramic Disk Capacitor

Install these 4 types of capacitors using the following procedure. Make sure you have the correct capacitor value before installing each one.

- Bend the two capacitor leads to conform to their respective holes on the board.
- Insert the capacitor into the correct holes from the silk-screened side of the board. Holding the capacitor in place, turn the board over and bend the two leads slightly outward.
- 3. Solder the two leads to the foil (bottom) side of the board and, clip off any excess lead lengths.

## 5-6. Diode Installation

NOTE: Diodes are marked with a band on one end indicating the cathode end.

Each diode must be installed so that the end with the band is oriented towards the band printed on the PC board. Failure to orient the diodes correctly may result in permanent damage to your unit.



Use the following procedure to install diodes onto the board. Refer to the list of Diode Part Numbers included for each board to make sure you install the correct diode each time.

- Bend the leads of the diode at right angles to match their respective holes on the board.
- Insert the diode into the correct holes on the silk screen, making sure the cathode end is properly oriented. Turn the board over and bend the leads slightly outward.
- 3. Solder the two leads to the foil pattern on the back side of the board; then clip off any excess lead lengths.

# 5-7. Transistor Installation

To install transistors, use the following instructions.

NOTE: Always check the part number of each transistor before you install it.

(See listing of Transistor Part Numbers for each board.) Some transistors look identical but differ in electrical characteristics, according to part number. If you have received substitute part numbers for the transistors in your kit, check the Transistor Identification Chart which follows these instructions to be sure you make the correct substitutions.

NOTE: Always make sure the transistor is oriented so that the emitter lead is installed in the hole on the PC board labeled with an "E". To determine which lead is the emitter lead, refer to the Transistor Identification Chart.

- After the correct transistor has been selected and the leads have been properly oriented, insert the transistor into the holes on the silk-screened side of the board.
- Holding the transistor in place, turn the board over and bend the three leads slightly outward.
- 3. Solder the leads to the foil pattern on the back side of the board; then clip off any excess lead lenghts.

### TRANSISTOR IDENTIFICATION CHART



IN THE ILLUSTRATION ABOVE THE OUTLINE OF EACH TYPE OF TRANSISTOR IS SHOWN OVER THE PADS ON THE CIRCUIT BOARD WITH THE CORRECT DESIGNATION FOR EACH OF THE THREE LEADS. USE THIS INFORMATION TOGETHER WITH THE INFORMATION IN THE ASSEMBLY MANUAL FOR THE CORRECT ORIENTATION OF THE TRANSISTORS AS YOU INSTALL THEM.

THE FOLLOWING IS A LIST OF POSSIBLE SUBSTITUTIONS: IF ANY OTHERS ARE USED YOU WILL RISK DAMAGING YOUR UNIT:

2N4410 = EN4410 = CS4410 = CS4437, CS4438, TIS98, ST98, S38473 (NPN)

EN2907 = 2N2907 = PN2907 = ST2907, CS4439 (PNP)

WHEN MAKING SUBSTITUTIONS, REFER TO THE ILLUSTRATION TO DETERMINE THE CORRECT ORIENTATION FOR THE THREE LEADS.

<sup>\*</sup>Configuration of the leads on EN2907 may vary.

### 5-8. IC Installation

All ICs must be oriented so that the notched end is toward the end with the arrowhead printed on the PC board. Pin 1 of the IC should correspond with the pad marked with the arrowhead. If the IC does not have a notch on one end, refer to the IC Identification Chart to identify Pin 1.

To prepare ICs for installation:

All ICs are damaged easily and should be handled carefully -- especially static-sensitive MOS ICs. Always try to hold the IC by the ends, touching the pins as little as possible. When you remove the IC from its holder, CAREFULLY straighten any bent pins using needle-nose pliers. All pins should be evenly spaced and should be aligned in a straight line, perpendicular to the body of the IC itself.

### A. Installing ICs without sockets:

- 1. Orient the IC so that Pin 1 coincides with the arrowhead on the PC board.
- 2. Align the pins on one side of the IC so that just the tips are inserted into the proper holes on the board.
- 3. Lower the other side of the IC into place. If the pins don't go into their holes right away, rock the IC back, exerting a little inward pressure, and try again. Be patient. The tip of a small screwdriver may be used to help guide the pins into place. When the tips of all the pins have been started into their holes, push the IC into the board the rest of the way. Tape the IC to the board with a piece of masking tape.
- 4. Turn the board over and solder each pin to the foil pattern on the back side of the board. Be sure to solder each pin and be careful not to leave any solder bridges. Remove the masking tape.

#### WARNING:

Make sure none of the pins have been pushed underneath the IC during insertion.

### B. Installing ICs with sockets:

1. Referring to the drawing below, set the IC socket into the designated holes on the board and secure it with a piece of masking tape.



- 2. Turn the board over and solder each pin to the foil pattern on the back side of the board. Be sure to solder each pin and be careful not to leave any solder bridges. Remove the masking tape.
- 3. Orient the IC over the socket so that Pin 1 coincides with the arrowhead on the PC board.
- 4. Align the pins on one side of the socket so that just the tips are inserted into the holes.
- 5. Lower the other side of the IC into place. If the pins don't go into their holes right away, rock the IC back, exerting a little inward pressure, and try again. Be patient. When the tips of all the pins have been started into their holes, push the IC into the socket the rest of the way.

### MOS IC SPECIAL HANDLING PRECAUTIONS

There are several MOS integrated circuits contained in this kit. These IC's are very sensitive to static electricity and transient voltages. In order to prevent damaging these components, read over the following precautions and adhere to them as closely as possible. FAILURE TO DO SO MAY RESULT IN PERMANENT DAMAGE TO THE IC.

- 1) All equipment (soldering iron, tools, solder, etc.) should be at the same potential as the PC board, the assembler, the work surface and the IC itself along with its container. This can be accomplished by continuous physical contact with the work surface, the components, and everything else involved in the operation.
- When handling the IC, develop the habit of first touching the conductive container in which it is stored before touching the IC itself.
- 3) If the IC has to be moved from one container to another, touch both containers before doing so.
- 4) Do not wear clothing which will build up static charges. Preferably wear clothing made of cotton rather than wool or synthetic fibers.

- 5) Always touch the PC board before touching the IC to the board. Try to maintain this contact as much as possible while installing the IC.
- 6) Handle the IC by the edges. Avoid touching the pins themselves as much as possible.
- 7) Dry air moving over plastic can build up considerable static charges. Avoid placing the IC near any such area or object.
- 8) In general, never touch anything to the IC that you have not touched first while touching both it and the IC itself.



INTEGRATED CIRCUITS (ICs) CAN COME WITH ANY ONE OF, OR A COMBINATION OF, SEVERAL DIFFERENT MARKINGS. THESE MARKINGS ARE VERY IMPORTANT IN DETERMINING THE CORRECT ORIENTATION FOR THE ICs WHEN THEY ARE PLACED ON THE PRINTED CIRCUIT BOARDS. REFER TO THE ABOVE DRAWING TO LOCATE PIN 1 OF THE ICs, THEN USE THIS INFORMATION IN CONJUNCTION WITH THE INFORMATION BELOW TO PROPERLY ORIENT EACH IC FOR INSTALLATION.

WARNING: INCORRECTLY ORIENTED IC'S MAY CAUSE PERMANENT DAMAGE!



THE DRAWING ON THE LEFT INDICATES VARIOUS METHODS USED TO SHOW THE POSITION OF ICS ON THE PRINTED CIRCUIT BOARDS. THESE ARE SILK-SCREENED DIRECTLY ON THE BOARD. THE ARROWHEAD INDICATES THE POSITION FOR PIN 1 WHEN THE IC IS INSTALLED.

# 5-9. IC Socket and IC Installation

Install the following nine integrated circuits with sockets (Bag 2) according to the IC Installation Instructions, Section B, given on page 81.

| Silkscreen<br>Designation | <u>IC Part</u><br>Number | Socket<br>Size |
|---------------------------|--------------------------|----------------|
| ( ) N                     | 74LS02                   | 14-pin         |
| ( ) P, V                  | 74LS30                   | 14-pin         |
| ( ) R, S,<br>T, U,<br>X   | 74LS04                   | 14-pin         |
| ( ) W                     | 6820                     | 40-pin         |

# 5-10. Opto-Isolator Socket and Opto-Isolator Installation

Install opto-isolators A through M with sockets (Bag 2) according to the following instructions:

- Lower the socket into the designated holes on the silkscreened (top) side of the board and secure in place with a piece of masking tape.
- Solder each pin to the foil pattern on the back of the board. Do not leave any solder bridges. Remove the tape.
- 3. Each opto-isolator is marked with a raised circle at pin 1. Orient the opto-isolator over the socket so that pin 1 coincides with the arrowhead shown on the silkscreen (Figure 5-2). Carefully insert one side of the opto-isolator into the socket. Lower the other side into place and push in all the way.

| Opto-Isolator   | Part Number |
|-----------------|-------------|
| ( ) A-through M | IL-74       |



5-2. IC and Opto-Isolator Installation

## 5-11. Resistor Installation

There are 43 MITS-supplied resistors (Bag 4) to be installed on the board, although the silk-screen shows a total of 49. These extra six resistors are optional and should be supplied by the user. Install the resistors according to the Resistor Installation Instructions on page 77.

### NOTE

Save any excess leads for use in Paragraphs 5-18 and 5-22.

The following chart shows the values and color-codes of the MITS-supplied resistors.

| Supplied lest.                                                  | 3 601 3 .    |                              |
|-----------------------------------------------------------------|--------------|------------------------------|
| Silkscreen<br>Designation                                       | <u>Value</u> | Color<br>Code                |
| ( ) R1, R44                                                     | 470 ohm      | yellow,<br>violet,<br>brown  |
| ( ) R2, R43                                                     | 100 ohm      | brown, black,<br>brown       |
| () R3, R23,<br>R24, R25,<br>R26, R27,<br>R28, R29,<br>R30, R31  | 180 ohm      | brown, gray,<br>brown        |
| ( ) R4, R32,<br>R33, R34,<br>R35, R36,<br>R37, R38,<br>R39, R40 | 2.2K ohm     | red, red, red                |
| ( ) R7, R9,<br>R11, R13,<br>R15, R17,<br>R19, R21               | 33 ohm       | orange,<br>orange,<br>black  |
| ( ) R8, R10,<br>R12, R14,<br>R16, R18,<br>R20, R22              | 220 ohm      | red, red,<br>brown           |
| ( ) R45, R46                                                    | 10K ohm      | brown, black,<br>orange      |
| ( ) R47                                                         | 33K ohm      | orange,<br>orange,<br>orange |



5-3. Resistor Installation

# 5-12. <u>Suppressor Capacitor</u> Installation

There are 17 suppressor capacitors (Bag 3) to be installed which are used for noise suppression. They have no individual component designations, but are shown on the silkscreen as small oval shapes. Install all 17 capacitors according to the Ceramic Disk Capacitor Installation Instructions on page 78.

| Suppressor<br>Capacitors     | <u>Value</u>         |
|------------------------------|----------------------|
| ( ) 17 suppressor capacitors | .1 μf, 12v or<br>16v |

### 5-13. Capacitor Installation

There are three types of capacitors to be installed on the 680b-PCI board. Cl and C2 (Bag 3) are electrolytic capacitors and should be installed according to the Capacitor Installation Instructions, Section A, on page 78. C3 (Bag 3) is a ceramic disk capacitor, and C4 (Bag 3) is an epoxy dipped tantalum capacitor. To install C3 and C4, refer to the Capacitor Installation Instructions, Section B, on page 78.

#### NOTE

To insure proper polarity C1, C2 and C4 must be oriented as shown in the instructions on page 78. C3 is non-polarized.

| Capacitor | Value       |
|-----------|-------------|
| ( ) C1    | 500 μf, 25v |
| ( ) C2    | 33 μf, 16v  |
| ( ) C3    | .1 µf, 50v  |
| ( ) C4    | 10 μf, 16v  |



5-4. Suppressor Capacitor and Capacitor Installation

## 5-14. Transistor Installation

Install transistors Q1 through Q12 (Bag 2) according to the Transistor Installation Instructions on page 79.

| Transistor         | Part Number |  |
|--------------------|-------------|--|
| ( ) Q1 through Q12 | 2N4410      |  |

## 5-15. Diode Installation

Install diodes D1 through D18 (Bag 2) according to the Diode Installation Instructions on page 79.

| Diode                      | Part Number |
|----------------------------|-------------|
| ( ) D2 through D9          | 1 N4004     |
| ( ) D1, D10<br>through D18 | 1N914       |



5-5. Transistor and Diode Installation

# 5-16. <u>Voltage Regulator</u> Installation

Install VRI with heat sink (Bag I) according to the following instructions.

- Set the regulator in place on the silkscreened side of the board, aligning the leads with their designated holes.
- 2. Use needle-nose pliers to bend each of the three leads at a right angle to conform to its proper hole on the board.

NOTE

Use heat sink grease when installing this component. Apply the grease to all metal surfaces which come in contact with each other.

- 3. Referring to Figures 5-6 and 5-7, set the regulator and heat sink in place on the silkscreened side of the board. Secure them in place with a #6-32 x 3/8" screw, a #6-32 nut and a #6 lockwasher.
- 4. Solder the three leads to the foil pattern on the back of the board. Be sure not to leave any solder bridges.
- 5. Clip off any excess lead lengths.

| Voltage Regulator | Part Number |
|-------------------|-------------|
| ( ) VRI           | MC 7805     |



5-6. Voltage Regulator Orientation



5-7. Voltage Regulator Installation

## 5-17. Switch Installation

Install the 16-pin dip switch, SWI (Bag 6), according to the following instructions.

- 1. Remove SWI from its holder and straighten any bent pins with needle-nose pliers.
- Orient the switch so that the numbers 1,2,3,4 line up directly under SWI as shown in Figure 5-8.
- 3. Start the pins on one side of the switch into their respective holes on the silkscreened side of the board. Do not push the pins in all the way. If you have difficulty inserting the pins into the holes, guide them with the tip of a small screwdriver.
- 4. Start the pins on the other side of the switch into their holes in the same manner. When all 16 pins have been started, push the switch into place by gently rocking it back and forth until it rests as close as possible to the board. Secure in place with a piece of masking tape.
- 5. Solder each pin to the foil pattern on the back of the board. Be careful not to leave any solder bridges and clip off any excess lead lengths.

| Switch  | Part Number |
|---------|-------------|
| ( ) SW1 | 206-124     |

# 5-18. Ferrite Bead Installation

Install one ferrite bead, L1 (Bag 6), on the board according to the following instructions.

- Using a resistor lead saved from Paragraph 5-11, cut a one-inch lead length.
- Insert the lead through the bead and bend the ends of the lead to conform to the designated holes on the board.
- 3. Insert the lead into the silkscreened side of the board and
  solder to the foil pattern on
  the back of the board. Be sure
  not to leave any solder bridges
  and clip off any excess lead
  lengths.

# ( ) I ferrite bead, L1



5-8. Switch Orientation



5-9. Switch and Ferrite Bead Installation

## 5-19. Relay Installation

Install relays K1 through K8 (Bag 6) according to the following instructions.

- 1. Set the relay in place on the silkscreened side of the board, aligning the leads with their designated holes.
- 2. Use needle-nose pliers to bend each lead at a right angle to conform to its proper hole on the board.
- 3. Solder the leads to the foil pattern on the back of the board. Be sure not to leave any solder bridges and clip off any excess lead lengths.

| Re | 218 | Эy       |         | Part Number |
|----|-----|----------|---------|-------------|
| (  | )   | K1<br>K8 | through | LZ9         |



5-10. Relay Installation

# 5-20. Male Connector Installation

Install one 25-pin male connector, Pl (Bag 6), according to the following instructions.

- 1. With the bent pins pointing toward the bottom of the board, orient the connector so that pin 1 is aligned with the arrow on the silkscreen as shown in Figure 5-11.
- 2. Insert the short pins into their designated holes on the silk-screened side of the board.
- 3. Solder each pin to the foil pattern on the back of the board. Be sure not to leave any solder bridges, and clip off any excess lead lengths.
- ( ) I male connector, Pl

# 5-21. Female Connector Installation

Install one 24-pin female socket, P2 (Bag 6), according to the following instructions.

- 1. Insert P2 into the designated holes on the silkscreened side of the board. Secure with a piece of masking tape.
- Solder each pin to the foil pattern on the back of the board. Be sure not to leave any solder bridges and clip off any excess lead lengths.
- ( ) 1 female connector, P2



5-11. Male and Female Connector Installation

### 5-22. Optional Jumper Connections

There are four optional jumper wires that may be installed on the 680b-PCI board. Use the resistor leads saved from Paragraph 5-11 to cut 1-inch lengths, and jumper the pads as shown in the following chart.

| Control Line |   |     |     | Jumper |    |       |  |
|--------------|---|-----|-----|--------|----|-------|--|
| (            | ) | For | CA2 | HIGH   | JA | to JB |  |
| (            | ) | For | CA2 | LOW    | JA | to JC |  |
| (            | ) | For | CB2 | HIGH   | JD | to JE |  |
| (            | ) | For | CB2 | LOW    | JD | to JF |  |



5-12. Optional Jumper Connections

#### 5-23. BOARD INSTALLATION

Before installing the 680b-PCI board, check the board for solder shorts, open lands or missing components. Make sure the 680b-MB Expander Card is correctly installed according to the instructions enclosed with the card. The 680b-PCI board is connected to the expander card with a 100-pin edge connector, and is installed horizontally above the 680b Main Board with two threaded standoffs. Install the 680b-PCI board according to the following instructions.

### 5-24. Installation of 100-Pin Edge Connector Onto Expander Card

- 1. Remove the Expander Card from the socket on the 680b Main Board.
- 2. Orient the 100-pin edge connector (Bag 6) over the two rows of holes at the lowest unused position on the Expander Card.
- 3. Insert the connector pins into their respective holes. It may be necessary to guide the pins with the tip of a small screwdriver. Insure that the 100-pin connector is tight against the board and that all 100 pins are in their respective holes.
- 4. Secure the connector to the card with two #4-40 x 1/2" screws and two #4-40 nuts (Bag 5).
- Solder each pin to the foil pattern on the back of the board. Be sure not to leave any solder bridges.



5-13. Installation of 100-Pin Edge Connector Onto Expander Card

# 5-25. <u>Installation of Threaded Standoffs Onto 680b Main Board</u>

#### NOTE

If this board is not being installed in the lowest position on the Expander Card, proceed to Paragraph 5-26.

- Carefully remove the 680b Main Board from the case. Referring to Figure 5-14, insert a #6-32 x 7/8" threaded standoff (Bag 5) with three #6 lockwashers (Bag 5) in the mounting holes provided on each side of the Main Board.
- Secure each standoff by placing a #6 lockwasher and a #6-32 nut on the bottom of the board.
- Properly replace the 680b Main Board in the case as shown on pages 69-70 in the 680b Assembly Manual.



5-14. Installation of Threaded Standoffs Onto 680b Main Board

## 5-26. 680b Process Control Interface Final Installation

- Replace the Expander Card in its socket on the 680b Main Board.
- Insert the card stab connector of the 680b-PCI board (silkscreened side up) into the 100pin edge connector on the Expander Card.
- 3. Secure the board in place by inserting a #6-32 x 3/8" screw and a #6 lockwasher (Bag 5) into the top of each threaded standoff, as shown in Figure 5-15, page 104.

### 5-27. <u>Installation of More Than</u> <u>One Board</u>

- I. If this board is being installed in the second or third position above the 680b Main Board, follow the same procedure for installation of the 100-pin edge connector onto the Expander Card (Paragraph 5-23).
- 2. After installation of the 100pin connector has been completed, reinstall the Expander Card and the lower board(s) into the 680b Main Board.

- 3. Replace the #6-32 x 3/8" screws and #6 lockwashers that previously secured the lower board with two #6-32 x 7/8" threaded standoffs and two #6 lockwashers (Bag 5).
- Insert the card stab connector of the 680b-PCI board (silkscreened side up) into the 100pin edge connector.
- 5. Secure the 680b-PCI board in place by inserting a #6-32 x 3/8" screw and a #6 lockwasher (Bag 5) into the top of each threaded standoff.



5-15. Installation of More Than One Board

### 5-28. Cable Assembly

An 18-paired twisted flat cable assembly is supplied for the relay outputs. A flat cable assembly is supplied for the opto-isolator inputs of the PIA. Install each cable according to the following procedure.

- A. 18-Paired Twisted Flat Cable Assembly
- Refer to Table 3-A, page 28, for proper wire connections.
- 2. Strip two inches of the clear plastic covering off the cable.
- 3. Strip 1/8" of insulation off each wire.

- 4. Crimp a miniature terminal pin (Bag 6) onto each wire and solder along the edges to insure a good connection.
- 5. Insert the plastic key (part number 101791, Bag 5) into pin 11 of the 25-pin connector.
- 6. Referring to Table 3-A, insert each of the 20 wires into its designated socket of the 25-pin connector. Make sure the terminal pin lock-tabs are facing up as shown in Figure 5-16.
- 7. The other end of the cable must be connected to a 24-pin connector. Strip 1/4" of insulation off each wire.
- 8. Referring to Table 3-A, insert the wires into the metal sockets and solder in place.



### 5-29. Cable Assembly Installation

Connect each cable according to the following instructions.

- .1. Remove the two #4-40 x 3/8" screws and the metal plate from the 680b back panel slot.
  - 2. Insert the cables through the slot as shown in Figure 5-17, and plug into the appropriate board socket. The 25-pin connector on the 18-paired twisted flat cable plugs into male connector Pl. The 25-pin plug on the flat cable connects to female connector, P2.
  - inserted, fold the excess flat cable once against the back panel slot. Secure the cables as shown in Figure 5-18 with the metal plate supplied with the 680b back panel and two #4-40 x 5/8" screws (Bag 5) supplied with the 680b-PCI board.



5-17. Cable Assembly Insertion



5-18. Final Cable Assembly Installation

### 5-30. "Burn-In" Procedure

When assembly of the board has been completed, we recommend that a "burn-in" procedure (at least 48 hours long) be performed. Possible malfunctions due to improper assembly or component failure may occur at this time.

- After the board has been installed, turn the unit on and place the cover on the computer.
- Leave the computer on for a period of 48 to 100 hours.
- If problems are encountered, refer to the troubleshooting section of the manual.

LEASTER AT A POLICE OF WAS THE BOTT

Porte train a raine en la 2000

าจาร์ เรือรักญี่ รากคาก คนะ โมคัก หนึ่ง กับไร เรือว่า อาวาคคน กระบาก อย่านัก คณะ

la by: ... Visual ent

ofith and abbit bousses oranger the open file the excess fir

in a comparison of the

.

.

 $\varphi$ 

A xibneqqs
appendix A
parts
list

| Bag | Quantity | Component                      | MITS | Part  | Number |
|-----|----------|--------------------------------|------|-------|--------|
| 1   | 1        | 6820 Integrated Circuit        |      | 10109 | 97     |
|     | 5        | 74LS04 Integrated Circuit      |      | 10104 | 12     |
|     | 1        | 74LS02 Integrated Circuit      |      | 10113 | 36     |
| *   | 2        | 74LS30 Integrated Circuit      |      | 10113 | 35     |
|     | 1        | 7805 Voltage Regulator         |      | 1010  | 74     |
| 2   | 12       | IL-74 Opto-Isolator            |      | 1007  | 30     |
|     | 12       | 2N-4410 Transistor             |      | 1028  | 06     |
|     | 10       | IN-914 Diode                   |      | 1007  | 05     |
|     | 8        | IN-4004 Diode                  |      | 1007  | 18     |
|     | 2        | DB-25M Male Connector          |      | 1021  | 11     |
|     | 1        | Printed Circuit Board          |      | 1002  | 14     |
|     | 1        | 20" 18-Pair Twisted Flat Cable |      | 1030  | 66     |
| 3   | 17       | .lmf 12v Capacitor             |      | 1003  | 48     |
|     | 1        | 33mf 16v Capacitor             |      | 1003  | 26     |
|     | 1        | 500mf 25v Capacitor            |      | 1003  | 10     |
|     | 1        | .1mf 50v Capacitor             |      | 1003  | 12     |
|     | 1        | 10mf 16v Tantalum Capacitor    |      | 1003  | 94     |
| 4   | 10       | 2.2K ohm, 1/2W Resistor        |      | 1019  | 45     |
|     | 2        | 100 ohm, 1/2W Resistor         |      | 1019  | 24     |
|     | 2        | 470 ohm, 1/2W Resistor         |      | 1019  | 27     |
|     | 8        | 220 ohm, 1/2W Resistor         |      | 1019  | 25     |
|     | 2        | 10K ohm, 1/2W Resistor         |      | 1019  | 132    |
|     | 8        | 33 ohm, 1/2W Resistor          |      | 1019  | 121    |
|     | 1        | 33K ohm, 1/2W Resistor         |      | 1020  | )53    |
|     | 10       | 180 ohm, 1/2W Resistor         |      | 1019  | 98     |

| Bag | Quantity | Component                     | MITS Part Number |
|-----|----------|-------------------------------|------------------|
| 5   | 1        | Large Heat Sink               | 101870           |
|     | 3        | #6-32 x 3/8" Screw            | 100925           |
|     | 3        | #6-32 Nut                     | 100933           |
|     | 11       | #6 Lockwasher                 | 100942           |
|     | 2        | #4-40 x 1/2" Screw            | 100938           |
|     | 2        | #4-40 Nut                     | 100932           |
|     | 2        | #4 Lockwasher                 | 100941           |
|     | 2        | #4-40 x 5/8" Screw            | 100904           |
|     | 1        | DB-25 Female Connector        | 102112           |
|     | 3        | DB-25 Case Cover (8253)       | 101739           |
|     | 2        | 7/8" Threaded Standoff        | 101666           |
|     | 1        | Polarizing Key                | 101791           |
| 6   | 1        | Dip Switch                    | 102321           |
|     | 1        | Ferrite Bead                  | 101876           |
|     | 25       | Small Terminal Pin            | 101723           |
|     | . 1      | 25-pin Female Molex Connector | 101882           |
|     | 1        | 25-pin Male Molex Connector   | 101883           |
|     | 1        | 40-pin Socket                 | 102106           |
|     | 1        | 24-pin Socket                 | 102105           |
|     | 14       | 14-pin Socket                 | 102102           |
|     | 1        | Cable Assembly                | 103036           |
|     | 8        | LZ9 Relay                     | 101653           |
|     | 1        | Edge Connector                | 101864           |



2450 Alamo SE Albuquerque, NM 87106