INSTRUMENTS
NuBus ${ }^{\text {m" }}$
Interface Products

## Data Book



## NuBus ${ }^{T M}$ Interface Products Data Book

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. Tl advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current.

Tl warrants performance of its semiconductor products to current specifications in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed.

TI assumes no liability for TI applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of Tl covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Texas Instruments products are not intended for use in life support appliances, devices or systems. Use of a TI product in such applications without the written consent of the appropriate TI officer is prohibited.

Printed in the U.S.A.

## INTRODUCTION

This Data Book presents technical information on the TI NuBus'u support product line. Specifications and operational information is included for the following high-performance Advanced-CMOS devices:

1. SN74ACT2440-NuBus" Interface Controller
2. SN74ACT2441-MCP ${ }^{\text {N }}$ NuBus ${ }^{\text {™ }}$ Interface Controller
3. SN74ALS2442 - NuBus ${ }^{\text {Tu }}$ Block Slave Address Generator
4. SN74BCT2420 - NuBus ${ }^{\text {™ }}$ Address/Data Tranceiver and Registers
5. SN74BCT2423/24-16-Bit Latched Multiplexer/Demultiplexer Bus Transceivers
6. SN74BCT2425 - MCP ${ }^{\dagger}$ NuBus ${ }^{\text {w }}$ Address/Data Tranceivers and Registers.

In addition, this Data Book contains design specification data for all six devices previously listed. Three application reports are also included: Support NuBus"w Block Slave Transfers Using Texas Instruments SN74ACT2440, SN74BCT2420, and SN74ALS2442, Designing Simple NuBus ${ }^{\text {™ }}$ Slave-Only Applications Using Texas Instruments SN74ACT2440 and SN74BCT2420, and Memory Interleave/ Interface Applications using Texas Instruments SN74BCT2423 and SN74BCT2424.

A section on the development of logic symbols to meet both ANSI/IEEE Std 91-1984 and IEC Publication 617-12 is included for the reader's better understanding.

The ESD Guidelines utilized by TI are discussed in another section for the reader's better understanding.

Package dimensions are given in the Mechanical Data section of the book in metric measurement (and parenthetically in inches).

Complete technical data for any Texas Instruments semiconductor product is available from your nearest Tl field sales office, local authorized TI distributor, or by calling Texas Instruments at 1-800-232-3200.

[^0]

## Contents

Page
Alphanumeric Index ..... 1-3
Ordering Instructions ..... 1-5
Glossary ..... 1-7
Timing Interval Conventions ..... 1-11
Explanation of Function Tables ..... 1-15
Timing Diagram Conventions ..... 1-17
Basic Data Sheet Structure ..... 1-19

| SN74ACT2440 | 2-35 | SN74BCT2423 | 2-13 |
| :---: | :---: | :---: | :---: |
| SN74ACT2441 | 2-67 | SN74BCT2424 | 2-13 |
| SN74ALS2442 | 2-119 | SN74BCT2425 | 2-23 |
| SN74BCT2420. | 2-3 |  |  |

Factory orders for NuBus ${ }^{\text {W }}$ products described in this book should include a three-part type number as explained in the following example:


FN Plastic Chip Carrier
PQ Plastic Quad Flat

## INTRODUCTION

These symbols, terms, and definitions are in accordance with those currently agreed upon by the JEDEC Council of the Electronic Industries Association (EIA) for use in the USA and by the International Electrotechnical Commission (IEC) for international use.

## OPERATING CONDITIONS AND CHARACTERISTICS (IN SEQUENCE BY LETTER SYMBOLS)

$C_{i} \quad$ Input capacitance
The internal capacitance at an input of the device.
$C_{o} \quad$ Output capacitance
The internal capacitance at an output of the device.
$f_{\text {max }} \quad$ Maximum clock frequency
The highest rate at which the clock input of a bistable circuit can be driven through its required sequence while maintaining stable transitions of logic level at the output with input conditions established that should cause changes of output logic level in accordance with the specification.

ICC Supply current
The current into ${ }^{\dagger}$ the $V_{C C}$ supply terminal of an integrated circuit.
ICCH Supply current, outputs high
The current into ${ }^{\dagger}$ the $V_{C C}$ supply terminal of an integrated circuit when all (or a specified number) of the outputs are at the high level.

ICCL Supply current, outputs low
The current into ${ }^{\dagger}$ the $V_{C C}$ supply terminal of an integrated circuit when all (or a specified number) of the outputs are at the low level.

IIH High-level input current
The current into ${ }^{\dagger}$ an input when a high-level voltage is applied to that input.
IIL Low-level input current
The current into ${ }^{\dagger}$ an input when a low-level voltage is applied to that input.
$\mathrm{IOH} \quad$ High-level output current
The current into ${ }^{\dagger}$ an output with input conditions applied that, according to the product specification, will establish a high level at the output.

IOL Low-level output current
The current into ${ }^{\dagger}$ an output with input conditions applied that, according to the product specification, will establish a low level at the output.

IOS (IO) Short-circuit output current
The current into ${ }^{\dagger}$ an output when that output is short-circuited to ground (or other specified potential) with input conditions applied to establish the output logic level farthest from ground potential (or other specified potential).

[^1]
## GLOSSARY

SYMBOLS, TERMS, AND DEFINITIONS

IOZH Off-state (high-impedance-state) output current lof a three-state output) with high-level voltage applied
The current flowing into ${ }^{\dagger}$ an output having three-state capability with input conditions established that, according to the production specification, will establish the high-impedance state at the output and with a high-level voltage applied to the output.
NOTE: This parameter is measured with other input conditions established that would cause the output to be at a low level if it were enabled.

IOZL Off-state (high-impedance-state) output current (of a three-state output) with low-level voltage applied
The current flowing into ${ }^{\dagger}$ an output having three-state capability with input conditions established that, according to the product specification, will establish the high-impedance state at the output and with a low-level voltage applied to the output.
NOTE: This parameter is measured with other input conditions established that would cause the output to be at a high level if it were enabled.
ta Access time
The time interval between the application of a specified input pulse and the availability of valid signals at an output.
$t_{\text {dis }} \quad$ Disable time (of a three-state output)
The time interval between the specified reference points on the input and output voltage waveforms, with the three-state output changing from either of the defined active levels (high or low) to a high-impedance (off) state. ( $\mathrm{t}_{\mathrm{dis}}=\mathrm{tPHZ}$ or tPLZ ).
ten Enable time (of a three-state output)
The time interval between the specified reference points on the input and output voltage waveforms, with the three-state output changing from a high-impedance (off) state to either of the defined active levels (high or low). ( $\mathrm{t}_{\mathrm{en}}=\mathrm{tPZH}$ or tpZL.)

## $t_{f} \quad$ Fall time

The time interval between two reference points ( $90 \%$ and $10 \%$ unless otherwise specified) on a waveform that is changing from the defined high level to the defined low level.

## th Hold time

The time interval during which a signal is retained at a specified input terminal after an active transition occurs at another specified input terminal.
NOTES: 1. The hold time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed.
2. The hold time may have a negative value in which case the minimum limit defines the longest interval (between the release of the signal and the active transition) for which correct operation of the digital circuit is guaranteed.

## tpd Propagation delay time

The time between the specified reference points on the input and output voltage waveforms with the output changing from one defined level (high or low) to the other defined level. ( $t_{\text {pd }}=\mathrm{t} P \mathrm{HL}$ or tPLH).

[^2]
## tPHL Propagation delay time, high-to-low level output

The time between the specified reference points on the input and output voltage waveforms with the output changing from the defined high level to the defined low level.
tPHZ Disable time (of a three-state output) from high level
The time interval between the specified reference points on the input and the output voltage waveforms with the three-state output changing from the defined high level to a high-impedance (off) state.
tPLH Propagation delay time, low-to-high-level output
The time between the specified reference points on the input and output voltage waveforms with the output changing from the defined low level to the defined high level.
tPLZ Disable time (of a three-state output) from low level
The time interval between the specified reference points on the input and output voltage waveforms with the three-state output changing from the defined low level to a high-impedance (off) state.
tPZH Enable time (of a three-state output) to high level
The time interval between the specified reference points on the input and output voltage waveforms with the three-state output changing from a high-impedance (off) state to the defined high level.
tPZL Enable time (of a three-state output) to low level
The time interval between the specified reference points on the input and output voltage waveforms with the three-state output changing from a high-impedance (off) state to the defined low level.
$t_{r} \quad$ Rise time
The time interval between two reference points (10\% and $90 \%$ unless otherwise specified) on a waveform that is changing from the defined low level to the defined high level.
$t_{\text {su }} \quad$ Setup time
The time interval between the application of a signal at a specified input terminal and a subsequent active transition at another specified input terminal.
NOTES: 1. The setup time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed.
2. The setup time may have a negative value in which case the minimum limit defines the longest interval (between the active transition and the application of the other signal) for which correct operation of the digital circuit is guaranteed.

## $\mathbf{t}_{\mathbf{t}} \quad$ Transition time (general)

The time interval between two reference points (10\% and 90\% unless otherwise specified) on a waveform that is changing from the defined low level to the defined high level (rise time) or from the defined high level to the defined low level (fall time).
$t_{w}$
Pulse duration (width)
The time interval between specified reference points on the leading and trailing edges of the pulse waveform.
$\mathrm{V}_{\mathrm{IH}} \quad$ High-level input voltage
An input voltage within the more positive (less negative) of the two ranges of values used to represent the binary variables.
NOTE: A minimum is specified that is the least-positive value of high-level input voltage for which operation of the logic element within specification limits is guaranteed.

VIL Low-level input voltage
An input voltage level within the less positive (more negative) of the two ranges of values used to represent the binary variables.
NOTE: A maximum is specified that is the most-positive value of low-level input voltage for which operation of the logic element within specification limits is guaranteed.

VOH High-level output voltage
The voltage at an output terminal with input conditions applied that, according to product specification, will establish a high level at the output.

VOL Low-level output voltage
The voltage at an output terminal with input conditions applied that, according to product specification, will establish a low level at the output.

New or revised data sheets in this book use letter symbols in accordance with standards recently adopted by JEDEC, the IEEE, and the IEC. Two basic forms are used. The first form is usually used in this book when intervals can easily be classified as access, cycle, disable, enable, hold, refresh, setup, transition, or valid times and for pulse durations. The second form can be used generally but in this book is used primarily for time intervals not easily classifiable. The second (unclassified) form will be described first. Since some manufacturers use this form for all time intervals, symbols in the unclassified form are given with the examples for most of the classified time intervals.

## Unclassified time intervals

Generalized letter symbols can be used to identify almost any time interval without classifying it using traditional or contrived definitions. Symbols for unclassifed time intervals identify two signal events listed in from-to sequence using the format:
${ }^{t} A B-C D$
Subscripts $A$ and $C$ indicate the names of the signals for which changes of state or level or establishment of state or level constitute signal events assumed to occur first and last, respectively, that is, at the beginning and end of the time interval. Every effort is made to keep the $A$ and $C$ subscript length down to one letter, if possible (e.g., $R$ for READ and $W$ for WRITE).

Subscripts B and D indicate the direction of the transitions and/or the final states or levels of the signals represented by $A$ and $C$, respectively. One or two of the following is used:

```
\(\mathrm{H}=\) high or transition to high
\(\mathrm{L}=\) low or transition to low
\(V=\) a valid steady-state level
\(X=\) unknown, changing, or "don't care" level
\(Z=\) high-impedance (off) state
```

The hyphen between the $B$ and $C$ subscripts is omitted when no confusion is likely to occur.
Classified time intervals (general comments, specific times follow)
Because of the information contained in the definitions, frequently the identification of one or both of the two signal events that begin and end the intervals can be significantly shortened compared to the unclassified forms. For example, it is not necessary to indicate in the symbol that an access time ends with valid data at the output. However, if both signals are named (e.g., in a hold time), the from-to sequence is maintained.

## Access time

The time interval between the application of a specific input pulse and the availability of valid signals at an output.

Example symbology:

| Classified | Unclassified | Description |
| :--- | :--- | :--- |
| $\mathrm{t}_{\mathrm{a}}(\mathrm{A})$ | $\mathrm{t}_{\mathrm{AV}}$ |  |
| $\mathrm{t}_{\mathrm{a}}(\mathrm{S}), \mathrm{t}_{\mathrm{a}}(\mathrm{CS})$ | tSLQV | Access time from address |

## Cycle time

The time interval between the start and end of a cycle.
NOTE: The cycle time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval that must be allowed for the digital circuit to perform a specified function (e.g., read, write, etc.) correctly.

Example symbology:

| Classifed | Unclassified | Description |
| :--- | :--- | :--- |
| $t_{C}(R), t_{C}(r d)$ | $t_{A V A V}(R)$ | Read cycle time |
| $t_{C}(W)$ | $t_{A V A V(W)}$ | Write cycle time |

## Disable time (of a three-state output)

The time interval between the specified reference points on the input and output voltage waveforms, with the three-state output changing from either of the defined active levels (high or low) to a high-impedance (off) state.

Example symbology:

| Classified | Unclassified | Description |
| :--- | :--- | :--- |
| $t_{\text {dis }}(S)$ | tSHQZ | Output disable time after chip select (high) |
| $t_{\text {dis }}(W)$ | tWLQZ | Output disable time after write enable (low) |

These symbols supersede the older forms tPVZ or tPXZ.
Enable time (of a three-state output)
The time interval between the specified reference points on the input and output voltage waveforms, with the three-state output changing from a high-impedance (off) state to either of the defined active levels (high or low).
Example symbology:

| Classified | Unclassifed | Description |
| :--- | :--- | :--- |
| ten(SL) | tSLQV | Output enable time after chip select low |

These symbols supersede the older form tPZV.

## Hold time

The time interval during which a signal is retained at a specified input terminal after an active transition occurs at another specified input terminal.

NOTES: 1. The hold time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed.
2. The hold time may have a negative value in which case the minimum limit defines the longest interval (between the release of the signal and the active transition) for which correct operation of the digital circuit is guaranteed.
Example symbology:

| Classified | Unclassified | Description |
| :--- | :--- | :--- |
| th(D) | tWHDX | Data hold time (after write high) |

NOTE: The from-to sequence in the order of subscripts in the unclassified form is maintained in the classified form. In the case of hold times, this causes the order to seem reversed from what would be suggested by the terms.

## Pulse duration (width)

The time interval between the specified reference points on the leading and trailing edges of the pulse waveform.

Example symbology:

| Classified | Unclassified | Description |
| :--- | :--- | :--- |
| $t_{W}(W)$ | tWLWH | Write pulse duration |
| $t_{W}(R)$ | $t_{\text {RLRH }}$ | Read pulse duration |

## Setup time

The time interval between the application of a signal at a specified input terminal and a subsequent active transition at another specified input terminal.

NOTES: 1. The setup time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed.
2. The setup time may have a negative value in which case the minimum limit defines the longest interval (between the active transition and the application of the other signal) for which correct operation of the digital circuit is guaranteed.

Example symbology:

| Classified | Unclassified | Description |
| :--- | :--- | :--- |
| $\mathrm{t}_{\text {su }}(\mathrm{D})$ | tDVWH | Data setup time (before write high) |

Transition times (also called rise and fall times)
The time interval between two reference points ( $10 \%$ and $90 \%$ unless otherwise specified) on the same waveform that is changing from the defined low level to the defined high level (rise time) or from the defined high level to the defined low level (fall time).

Example symbology:
Classified Unclassified Description
$t_{t}$
Transition time (general)
Valid time
(a) General

The time interval during which a signal is (or should be) valid.
(b) Output data-valid time

The time interval in which output data continues to be valid following a change of input conditions that could cause the output data to change at the end of the interval.

Example symbology:

| Classified | Unclassified | Description |
| :--- | :--- | :--- |
| $\mathrm{t}_{\mathrm{V}}(\mathrm{A})$ | $\mathrm{t}_{\mathrm{AXOX}}$ | Output data valid time after change of address |

This supersedes the older form tPVX.

The following symbols are used in function tables on TI data sheets:

| H | $=$ high level (steady state) |
| :---: | :---: |
| L | $=$ low level (steady state) |
| $\uparrow$ | $=$ transition from low to high level |
| $\downarrow$ | $=$ transition from high to 'low level |
| $\rightarrow$ | $=$ value/level or resulting value/level is routed to indicated destination |
| $\curvearrowleft$ | = value/level is re-entered |
| $x$ | $=$ irrelevant (any input, including transitions) |
| z | off (high-impedance) state of a 3-state-output |
| a.. h | $=$ the level of steady-state inputs at inputs A through $H$ respectively |
| $0_{0}$ | $=$ level of Q before the indicated steady-state input conditions were established |
| $\overline{\mathrm{a}}_{0}$ | $=$ complement of $Q_{0}$ or level of $\overline{\mathrm{Q}}$ before the indicated steady-state input conditions were established |
| $\mathrm{a}_{\mathrm{n}}$ | $=$ level of Q before the most recent active transition indicated by $\downarrow$ or $\uparrow$ |
| $\square$ | $=$ one high-level pulse |
| Ł | $=$ one low-level pulse |
| TOGGLE | $=$ each output changes to the complement of its previous level on each active transition indicated by $\downarrow$ or $\uparrow$ |

If, in the input columns, a row contains only the symbols $H, L$, and/or $X$, this means the indicated output is valid whenever the input configuration is achieved and regardless of the sequence in which it is achieved. The output persists so long as the input configuration is maintained.
If, in the input columns, a row contains $H$, $L$, and/or $X$ together with $\uparrow$ and/or $\downarrow$, this means the output is valid whenever the input configuration is achieved but the transition(s) must occur following the achievement of the steady-state levels. If the output is shown as a level $\left(H, L, Q_{0}\right.$, or $\left.\bar{Q}_{0}\right)$, it persists so long as the steady-state input levels and the levels that terminate indicated transitions are maintained. Unless otherwise indicated, input transitions in the opposite direction to those shown have no effect at the output. (If the output is shown as a pulse, $\sqrt{\text { Lor }} \sqrt{ }$, the pulse follows the indicated input transition and persists for an interval dependent on the circuit.)

## EXPLANATION OF FUNCTION TABLES

Shift registers provide a good example of the features of a function table. The function table of a shift register embodies all of the symbols used in most function tables. Below is the function table of a 4 -bit bidirectional universal shift register, e.g., type SN74194.

FUNCTION TABLE

| CLEAR | INPUTS |  |  |  |  |  |  |  |  | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MODE |  | CLOCK | SERIAL |  | PARALLEL |  |  |  | $\mathbf{O}_{\mathbf{A}}$ | $\mathrm{O}_{\mathrm{B}}$ | $0_{C}$ | $\mathbf{Q}_{\text {D }}$ |
|  | S1 | S0 |  | LEFT | RIGHT | A | B | C | D |  |  |  |  |
| L | X | X | X | X | X | X | X | X | X | L | $L$ | L | L |
| H | X | X | L | $x$ | X | X | X | X | $X$ | $\mathrm{QAO}_{\text {a }}$ | $\mathrm{Q}_{\mathrm{BO}}$ | $\mathrm{Q}_{\mathrm{CO}}$ | ODO |
| H | H | H | $\uparrow$ | $x$ | X | a | b | c | d | a | b | c | d |
| H | L | H | $\uparrow$ | $x$ | H | X | $x$ | X | $x$ | H | $Q_{\text {An }}$ | $\mathrm{O}_{\mathrm{Bn}}$ | $\mathrm{O}_{\mathrm{Cn}}$ |
| H | L | H | $\uparrow$ | X | L | $X$ | $x$ | $X$ | $X$ | L | $\mathrm{Q}_{\text {An }}$ | $\mathrm{O}_{\mathrm{Bn}}$ | $\mathrm{Q}_{\mathrm{Cn}}$ |
| H | H | L | $\uparrow$ | H | X | X | X | X | $x$ | $\mathrm{O}_{8 \mathrm{n}}$ | $\mathrm{Q}_{\mathrm{Cn}}$ | $Q_{\text {D }}$ | H |
| H | H | L | $\uparrow$ | L | X | X | X | X | $X$ | $\mathrm{O}_{\mathrm{Bn}}$ | $\mathrm{O}_{\mathrm{Cn}}$ | $Q_{\text {Dn }}$ | L |
| H | L | L | X | X | X | X | X | X | X | $\mathrm{Q}_{\text {AO }}$ | $\mathrm{O}_{\mathrm{BO}}$ | $Q_{\mathrm{CO}}$ | $\mathrm{O}_{\mathrm{DO}}$ |

The first line of the table represents a synchronous clearing of the register and says that if clear is low, all four outputs will be reset low regardless of the other inputs. In the following lines, clear is inactive (high) and so has no effect.
The second line shows that so long as the clock input remains low (while clear is high), no other input has any effect and the outputs maintain the levels they assumed before the steady-state combination of clear high and clock low was established. Since on other lines of the table only the rising transition of the clock is shown to be active, the second line implicitly shows that no further change in the outputs will occur while the clock remains high or on the high-to-low transition of the clock.

The third line of the table represents synchronous parallel loading of the register and says that if S1 and SO are both high then, without regard to the serial input, the data entered at A will be at output $\mathrm{O}_{\mathrm{A}}$, data entered at B will be at $\mathrm{Q}_{\mathrm{B}}$, and so forth, following a low-to-high clock transition.
The fourth and fifth lines represent the loading of high- and low-level data, respectively, from the shiftright serial input and the shifting of previously entered data one bit; data previously at $Q_{A}$ is now at $Q_{B}$, the previous levels of $Q_{B}$ and $Q_{C}$ are now at $Q_{C}$ and $Q_{D}$ respectively, and the data previously at $Q_{D}$ is no longer in the register. The entry of serial data and shift takes place on the low-to-high transition of the clock when S 1 is low and SO is high and the levels at inputs A through D have no effect.

The sixth and seventh lines represent the loading of high- and low-level data, respectively, from the shiftleft serial input and the shifting of previously entered data one bit; data previously at $\mathrm{Q}_{\mathrm{B}}$ is now at $\mathrm{Q}_{\mathrm{A}}$, the previous levels of $Q_{C}$ and $Q_{D}$ are now at $Q_{B}$ and $Q_{C}$, respectively, and the data previously at $Q_{A}$ is no longer in the register. This entry of serial data and shift takes place on the low-to-high transition of the clock when S1 is high and SO is low and the levels at inputs A through D have no effect.

The last line shows that as long as both mode inputs are low, no other input has any effect and, as in the second line, the outputs maintain the levels they assumed before the steady-state combination of clear high and both mode inputs low was established.

The function table functional tests do not reflect all possible combinations or sequential modes.

|  |  | MEANING |
| :---: | :---: | :---: |
| TIMING DIAGRAM SYMBOL | INPUT | OUTPUT |
|  | FORCING FUNCTIONS | RESPONSE FUNCTIONS |
|  | Must be steady high or low | Will be steady high or low |
| $\omega$ | High-to-low changes permitted | Will be changing from high to low some time during designated interval |
|  | Low-to-high changes permitted | Will be changing from low to high sometime during designated interval |
| < | Don't Care | State unknown or changing |
|  | (Does not apply) | Centerline represents high-impedance (off) state. |

The front page of the data sheet begins with a list of key features such as organization, interface, compatibility, operation, and technology. In addition, the top view of the device is shown with the pinout provided. Next, a general description of the device, system interface considerations, and elaboration on other device characteristics are presented. The next section is an explanation of the device's operation which includes the function of each pin (i.e., the relationship between each input/output and a given type of application).

Augmenting the descriptive text, there appears a logic symbol prepared in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12 and explained in Section 4 of this book. Following the symbol is usually a functional block diagram or a logic diagram. Usually, the next few pages contain the absolute maximum ratings (e.g., voltage supplies, input voltage, and temperature) applicable over the operating free-air temperature range. If the device is used outside of these values, it may be permanently destroyed or at least it would not function as intended. Next, are the recommended operating conditions, (e.g., supply voltages, input voltages, and operating temperature). These devices are specified to work reliably and to meet all data sheet parameters when operated in accordance with the recommended operating conditions and within the specified timing. If the device is operated outside of these limits (minimum/maximum), it is no longer specified to meet the data sheet parameters. Operation beyond the absolute maximum ratings can result in catastrophic failures.

The next section provides a table of electrical characteristics over full ranges of recommended operating conditions (e.g., input and output currents, output voltages, etc.). These are presented as minimum, typical, and maximum values. Typical values are representative of operation at an ambient temperature of $\mathrm{T} A=25^{\circ} \mathrm{C}$ with all power supply voltages at nominal value.
The next few tables involve the device timing characteristics. The parameters are presented as minimum, typical (or nominal), and maximum. The switching characteristics over recommended supply voltage range are device performance characteristics inherent to device operation once the inputs are applied. These parameters are specified for the test conditions given. The timing requirements over recommended supply voltage range and operating free-air temperature indicate the device control requirements such as hold times, setup times, and transition times. These values are referenced to the relative positioning of signals on the timing diagrams that follow. The interrelationship of the timing requirements to the switching characteristics is illustrated in the parameter measurement information section.
At the end of a data sheet additional applications information may be provided such as how to use the device, graphs of electrical characteristics, or other data on electrical characteristics.


## Contents

Page
SN74BCT2420 NuBus ${ }^{\text {TM }}$ Address/Data Transceivers and Registers ..... 2-3
SN74BCT2423 16-Bit Latched Multiplexer/Demultiplexer Bus Transceivers ..... 2-13
SN74BCT2424 16-Bit Latched Multiplexer/Demultiplexer Bus Transceivers ..... 2-13
SN74BCT2425 MCP NuBus ${ }^{\text {TM }}$ Address/Data Transceivers and Registers ..... 2-23
SN74ACT2440 NuBus ${ }^{\text {TM }}$ Interface Controller ..... 2-35
SN74ACT2441 MCP NuBus ${ }^{\text {TM }}$ Interface Controller ..... 2-67
SN74ALS2442 NuBus™ Block Slave Address Generator ..... 2-121

- Designed for NuBus ${ }^{\text {™ }}$ Interface Applications
- Conforms to ANSI/IEEE Std 1196-1987
- On-Chip Comparator Provides I/D Slot Identification
- Multiplexed Real-Time and Latched Address/Data
- Designed to Operate with SN74ACT2440 NuBus ${ }^{\text {Tw }}$ Controller
- BiCMOS Design Substantially Reduces Standby Current
- Dependable Texas Instruments Quality and Reliability


## description

The 'BCT2420 consists of bus transceiver circuits, D-type flip-flops, latches, and control circuitry arranged for multiplexed transmission of address and data information in NuBus ${ }^{\mathrm{Tm}}$ applications. An on-chip comparator has been included to detect when a NuBus ${ }^{T M}$ transfer cycle is requesting the local board. The device conforms to ANSI/IEEE Std 1196-1987 and operates with Texas Instruments SN74ACT2440 NuBus ${ }^{\text {M }}$ Controller. In addition, the device is easily configured around ASIC or other PAL ${ }^{\circledR}$-based controllers.

The 'BCT2420 was designed using Texas Instruments BiCMOS process, which features bipolar drive characteristics and greatly reduces the standby power of the device when disabled. This feature is especially valuable when the device is not performing a NuBus ${ }^{n \mathrm{~m}}$ transaction.
The $\overline{\mathrm{AEN}}, \overline{\mathrm{DEN}}$ and $\overline{\mathrm{ADEN}}$ inputs control the transceiver functions. Three 16 -bit I/O ports, A15-AO, D15-D0, and $\overline{\mathrm{AD}} 15-\overline{\mathrm{AD}} 0$, provide for address and data transfer. When the NuBus ${ }^{\text {m4 }}$ performs a write cycle to the local board, address information is saved on the rising edge of ACLK. During the last portion of the NuBus ${ }^{\text {TM }}$ write cycle, data information is saved on the rising edge of DCLK.
When the local board is performing a write to the NuBus ${ }^{\text {™ }}$, address and data is multiplexed onto the NuBus ${ }^{\text {mw }}$ via the $\bar{A} / D$ line. Address and data can be latched by using the $\overline{\text { ALE }}$ and $\overline{\operatorname{DLE}}$ input lines respectively.
The $\overline{\mathrm{DEO}}$ output is used to signal that the local board is being requested by the NuBus ${ }^{\mathrm{mm}}$. This output is typically fed to the NuBus ${ }^{\text {m" }}$ controller. $\overline{\mathrm{DEO}}$ goes active (low) when $\overline{\mathrm{AD}} 15-\overline{\mathrm{AD}} 12$ are low and $\overline{\mathrm{AD}} 11-\overline{\mathrm{AD}} 8$ match $\overline{I D} 3-\overline{I D} 0$. $\overline{\mathrm{IDEO}}$ stays valid until the next address clock (ACLK) occurs. Internal 10-k $\Omega$ pull-up resistors are included on the ID3-IDO inputs.
The $\overline{\text { SSEQ }}$ output is used to signal the local board that super-slot addresses are being requested. This output is active (low) whenever $\overline{\mathrm{AD}} 15-\overline{\mathrm{AD}} 12$ are equal to $\overline{\mathrm{D}} 3-\overline{\mathrm{ID}} 0$, except when $\overline{\mathrm{ID}} 3-\overline{\mathrm{ID}} 0$ are all low.

In typical NuBus ${ }^{\text {m" }}$ applications, two devices are required to provide the full 32-bit address/data path. Refer to the typical NuBus ${ }^{\text {TM }}$ interface diagram on page 9 for additional information.
The SN74BCT2420 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

NuBus is a trademark of Texas Instruments Incorporated.
PAL is a registered trademark of Monolithic Memories Inc.
function tables

| INPUTS |  |  |  |  |  | OUTPUTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A15-A0 | D15-D0 | $\overline{\text { ALE }}$ | $\overline{\text { DLE }}$ | $\overline{\text { A } / D ~}$ | $\overline{\text { ADEN }}$ | $\overline{\text { AD15-AD0 }}$ |
| H | X | L | X | L | L | L |
| L | X | L | X | L | L | H |
| X | X | H | X | L | L | $\mathrm{O}_{0}$ |
| x | H | X | 1 | H | L | L |
| X | L | X | L | H | L | H |
| X | X | X | H | H | L | $\mathrm{O}_{0}$ |
| X | X | X | X | X | H | $z$ |


| INPUTS |  |  | OUTPUTS |
| :---: | :---: | :---: | :---: |
| $\overline{\text { AD15-ĀD0 }}$ | ACLK, DCLK | $\overline{\text { AEN, }} \overline{\text { DEN }}$ | A15-A0, D15-DO |
| H | $\uparrow$ | L | L |
| L | $\uparrow$ | L | H |
| X | L | L | $\mathrm{O}_{\mathrm{O}}$ |
| X | X | H | Z |


| $\overline{\text { AD } 15-\overline{A D} 12 ~}$ | ID3.ID0 | SSEO |
| :---: | :---: | :---: |
| EQ $\overline{\mathrm{I}} 3$-IDO | NE 0 | L |
| NE $\overline{\mathrm{I}} 3$ - $\overline{\mathrm{D}} \mathrm{O}$ | x | H |
| x | EO 0 | H |


| $\overline{\mathrm{AD} 15-\overline{\mathrm{AD}} 12}$ | $\overline{\mathrm{AD} 11-\overline{\mathrm{AD}} 8}$ | $\overline{\mathrm{DEO}}$ |
| :---: | :---: | :---: |
| EQ 0 | $\mathrm{EQ} \overline{\mathrm{ID} 3-\overline{\mathrm{ID}} 0}$ | L |
| $X$ | $\mathrm{NE} \overline{\mathrm{ID} 3-\overline{\mathrm{ID}}}$ | H |
| NE 0 | X | H |

NOTE: Symbol ' $\mathrm{Q}_{\mathrm{O}}$ ' denotes previous logic state preserved.
Symbol 'Z' denotes high-impedance state.
logic symbol ${ }^{\dagger}$

${ }^{\dagger}$ This symbol is in accordance with ANSI/IEEE Std. 91-1984.
logic diagram


## TERMINAL FUNCTIONS

| PIN NAME | DESCRIPTION |
| :---: | :---: |
| A15-AO | Address Bus. This 16-bit I/O port is connected to the local board's address bus. When information is transferred between this port and the NuBus'" port ( $\overline{\mathrm{AD}} 15-\overline{\mathrm{AD}} 0$ ), the data is inverted to conform to NuBus ${ }^{\text {wh }}$ specifications. |
| ACLK | Address Clock. This input saves the address portion of NuBus ${ }^{\text {ru }}$ read or write cycles. Data present at the $\overline{A D} 15-\overline{A D} 0$ inputs is clocked into the address register on the low-to-high transition of ACLK. |
| $\bar{A} / D$ | Address/Data Select. This input controls the address/data multiplexer. When $\overline{\mathrm{A}} / \mathrm{D}$ is driven low, the local address port, A15-AO, is selected as input to the $\overline{A D} 15-\overline{A D} 0$ outputs. When $\bar{A} / D$ is taken high, the local data port, D15-DO, is selected as input to the $\overline{A D} 15-\overline{A D} 0$ outputs. |
| $\overline{\mathrm{AD}} 15$ - $\overline{\mathrm{AD}} 0$ | Address/Data Port. This 16 -bit active-low 1/O port directly interfaces to the NuBus'" address/data lines. These lines are multiplexed to carry address information at the beginning of a NuBus'" cycle and data information later in the cycle. |
| $\overline{\text { ADEN }}$ | Address/Data Output Enable. This active-low input enables the $\overline{A D} 15-\overline{A D} 0$ outputs. When $\overline{A D E N}$ is taken high, the $\overline{A D} 15-\overline{A D} 0$ outputs are in the high-impedance state, allowing input from the NuBus ${ }^{\text {w }}$. |
| $\overline{\text { AEN }}$ | Address Enable. This active-low input enables the local address outputs, A15-A0, to place data onto the local board. When $\overline{\text { AEN }}$ is taken high, the A15-AO outputs are in the high-impedance state, allowing input from the local address bus. |
| $\overline{\text { ALE }}$ | Address Latch Enable. This active-low input controls the latch that holds the address received from the local address bus, A15-A0. When $\overline{\text { ALE }}$ is low, the latch is transparent. When $\overline{\text { ALE }}$ is taken high, the address present at the A15-A0 inputs is latched and remains latched while $\overline{A L E}$ is held high. |
| D15-DO | Data Bus. This 16 -bit I/O port is connected to the local board's data bus. When information is transferred between this port and the NuBus ${ }^{m \mathrm{w}}$ port ( $\overline{\mathrm{AD}} 15-\overline{\mathrm{AD}}$ ) , the data is inverted to conform to NuBus ${ }^{1 \mathrm{w}}$ specifications. |
| DCLK | Data Clock. This input saves the data portion of NuBus ${ }^{14 \prime}$ write cycles. Data present at the $\overline{A D} 15-\overline{A D O}$ inputs is clocked into the data register on the low-to-high transition of DCLK. |
| $\overline{\mathrm{DEN}}$ | Data Enable. This active-low input enables the local data port outputs, D15-D0, to place data onto the local board. When $\overline{\mathrm{DEN}}$ is taken high, the D15-DO outputs are in the high-impedance state, allowing input from the local board. |
| $\overline{\text { DLE }}$ | Data Latch Enable. This active-low input controls the latch that holds the data received from the local data bus, D15-D0. When $\overline{\text { DLE }}$ is low, the latch is transparent. When $\overline{D L E}$ is taken high, the data present at the D15-DO inputs is latched and remains latched while $\overline{\mathrm{DLE}}$ is held high. |
| $\overline{\mathrm{D}} 3-\mathrm{IDO}$ | Card-Slot Identification. These four inputs accept binary-coded location information for each NuBus² slot position on the backplane. These four lines are typically hard-wired logic levels unique to each NuBus ${ }^{\text {tw }}$ slot connector. For convenient implementation, the inputs have internal $10-\mathrm{k} \Omega$ pull-up resistors that ensure the logic high level when the inputs are left open-circuited. The internal comparator uses these inputs to identify when the local hardware card is being accessed. |
| $\overline{\text { IDEO }}$ | Identification Equal. This active-low output is used to signal that the local board is being accessed by the NuBus'm. $\overline{\text { DED }}$ goes low whenever $\overline{\mathrm{AD}} 15-\overline{\mathrm{AD}} 12$ are low and $\overline{\mathrm{AD}} 11-\overline{\mathrm{AD}} 8$ match $\overline{\mathrm{D}} 3-\overline{\mathrm{ID}} 0$. Since the internal comparator uses data from the address register, the address register must be clocked before the local board samples $\overline{\mathrm{IDEO}} . \overline{\mathrm{IDEO}}$ is valid for the entire NuBus ${ }^{\mathrm{m}}$ cycle after ACLK. |
| $\overline{\text { SSEO }}$ | Super-Slot Equal. This active-low output is used to signal the local board that super-slot addresses are being requested in the super-slot mode. $\overline{\mathrm{SSEQ}}$ goes low when $\overline{\mathrm{AD}} 15-\overline{\mathrm{AD}} 12$ match $\overline{\mathrm{D}} 3-\overline{\mathrm{ID}} 0$ and $\overline{\mathrm{D}} 3$ - $\overline{\mathrm{D}} 0$ are not all low. Since the internal comparator uses data from the address register, the address register must be clocked before the local board samples $\overline{\text { SSEQ. }} \overline{\text { SSEQ }}$ is valid for the entire NuBus ${ }^{\text {m" }}$ cycle after ACLK. |

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

> Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
> Input voltage (all inputs and I/O ports) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V
> Operating free-air temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
> Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
†'Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to GND.
recommended operating conditions

| PARAMETER |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 4.5 | 5 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voitage |  |  |  | 0.8 | V |
| ${ }^{\mathrm{IOH}}$ | High-level output current | Ax, Dx, $\overline{A D} \times$ outputs |  |  | -15 | mA |
|  |  | $\overline{\text { SSEX }}$, $\overline{\mathrm{DEQ}}$ outputs |  |  | -2.6 |  |
| ${ }^{\text {IOL}}$ | Low-level output current | Ax, $\mathrm{Dx}^{\text {, }} \overline{\mathrm{AD}} \times$ outputs $^{\text {d }}$ |  |  | 24 | mA |
|  |  | $\overline{\text { SSEQ }}$, $\overline{\mathrm{DEQ}}$ outputs |  |  | 16 |  |
| ${ }^{\text {f clock }}$ | Clock frequency |  | 0 |  | 40 | MHz |
| ${ }^{\text {tw }}$ | Pulse duration | ACLK, DCLK high | 12.5 |  |  | ns |
|  |  | ACLK, DCLK low | 12.5 |  |  |  |
|  |  | $\overline{\text { ALE, }} \overline{\text { DLE }}$ low | 12.5 |  |  |  |
| ${ }_{\text {tsu }}$ | Setup time | $\overline{\mathrm{A}} \times$ before ACLK $\uparrow$, DCLK $\uparrow$ | 5 |  |  | ns |
|  |  | Ax before $\overline{\text { ALE } \uparrow}$ | 5 |  |  |  |
|  |  | Dx before DLET | 5 |  |  |  |
| $t_{h}$ | Hold time | $\overline{\mathrm{AD}} \mathrm{x}$ after ACLK¢, DCLK $\uparrow$ | 2 |  |  | ns |
|  |  | Ax after ALET | 2 |  |  |  |
|  |  | Dx after $\overline{\text { LLE }} \uparrow$ | 2 |  |  |  |
| TA | Operating free-air temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free-air temperature range

| PARAMETER |  | TEST CONDITIONS | MIN | TYP ${ }^{\text { }}$ | MAX | $\frac{\text { UNIT }}{V}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IK}}$ |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{I}=-18 \mathrm{~mA}$ | - 1.2 |  |  |  |
| V OH | $A x, D x, \overline{A D} x$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-1.5$ |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.8 | 3.6 |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 2 |  |  |  |
|  | SSEQ, $\overline{\text { DEO }}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, 10 \mathrm{H}=-400 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {cc }}-2$ |  |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{I}_{\mathrm{OH}}=-2.6 \mathrm{~mA}$ | 2.4 | 3.2 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Ax, Dx, $\overline{\mathrm{AD}} \mathrm{x}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 |  |
|  | SSEQ, $\overline{\text { DEO }}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad 1 \mathrm{OL}=8 \mathrm{~mA}$ |  | 0.25 | 0.4 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{IOL}=16 \mathrm{~mA}$ |  | 0.35 | 0.5 |  |
| 1 |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \quad \mathrm{~V}_{1}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{IH}^{\ddagger}$ | $\overline{\mathrm{AEN}}, \overline{\mathrm{DEN}}, \overline{\mathrm{ADEN}}$ | $V_{C C}=5.5 \mathrm{~V}, \quad V_{1}=2.7 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
|  | $\overline{\mathrm{D}} 3$ - $\overline{\mathrm{D}} 0$ |  |  |  | -400 |  |
|  | All other inputs |  |  |  | -100 |  |
| IIL. ${ }^{\text { }}$ | $\overline{\mathrm{D}} 3$ - $\overline{\mathrm{D}} 0$ | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \quad \mathrm{~V}_{1}=0.4 \mathrm{~V}$ |  |  | -750 | $\mu \mathrm{A}$ |
|  | All other inputs |  |  |  | -200 |  |
| 10s ${ }^{\text {s }}$ |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}$ | -60 |  | -225 | mA |
| ICC | Enabled | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=3 \mathrm{~V}$ <br> Outputs open |  | 110 | 160 | mA |
|  | Disabled |  |  | 30 | 40 |  |

${ }^{\dagger}$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
${ }^{\ddagger}$ For $I / O$ ports, the parameters $\mathbb{I}_{\mathbb{H}}$ and $\mathbb{I}_{\mathrm{IL}}$ include the off-state output current.

switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER | LOAD CONDITIONS |  |  | MIN | TYP ${ }^{\dagger}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | R1, R2, and $\mathrm{R}_{\mathrm{L}}$ | $C_{L}$ | LOAD CIRCUIT |  |  |  |  |
| $f_{\text {max }}$ Maximum clock frequency |  |  |  | 40 |  |  | MHz |
| $\mathrm{t}_{\mathrm{pd}}$ Propagation time, ACLK介 to $\mathrm{A} \times(\overline{\mathrm{AEN}}=\mathrm{L})$ | $\begin{aligned} & R 1=500 \Omega \\ & R 2=500 \Omega \end{aligned}$ | 50 pF | S1 Open ${ }^{\ddagger}$ |  | 9 | 16 | ns |
| ${ }^{\text {tpd }}$ d Propagation time, DCLK t to $\mathrm{D} \times(\overline{\mathrm{DEN}}=\mathrm{L})$ | $\begin{aligned} & \mathrm{R} 1=500 \Omega \\ & \mathrm{R} 2=500 \Omega \end{aligned}$ | 50 pF | S1 Open ${ }^{\ddagger}$ |  | 9 | 16 | ns |
| ${ }_{\text {t }}^{\text {pd }}$ Propagation time, $\mathrm{A} \times$ to $\overline{\mathrm{AD}} \times(\overline{\mathrm{ALE}}=\mathrm{L}, \overline{\mathrm{A}} / \mathrm{D}=\mathrm{L})$ | $\begin{aligned} & \mathrm{R} 1=270 \Omega \\ & \mathrm{R} 2=470 \Omega \end{aligned}$ | 300 pF | S1 Closed ${ }^{\text {§ }}$ |  | 10 | 18 | ns |
| $t_{\text {pd }}$ Propagation time, $\mathrm{D} \times$ to $\overline{\mathrm{AD}} \times(\overline{\mathrm{DLE}}=\mathrm{L}, \overline{\mathrm{A}} / \mathrm{D}=\mathrm{H})$ | $\begin{aligned} & \mathrm{R} 1=270 \Omega \\ & \mathrm{R} 2=470 \Omega \end{aligned}$ | 300 pF | S1 Closed ${ }^{\text {§ }}$ |  | 11 | 18 | ns |
| ${ }^{\text {p d }}$ ( Propagation time, $\overline{\mathrm{ALE}}$ low to $\overline{\mathrm{AD}} \times(\mathrm{A} / \mathrm{D}=\mathrm{L})$ | $\begin{aligned} & \mathrm{R} 1=270 \Omega \\ & \mathrm{R} 2=470 \Omega \end{aligned}$ | 300 pF | S1 Closed ${ }^{\text {§ }}$ |  | - 10 | 18 | ns |
| ${ }^{\text {pd }}$ ( Propagation time, $\overline{\mathrm{DLE}}$ low to $\overline{\mathrm{AD}} \times(\overline{\mathrm{A}} / \mathrm{D}=H)$ | $\begin{aligned} & \mathrm{R} 1=270 \Omega \\ & \mathrm{R} 2=470 \Omega \end{aligned}$ | 300 pF | S1 Closed ${ }^{\text {§ }}$ |  | 11 | 18 | ns |
| $t_{\text {pd }}$ Propagation time, $\overline{\mathrm{A}} / \mathrm{D}$ to $\overline{\mathrm{AD}} \mathrm{x}$ | $\begin{aligned} & \mathrm{R} 1=270 \Omega \\ & \mathrm{R} 2=470 \Omega \end{aligned}$ | 300 pF | S1 Closed ${ }^{\text {§ }}$ |  | 10 | 16 | ns |
| $\mathrm{t}_{\text {pd }}$ Propagation time, ACLK to $\overline{\mathrm{IDEQ}}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 50 pF | 1 |  | 12 | 20 | ns |
| $t_{\text {pd }}$ Propagation time, ACLK to $\overline{\text { SSEQ }}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 50 pF | 1 |  | 12 | 18 | ns |
| $t_{\text {pd }}$ Propagation time, $\overline{\bar{D}} \times$ to $\overline{\mathrm{DEQ}}$ | $R_{L}=500 \Omega$ | 50 pF | 1 |  | 12 | 22 | ns |
| $\mathrm{t}_{\text {pd }}$ Propagation time, $\overline{\mathrm{I}} \times$ to $\overline{\text { SSEQ }}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 50 pF | 1 |  | 12 | 22 | ns |
| ten Enable time, $\overline{\mathrm{AEN}}$ to Ax | $\begin{aligned} & R 1=500 \Omega \\ & R 2=500 \Omega \end{aligned}$ | 50 pF | $\ddagger$ |  | 10 | 16 | ns |
| ten Enable time, $\overline{\text { DEN }}$ to Dx | $\begin{aligned} & R 1=500 \Omega \\ & R 2=500 \Omega \end{aligned}$ | 50 pF | $\ddagger$ |  | 10 | 16 | ns |
| ten Enable time, $\overline{\mathrm{ADEN}}$ to $\overline{\mathrm{AD}} \mathrm{x}$ | $\begin{aligned} & R 1=270 \Omega \\ & R 2=470 \Omega \end{aligned}$ | 300 pF | § |  | 10 | 18 | ns |
| $\mathrm{t}_{\text {dis }}$ Disable time, $\overline{\mathrm{AEN}}$ to Ax | $\begin{aligned} & R 1=500 \Omega \\ & R 2=500 \Omega \end{aligned}$ | 50 pF | $\ddagger$ |  | 6 | 10 | ns |
| $\mathrm{t}_{\text {dis }}$ Disable time, $\overline{\mathrm{DEN}}$ to Dx | $\begin{aligned} & R 1=500 \Omega \\ & R 2=500 \Omega \end{aligned}$ | 50 pF | $\ddagger$ |  | 6 | 10 | ns |
| $\mathrm{t}_{\text {dis }}$ Disable time, $\overline{\mathrm{ADEN}}$ to $\overline{\mathrm{AD}} \mathrm{x}$ | $\begin{aligned} & R 1=270 \Omega, \\ & R 2=470 \Omega \\ & \hline \end{aligned}$ | 50 pF | § |  | 6 | 10 | ns |

${ }^{\dagger}$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
${ }^{\ddagger}$ See Parameter Measurement Information for load circuit (three-state outputs, A15-A0, D15-D0) and voltage waveforms.
§See Parameter Measurement Information for load circuit (NuBus ${ }^{\text {mid }}$ Interface, $\overline{\mathrm{AD}} 15-\overline{\mathrm{AD}} 0$ ) and voltage waveforms.
ISee Parameter Measurement Information for load circuit (bi-state totem-pole outputs, $\overline{\mathrm{SSEQ}}, \overline{\mathrm{DED}}$ ) and voltage waveforms.

PARAMETER MEASUREMENT INFORMATION



Voltage waverorms PROPAGATION DELAY TIMES


VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES


LOAD CIRCUIT FOR
NuBus" interface
$\overline{\mathrm{AD}} 15$ - $\overline{\mathrm{AD}} 0$


LOAD CIRCUIT FOR THREE-STATE OUTPUTS A15 - AO, D15 - DO


> VOLTAGE WAVEFORMS PULSE DURATIONS


VOLTAGE WAVEFORMS
enable and disable times, THREE-STATE OUTPUTS

NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal condition such that the output is high except when disabled by the output control.
C. All input pulses have the following characteristics: $P R R \leq 1 \mathrm{MHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=2 \mathrm{~ns}$, duty cycle $=50 \%$
D. The outputs are measured one at a time with one transition per measurement.

FIGURE 1

## NuBus ${ }^{\text {TM }}$ ADDRESS|DATA TRANSCEIVERS AND REGISTERS

APPLICATION INFORMATION


FIGURE 2. TYPICAL NuBus'" INTERFACE

## －Multiplexed Real－Time and Latched Data

## Byte Control for Byte－Write Applications

－Useful in NuBus ${ }^{\text {™ }}$ Interface Applications
－Useful in Memory Interleave Applications
－BiCMOS Design Substantially Reduces Standby Current
－Dependable Texas Instruments Quality and Reliability

## description

The＇BCT2423 and＇BCT2424 are general－ purpose 16 －bit bidirectional transceivers with data storage latches and byte control circuitry arranged for use in applications where two separate data paths must be multiplexed onto， or demultiplexed from，a single data path． Typical applications include multiplexing and／or demultiplexing of address and data information in microprocessor－or bus－interface applications． These devices are also useful in memory－ interleaving applications．The＇BCT2423 and ＇BCT2424 offer inverted and noninverted data paths，respectively．

The＇BCT2423 and＇BCT2424 were designed using Texas Instruments BiCMOS process， which features bipolar drive characteristics，but also greatly reduces the standby power of the device when disabled．This is valuable when the device is not performing an address or data transfer．

Three 16－bit I／O ports，A15－A0，B15－B0，and $A B 15-A B 0$ are available for address and／or data transfer．The $\overline{\mathrm{AENM}}, \overline{\mathrm{AENL}}, \overline{\mathrm{BENM}}, \overline{\mathrm{BENL}}$ ， $\overline{\mathrm{ABENM}}$ ，and $\overline{\mathrm{ABENL}}$ inputs control the bus transceiver functions．These control signals also allow byte－control of the most significant byte and least significant byte for each bus．

Address and／or data information can be stored using the internal storage latches．The $\overline{A L E}, \overline{B L E}$ ， $\overline{\mathrm{ABLEA}}$ ，and $\overline{\mathrm{ABLEB}}$ inputs are active low，and are used to control data storage．When the latch enable input is low，the latch is transparent． When the latch enable input goes high，the data present at the inputs is latched，and remains latched until the latch enable input is returned low．

SN74BCT2423 ．．．FN PACKAGE
（TOP VIEW）



SN74BCT2424 ．．．FN PACKAGE
（TOP VIEW）

| Qৃণ M |  |  |
| :---: | :---: | :---: |
|  |  |  |
| $\overline{\text { AENL }}$ | 110 60 ［ | $\overline{\text { AENM }}$ |
| $\overline{\text { ABLEA }}$ | 31159 ［ | $\overline{\text { ALE }}$ |
| $\overline{\text { ABENL }}$ | 712 580 | $V_{C C}$ |
| GND | 13 57 | $V_{C C}$ |
| AB7 | 714 | AB15 |
| AB6 | 15155 | AB14 |
| AB5 | 716 | AB13 |
| AB4 | 717 江 | AB12 |
| GND | 18 － 52 亿 | GND |
| AB3 | 19 51［ | AB1 1 |
| AB2 | 720 | AB10 |
| AB1 | 21 21 49 ［ | AB9 |
| ABO | 322 48［ | AB8 |
| $V_{\text {CC }}$ | 323 年 47 | GND |
| $\overline{\text { A／BSEL }}$ | 124 | ABENM |
| $\overline{\text { BLE }}$ | 725 451 | $\overline{\text { ABLEB }}$ |
| $\overline{\text { BENL }}$ |  | BENM |
|  |  |  |

NuBus is a trademark of Texas Instruments Incorporated．

## description (continued)

Data on the ' $A$ ' bus and ' $B$ ' bus are multiplexed onto the ' $A B$ ' bus via the $\bar{A} / B S E L$ control line. When $\bar{A} / B S E L$ is low, $A 15-A 0$ is mapped to the $A B 15-A B O$ outputs. When $\bar{A} / B S E L$ is high, $B 15-B 0$ is mapped to the $A B 15-A B 0$ outputs.
The SN74BCT2423 and SN74BCT2424 are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
logic symbols ${ }^{\dagger}$



[^3]logic diagram (positive logic)

logic diagram (positive logic)


# SN74BCT2423, SN74BCT2424 16-BIT LATCHED MULTIPLEXER/DEMULTIPLEXER BUS TRANSCEIVERS 

## TERMINAL FUNCTIONS

| PIN NAME | DESCRIPTION |
| :---: | :---: |
| A15-AO | A Bus. This 16 -bit I/O port allows for transmission of data and/or address information to or from the $A B$ bus. Information transfer between the $A$ bus and the AB bus is inverting for the 'BCT2423 and noninverting for the 'BCT2424. |
| $\overline{\mathrm{AB}} 15-\overline{\mathrm{A}} \mathrm{B} 0$ ('BCT2423) <br> AB15-AB0 <br> ('BCT2424) | $A B$ Bus. This 16 -bit $1 / O$ port allows for multiplexed transmission of data and/or address information to or from the $A$ and $B$ buses. Information transfer between the A, B and AB buses is inverting for the 'BCT2423 and noninverting for the 'BCT2424. |
| A ABENL | $A B$ Bus Output Enable, Least Significant Byte. This active-low input is used to enable the AB7-ABO outputs. When this input is high, the $A B 7-A B O$ outputs are in the high-impedance state allowing for data input. |
| $\overline{\text { ABENM }}$ | AB Bus Output Enable, Most Significant Byte. This active-low input is used to enable the AB15-AB8 outputs. When this input is high, the AB15-AB8 outputs are in the high-impedance state allowing for data input. |
| $\overline{\text { ABLEA }}$ | $A B$ Bus Latch Enable to $A$ Bus. This active-low input is used to control the latch that holds data received from the $A B$ bus ( $A B 15-A B 0$ ) to be transferred to the $A$ bus (A15-AO). When $\overline{A B L E A}$ is low, the latch is transparent. When $\overline{A B L E A}$ transitions to the high level, the data present at the AB15-ABO inputs is latched, and remains latched while $\overline{A B L E A}$ is high. |
| $\overline{\text { ABLEB }}$ | $A B$ Bus Latch Enable to $B$ Bus. This active-low input is used to control the latch that holds data received from the $A B$ bus ( $A B 15-A B 0$ ) to be transferred to the $B$ bus ( $B 15-B 0$ ). When $\overline{A B L E B}$ is low, the latch is transparent. When $\overline{\mathrm{ABLEB}}$ transitions to the high level, the data present at the $\mathrm{AB} 15 \cdot \mathrm{ABO}$ inputs is latched, and remains latched while $\overline{A B L E B}$ is high. |
| $\overline{\text { A//BSEL }}$ | $A / B$ Select Control. This input controls the $A / B$ multiplexer. When the input is low, A15-AO is selected as input to the $A B 15-A B O$ outputs. When the input is high, $B 15-B O$ is selected as input to the $A B 15-A B O$ outputs. |
| $\overline{\text { AENL }}$ | A Bus Output Enable, Least Significant Byte. This active-low input is used to enable the A7-AO outputs. When this input is high, the A7-AO outputs are in the high-impedance state allowing for data input. |
| $\overline{\text { AENM }}$ | A Bus Output Enable, Most Significant Byte. This active-low input is used to enable the A15-A8 outputs. When this input is high, the A15-A8 outputs are in the high-impedance state allowing for data input. |
| $\overline{\text { ALE }}$ | A Bus Latch Enable. This active-low input is used to control the latch that holds data received from the $A$ bus (A15-A0). When $\overline{A L E}$ is low, the latch is transparent. When $\overline{A L E}$ transitions to the high level, the data present at the A15-AO inputs is latched and remains latched while $\overline{\text { ALE }}$ is high. |
| B15-80 | $B$ Bus. This 16 -bit I/O port allows for transmission of data and/or address information to or from the AB bus. Information transfer between the $B$ bus and the $A B$ bus is inverting for the 'BCT2423 and noninverting for the 'BCT2424. |
| $\overline{\text { BENL }}$ | B Bus Output Enable, Least Significant Byte. This active-low input is used to enable the B7-BO outputs. When this input is high, B7-BO outputs are in the high-impedance state allowing for data input. |
| BENM | B Bus Output Enable, Most Significant Byte. This active-low input is used to enable the B15-B8 outputs. When this input is high, the B15-B8 outputs are in the high-impedance state allowing for data input. |
| $\overline{\text { BLE }}$ | B Bus Latch Enable. This active-low input is used to control the latch that holds data received from the B bus (B15-B0). When $\overline{B L E}$ is low, the latch is transparent. When $\overline{B L E}$ transitions to the high level, the data present at the B15-BO inputs is latched and remains latched while $\overline{B L E}$ is high. |

## FUNCTION TABLES

| DIRECTION A OR B TO AB |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUTS |  |  |  |  |  |  | OUTPUTS |  |  |  |
|  |  |  |  |  |  |  | 'BCT2423 |  | 'BCT2424 |  |
| Ax | Bx | $\overline{\text { ALE }}$ | $\overline{\text { BLE }}$ | $\overline{\text { A} / B S E L ~}$ | $\overline{\text { ABENM }}$ | $\overline{\text { ABENL }}$ | $\overline{\text { AB15-8 }}$ | $\overline{\mathrm{AB}} 70$ | AB15-8 | AB7-0 |
| H | X | L | X | L | L | L | L |  | H |  |
| L | $x$ | L | x | L | L | L | H |  | L |  |
| X | X | H | X | L | L | L | $\overline{\mathrm{AB}}$ |  | $A B$ |  |
| X | H | X | L | H | L | L | L |  | H |  |
| X | L | x | L | H | L | L | H |  | L |  |
| X | X | x | H | H | L | L | $\overline{\mathrm{AB}}$ |  | $A B$ |  |
| X | X | X | X | X | L | L | Active | Active | Active | Active |
| X | x | X | x | $x$ | L | H | Active | Z | Active | z |
| X | X | X | X | x | H | L | Z | Active | z | Active |
| X | x | X | x | X | H | H | z | z | $z$ | $z$ |


| DIRECTION AB TO A OR B |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUTS |  |  |  |  | OUTPUTS |  |  |  |
| $\begin{aligned} & \overline{\mathrm{AB}} \mathrm{x} \\ & \mathrm{ABx} \end{aligned}$ | $\overline{\text { ABLEA }}$ | $\overline{\text { ABLEB }}$ | $\begin{aligned} & \overline{\overline{\operatorname{AENL}}}{ }^{\dagger} \\ & \overline{\text { EENM }} \end{aligned}$ | $\begin{gathered} \overline{\text { BENL }}^{\dagger} \\ \overline{\text { BENM }} \end{gathered}$ | 'ВСТ2423 |  | 'BCT2424 |  |
|  |  |  |  |  | Ax | Bx | Ax | Bx |
| H | L | L | L | L | L | L | H | H |
| L | L | L | L | L | H | H | L | L |
| H | L | H | L | L | L | B0 | H | $\mathrm{B}_{0}$ |
| L | L | H | L | L | H | $\mathrm{B}_{0}$ | L | $\mathrm{B}_{0}$ |
| H | H | L | 1 | L | $A_{0}$ | L | $A_{0}$ | H |
| L | H | L | L | L | $A_{0}$ | H | $A_{0}$ | L |
| x | H | H | L | L | $A_{0}$ | $\mathrm{B}_{0}$ | $A_{0}$ | $\mathrm{B}_{0}$ |
| X | X | X | L | L | Active | Active | Active | Active |
| x | X | x | $L$ | H | Active | Z | Active | z |
| X | X | X | H | L | z | Active | Z | Active |
| X | X | X | H | H | Z | Z | Z | Z |

[^4]
## SN74BCT2423，SN74BCT2424 16－BIT LATCHED MULTIPLEXER／DEMULTIPLEXER BUS TRANSCEIVERS

## absolute maximum ratings over operating free－air temperature range（unless otherwise noted）${ }^{\dagger}$

```
Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Input voltage (all inputs and I/O ports) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5. 5 . . . . . . 
Operating free-air temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 0 . . . to 70 . . . C
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - }6\mp@subsup{5}{}{\circ}\textrm{C}\mathrm{ 的 150年年
```

†＇Stresses beyond those listed under＂absolute maximum ratings＂may cause permanent damage to the device．This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the＂recommended operating conditions＂section of this specification is not implied．Exposure to absolute－maximum－rated conditions for extended periods may affect device reliability．
NOTE 1：All voltage values are with respect to GND．
recommended operating conditions

| PARAMETER |  |  | SN74BCT2423 |  |  | SN74BCT2424 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage |  | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High－level input voltage |  | 2 |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low－level input voltage |  |  |  | 0.8 |  |  | 0.8 | V |
|  |  | Ax，Bx outputs |  |  | －15 |  |  | －15 | m |
|  | High－level output current | $\overline{\mathrm{AB}} \times$ or $\overline{A B x}$ outputs |  |  | －15 |  |  | －15 | mA |
|  |  | Ax，Bx outputs |  |  | 24 |  |  | 24 |  |
|  | w－level output current | $\overline{\overline{A B}} \times$ or $A B x$ outputs |  |  | 48 |  |  | 48 |  |
| ${ }^{\text {tw }}$ | Pulse duration | $\overline{\text { ABLEA }}$ ，$\overline{A B L E B}$ high or low | 12.5 |  |  | 12.5 |  |  | ns |
|  |  | $\overline{\text { ALE，}}$ BLE high or low | 12.5 |  |  | 12.5 |  |  |  |
| $\mathrm{t}_{\text {su }}$ | Setup time | Data before $\overline{\mathrm{xLEx}} \uparrow$ | 10 |  |  | 10 |  |  | ns |
| $t_{\text {h }}$ | Hold time | Data after XLEx $\uparrow$ | 2 |  |  | 2 |  |  | ns |
| $\mathrm{T}_{\text {A }}$ | Operating free－air temperature |  | 0 | 70 |  | 0 | 70 |  | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free－air temperature range

| PARAMETER |  | TEST CONDITIONS |  | SN74BCT2423 |  |  | SN74BCT2424 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | TYP ${ }^{\text {\＃}}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $\mathrm{V}_{\mathrm{iK}}$ |  |  |  | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ | $\mathrm{I}=-18 \mathrm{~mA}$ |  |  | －1．2 |  |  | －1．2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {CC }}-1.5$ |  |  | $\mathrm{V}_{\text {CC }}-1.5$ |  |  | v |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOH}=-3 \mathrm{~mA}$ | 2.8 | 3.6 |  | 2.8 | 3.6 |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOH}=-15 \mathrm{~mA}$ | 2 |  |  | 2 |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Ax，Bx outputs | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOL}^{\prime}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 | $v$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOL}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 |  | 0.35 | 0.5 |  |
|  | $A B x, A B x$ outputs | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOL}=24 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOL}^{\prime}=48 \mathrm{~mA}$ |  | 0.35 | 0.5 |  | 0.35 | 0.5 |  |
| 11 |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 100 |  |  | 100 | $\mu \mathrm{A}$ |
| ${ }_{11} H^{5}$ |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ | －100 |  | 20 | －100 |  | 20 | $\mu \mathrm{A}$ |
| $1 \mathrm{lL}^{\text {§ }}$ |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  | －200 |  |  | －200 | $\mu \mathrm{A}$ |
| 109 |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | －60 |  | －225 | －60 |  | －225 | mA |
| ${ }^{\text {I CC }}$ | Enabled | $\begin{array}{ll} \mathrm{V}_{C C}=5.5 \mathrm{~V}, & \mathrm{~V}_{I L}=0.5 \mathrm{~V}, \\ V_{I H}=3 \mathrm{~V}, & \text { Outputs open } \end{array}$ |  |  |  | 190 |  |  | 190 | mA |
|  | Disabled |  |  |  |  | 50 |  |  | 50 |  |

${ }^{\ddagger}$ All typical values are at $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ．
$\$_{\text {For }} / / O$ ports，the parameter $I_{I H}$ and $I_{I L}$ include the offstate output current．
IThe output conditions have been chosen to produce a current that closely approximates one half of the true short－circuit output current，los．

## 16-BIT LATCHED MULTIPLEXER/DEMULTIPLEXER BUS TRANSCEIVERS

switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS ${ }^{\dagger}$ | SN74BCT2423 |  |  | SN74BCT2424 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $t_{\text {pd }}$ | $\overline{\mathrm{AB}} \mathrm{x}, \mathrm{ABx}$ | Ax | $\begin{aligned} & \mathrm{V}_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \\ & C_{L}=50 \mathrm{pF}, \\ & R_{1}=500 \Omega, R_{2}=500 \Omega, \\ & T_{A}=M I N \text { to MAX } \end{aligned}$ |  | 10 | 18 |  | 10 | 18 | ns |
| ${ }^{\text {tpd }}$ | $\overline{A B x}, A B x$ | Bx |  |  | 10 | 18 |  | 10 | 18 | ns |
| ${ }_{\text {tpd }}$ | Ax | $\overline{\mathrm{AB}} \times, \mathrm{AB} \times$ |  |  | 10 | 18 |  | 10 | 18 | ns |
| $t_{\text {pd }}$ | Bx | $\overline{\mathrm{AB}} \times, \mathrm{ABx}$ |  |  | 10 | 18 |  | 10 | 18 | ns |
| $t_{\text {pd }}$ | $\overline{\text { ALE }} \downarrow$ | $\overline{A B} x, A B x$ |  |  | 10 | 18 |  | 10 | 18 | ns |
| ${ }_{\text {t }}^{\text {pd }}$ | $\overline{\text { BLE, }} \downarrow$ | $\overline{\mathrm{AB}} \times, \mathrm{ABx}$ |  |  | 10 | 18 |  | 10 | 18 | ns |
| $t_{\text {pd }}$ | $\overline{\text { ABLEA }} \downarrow$ | Ax |  |  | 10 | 18 |  | 10 | 18 | ns |
| ${ }^{\text {tpd }}$ | $\overline{\text { ABLEB }} \downarrow$ | Bx |  |  | 10 | 18 |  | 10 | 18 | ns |
| tpd | ABSEL | $\overline{\mathrm{AB}} \times \mathrm{ABx}$ |  |  | 10 | 18 |  | 8 | 15 | ns |
| ${ }^{\text {ten }}$ | $\overline{\text { AENM, }}$ <br> $\overline{A E N L}$ | Ax |  |  | 10 | 18 |  | 10 | 18 | ns |
| ${ }^{\text {ten }}$ | $\overline{B E N M}$, $\overline{B E N L}$ | $B x$ |  |  | 10 | 18 |  | 10 | 18 | ns |
| ten | $\overline{\text { ABENM, }}$ $\overline{\text { ABENL }}$ | $\overline{\mathrm{AB}} \times, \mathrm{ABx}$ |  |  | 10 | 18 |  | 10 | 18 | ns |
| ${ }^{\text {d }}$ dis | $\frac{\overline{\mathrm{AENM}},}{\overline{\mathrm{AENL}}}$ | Ax |  |  | 5 | 10 |  | 5 | 10 | ns |
| ${ }^{\text {t }}$ dis | $\overline{\text { BENM, }}$ $\overline{B E N L}$ | Bx |  |  | 5 | 10 |  | 5 | 10 | ns |
| ${ }^{\text {d }}$ dis | $\overline{\text { ABENM, }}$ $\overline{\text { ABENL }}$ | $\overline{\mathrm{AB}} \times, A B x$ |  |  | 5 | 10 |  | 5 | 10 | ns |

[^5]
## PARAMETER MEASUREMENT INFORMATION

SWITCH POSITION TABLE

| TEST | S1 |
| :---: | :---: |
| $\mathbf{t}^{\text {PPLH }}$ | Open |
| tPHL $^{\text {tPZH }}$ | Open |
| ${ }^{\text {tPZL }}$ | Open |
| ${ }^{\text {tPHZ }}$ | Closed |
| tpLZ | Open |



VOLTAGE WAVEFORMS SETUP AND HOLD TIMES


VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES


LOAD CIRCUIT


VOLTAGE WAVEFORMS PULSE DURATIONS


NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses have the following characteristics: $\operatorname{PRR} \leq 1 \mathrm{MHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=2 \mathrm{~ns}$, duty cycle $=50 \%$.
D. The outputs are measured one at a time with one transition per measurement.

FIGURE 1


NOTE A: The value of this delay element is dependent on the speed of the microprocessor.
FIGURE 2. TYPICAL MEMORY INTERLEAVE APPLICATION

- Designed to Support Apple Computer MacIntosh Coprocessor Platform (MCP) Interface Applications
- Designed to Operate with the SN74ACT2441 MCP NuBus ${ }^{\text {™ }}$ Interface Controller
- Includes NuBus ${ }^{\text {™ }}$ Address and Data Path Circuitry Along with Memory Address Drivers
- Conforms to Apple Computer MacIntosh II Family NuBus ${ }^{\text {™ }}$ Interface Specifications
- BiCMOS Design Substantially Reduces Standby Current
- Available in 100 -pin Plastic Quad Flat Package


## description

The SN74BCT2425 consists of bus transceiver circuits, D-type flip-flops, memory drivers, and control circuitry arranged for mutiplexed transmission of address and data information in MacIntosh Coprocessor Platform (MCP) applications.
The MCP is a generic software and hardware foundation developed by Apple Computer and may be used in the development of add-in cards and software applications for the MacIntosh II computer.
The MCP provides an intelligent NuBus'm interface that includes hardware support for an MC68000 processor, an application specific $1 / O$ processor, ROM, and dynamic memory. Software support for the MCP architecture consists of the A/ROSE operating system (Apple Real-time Operating System Enviroment). A/ROSE is downloaded onto the MacIntosh II I/O card for execution by the on-board MC68000.
For a complete description of the Apple MacIntosh NuBus ${ }^{\text {™ }}$ implementation, see Designing Cards and Drivers for MacIntosh II and MacIntosh SE published by Addison Wesley, or contact the Apple Programmers and Developers Association (APDA). For additional information on MCP or A/ROSE, contact Apple Computer directly.

The SN74BCT2425 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

[^6]Pin Assignments

| PIN |  | PIN |  | PIN |  | PIN |  | PIN |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NO. | NAME | NO. | NAME | NO. | NAME | NO. | NAME | NO. | NAME |
| 1 | GND | 21 | D12 | 41 | $\mathrm{V}_{\text {CC }}$ | 61 | $\mathrm{V}_{\mathrm{CC}}$ | 81 | $\stackrel{\text { AD2 }}{ }$ |
| 2 | $\overline{\text { AD7 }}$ | 22 | D11 | 42 | GND | 62 | A2 | 82 | $\overline{\mathrm{AD}} 20$ |
| 3 | $\overline{\text { AD } 6}$ | 23 | D10 | 43 | A18 | 63 | A1 | 83 | $\overline{\text { AD19 }}$ |
| 4 | $\overline{\text { AD5 }}$ | 24 | D9 | 44 | A17 | 64 | NBAIC | 84 | $\overline{\mathrm{AD}} 18$ |
| 5 | $\overline{\mathrm{AD}} 4$ | 25 | D8 | 45 | A16 | 65 | MUX | 85 | ĀD17 |
| 6 | $\overline{\mathrm{AD}} 3$ | 26 | GND | 46 | A15 | 66 | $V_{C C}$ | 86 | $\overline{\text { AD16 }}$ |
| 7 | $\overline{\mathrm{AD}} 2$ | 27 | D7 | 47 | A14 | 67 | GND | 87 | GND |
| 8 | $\stackrel{\rightharpoonup}{\text { AD }} 1$ | 28 | D6 | 48 | A13 | 68 | RFO | 88 | $V_{\text {CC }}$ |
| 9 | $\overline{\mathrm{AD}} 0$ | 29 | D5 | 49 | A12 | 69 | RF1 | 89 | $V_{C C}$ |
| 10 | GND | 30 | D4 | 50 | A11 | 70 | RF2 | 90 | GND |
| 11 | $V_{C C}$ | 31 | D3 | 51 | GND | 71 | RF3 | 91 | $\overline{\text { NBDOE }}$ |
| 12 | NBDIC | 32 | D2 | 52 | A10 | 72 | RF4 | 92 | STCYC |
| 13 | $\overline{\text { AS }}$ | 33 | D1 | 53 | A9 | 73 | RF5 | 93 | $\overline{\text { AD } 15 ~}$ |
| 14 | NBDIEH | 34 | DO | 54 | A8 | 74 | RF6 | 94 | $\overline{\text { AD } 14 ~}$ |
| 15 | NBDIEL | 35 | GND | 55 | A7 | 75 | RF7 | 95 | $\overline{\text { AD13 }}$ |
| 16 | $V_{\text {CC }}$ | 36 | $V_{C C}$ | 56 | A6 | 76 | RF8 | 96 | $\overline{\mathrm{AD}} 12$ |
| 17 | GND | 37 | DSEL | 57 | A5 | 77 | RF9 | 97 | $\overline{\text { AD } 11}$ |
| 18 | D15 | 38 | $\overline{\text { NBACK }}$ | 58 | A4 | 78 | GND | 98 | $\overline{\text { AD10 }}$ |
| 19 | D14 | 39 | A20 | 59 | A3 | 79 | $\overline{\mathrm{AD}} 23$ | 99 | $\overline{\text { AD9 }}$ |
| 20 | D13 | 40 | A19 | 60 | GND | 80 | $\overline{\mathrm{AD}} 22$ | 100 | $\overline{\text { AD8 }}$ |

logic symbol $\dagger$

$\dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984.
logic diagram


Texas

TERMINAL FUNCTIONS

| PIN NAME | DESCRIPTION |
| :---: | :---: |
| A20-A1 | Local Address Bus. This 20-bit 1/O port directly interfaces to the local address bus A23-A0. |
|  | Address/Data Port. This 24 -bit active low I/O port directly interfaces to the NuBus ${ }^{\text {Tw }}$ address/data lines. These lines are multiplexed to carry address at the beginning of a NuBus'" cycle, and data information in the last portion of the NuBus" cycle. |
| $\overline{\text { AS }}$ | Address Strobe. This input is used for saving data information on the low-to-high transition of $\overline{\mathrm{AS}}$. The $\overline{\mathrm{A} S}$ input is typically connected to both the 'ACT2441 and the MC6800. |
| D15-D0 | Data Address Bus. This 16-bit 1/O port directly interfaces to the local data bus. |
| DSEL | Data Select. This input controls the data multiplexer for the local data bus. When this input is driven low, the NuBus '" addresses $\overline{\mathrm{AD}} 23-\overline{\mathrm{AD}} 0$ are selected as inputs to the output data buffer. When DSEL is driven high, the NuBus'" data saved in the data input registers are selected as inputs to the output data buffer. |
| MUX | Multiplex Row/Column Addresses. This input is used to select between row and column addresses when reading or writing to memory. This signal is driven by the 'АСТ 2441 . |
| $\overline{\text { NBACK }}$ | NuBus ${ }^{\text {TW }}$ Acknowledge. This active-low input is used to enable NuBus ${ }^{\text {™ }}$ address information, saved via the NBAIC input, onto the local A20-A1 address lines. |
| NBAIC | NuBus ${ }^{\text {Tw }}$ Address Input Clock. This input is used for saving the address portion of NuBus ${ }^{\text {Tw }}$ read or write cycles. Data present at the $\overline{\mathrm{AD}} 18-\overline{\mathrm{AD}} 3$ I/O port is clocked into the address register on the low-to-high transition of NBAIC. |
| NBDIC | NuBus ${ }^{\text {r" }}$ Data Input Clock. This input is used for saving the data portion of NuBus ${ }^{\text {r" }}$ read or write cycles. Data present at the $\overline{\mathrm{AD}} 23-\overline{\mathrm{AD}} 0 \mathrm{I} / \mathrm{O}$ port is clocked into the data registers on the low-to-high transition of NBDIC. |
| NBDIEL | NuBus ${ }^{\text {™ }}$ Data Input Enable Low. This active-high input is used to enable NuBus ${ }^{\text {™ }}$ data information onto the local bus (D15-D0) for the lower 16 -bits corresponding to $\overline{A D} 15-\overline{A D} 0$. |
| NBDIEH | NuBus' ${ }^{\text {mo }}$ Data Input Enable High. This active-high input is used to enable NuBus'm data information onto the local bus (D15-D8) for the upper 8 -bits corresponding to $\overline{\mathrm{AD}} 23-\overline{\mathrm{AD}} 16$. The remaining 8 -bits $\mathrm{D} 7-\mathrm{D} 0$, corresponding to $\overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 24$, are supplied by the 'ACT2441. |
| $\overline{\text { NBDOE }}$ | NuBus ${ }^{\text {m/ }}$ Data Output Enable. This active-low input is used to enable the $\overline{\mathrm{AD}} 23-\overline{\mathrm{AD}} 0$ outputs. When $\overline{\mathrm{N}} \overline{\mathrm{BDOE}}$ is taken inactive (high), the $\overline{A D} 23-\overline{A D} 0$ outputs are at high impedance (assuming STCYC is also inactive). |
| RF0-RF9 | Memory Row/Column Addresses. These outputs are used for driving row and column address information onto the DRAM address bus. Each output has an internal $45-\Omega$ resistor in series with the output pin for the purpose of supressing signal overshoot and undershoot. |
| STCYC | Start Cycle Active. This active-high input is used to enable the local bus address lines A18-A3 onto the NuBus ${ }^{\text {n }} \overline{\mathrm{AD}} 18-\overline{\mathrm{AD}} 3$ bus lines. The remainder of the 24 -bit address lines are driven directly from the 'ACT 2441 MCP NuBus ${ }^{\text {Tu }}$ controller. When STCYC is taken inactive (low), the $\overline{\mathrm{AD}} 18-\overline{\mathrm{AD}} 3$ outputs are at high impedance. |

Function Tables
dATA BUS PORT MODE

| CONTROL INPUTS |  |  |  | DATA INPUTS |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DSEL | NBDIC | NBDIEL | NBDIEH | AD23-AD16 | $\overline{\text { AD15-AD8 }}$ | AD7-AD0 | D15-D8 | D7-D0 |
| X | X | L | L | X | X | X | Z | Z |
| 1 | X | L | H | L | X | X | H | Z |
| L | $x$ | L | H | H | X | X | L | Z |
| I | $x$ | H | L | X | H | L | H | L |
| L | $x$ | H | L | X | L | H | L | H |
| $L$ | X | H | H | Unallowed input condition |  |  |  |  |
| H |  | L | H | L | X | X | H | Z |
|  | $\uparrow$ |  |  | H | X | X | L | Z |
|  | No $\uparrow$ |  |  | X | X | X | NC | Z |
| H |  | H | L | X | H | L | H | L |
|  | $\dagger$ |  |  | X | L | H | L | H |
|  | No^ |  |  | X | X | X | NC | NC |
| H | X | H | H | Unallowed input condition |  |  |  |  |

Inputs AD15-AD8 map to outputs D7-D0, and inputs AD7-AD0 map to outputs D15-D8, respectively, in the applicable mode. Inputs $\overline{\mathrm{AD}} 23-\overline{\mathrm{AD}} 16$ map to outputs $\mathrm{D} 15-\mathrm{D} 8$, respectively, in the applicable mode.

NuBus" ${ }^{\text {m }}$ PORT OUTPUT MODE

| CONTROL INPUTS |  |  |  | DATA INPUTS |  |  | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A1 | $\overline{\text { AS }}$ | $\overline{\text { NBDOE }}$ | STCYC | A18-A3 | D15-D8 | D7-D0 | $\overline{\text { AD23-AD19 }}$ | $\overline{\text { AD } 18-\overline{A D} 16}$ | $\overline{\mathrm{AD}} 15-\overline{\mathrm{AD}} 3$ | $\overline{\mathrm{AD} 2} 2 \cdot \overline{\mathrm{AD}} 0$ |
| X | X | H | L | X | X | X | Z | Z | Z | Z |
|  |  |  |  | L | X | X | Z | H | H | Z |
| L | $\times$ | H | H | H | X | X | Z | L | L | Z |
|  |  |  |  | X | L | L | H | H | H | H |
| L | X | L | L | X | H | H | L | L | L | L |
| L | X | L | H |  |  |  | Unallowed inp | condition |  |  |
|  |  |  |  | L | X | X | Z | H | H | Z |
| H | X | H | H | H | X | X | Z | L | L | Z |
|  |  |  |  | X | L | L | H | H | H | H |
| H | $\uparrow$ | L | L | X | H | H | L | L | L | L |
|  |  |  |  | X | L | L | H | H | NC | NC |
| H | No^ | L | L | X | H | H | L | L | NC | NC |
| H | X | L | H |  |  |  | Unallowed inp | condition |  |  |

Inputs A18-A3 map to outputs $\overline{\mathrm{AD}} 18-\overline{\mathrm{AD}} 3$, respectively in the applicable mode.
Inputs D15-D8 map to outputs $\overline{\mathrm{AD}} 23-\mathrm{AD} 16$, respectively in the applicable mode.
Inputs D7-D0 map to outputs $\overline{\mathrm{AD}} 15-\overline{\mathrm{ADD}}$, and inputs $\mathrm{D} 15-\mathrm{D} 8$ map to outputs $\overline{\mathrm{AD}} 7-\overline{\mathrm{AD}} 0$, respectively in the applicable mode
$H$ denotes a high level, $L$ denotes a low level, $Z$ denotes a high-impedance state, $\uparrow$ denotes a low-to-high logic level transition, NC denotes no change, and X denotes a level that does not affect the result.

## Function Tables

MEMORY DRIVER PORT

| CONTROL | DATA INPUTS |  | OUTPUTS |
| :---: | :---: | :---: | :---: |
| MUX | A20, A18, A16, A14, A12, A10, A8, A6, A4, A2 | A19, A17, A15, A13, A11, A9, A7, A5, A3, A1 | RF9-RF0 |
| I | L | X | H |
| $L$ | H | X | L |
|  | X | L | H |
| H | X | H | L |

Inputs A20, A18, A16, A14, A12, A10, A8, A6, A4, A2 map to outputs RF9-RF0, respectively. Inputs A19, A17, A15, A13, A11, A9, A7, A5, A3, A1 map to outputs RF9-RF0, respectively.

ADDRESS PORT OUTPUT MODE

| CONTROL |  | DATA INPUTS | OUTPUTS |
| :---: | :---: | :---: | :---: |
| NBAIC | NBACK | $\overline{\text { AD18- }}$ - ${ }^{\text {d }} 3$ | A18-A3 |
| X | H | X | Z |
| $\uparrow$ |  | L | H |
| $\uparrow$ | L | H | L |
| No $\uparrow$ |  | X | NC |

Inputs $\overline{\mathrm{AD}} 18-\overline{\mathrm{AD}} 3$ map to $\mathrm{A} 18-\mathrm{A} 3$, respectively. H denotes a high level, L denotes a low level, Z denotes a high-impedance state, $\uparrow$ denotes a low-to-high logic level transition, NC denotes no change, and X denotes a level that does not affect the result.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

$\qquad$
Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1)
Input voltage range, $V$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to the GND terminal.
recommended operating conditions

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage |  | 4.5 | 5 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  | 0.8 | V |
| 1 OH | High-level output current |  |  |  | -15 | mA |
| IOL | Low-level output current | Ax, Dx, $\overline{A D} \times$, outputs |  |  | 24 | mA |
|  |  | RFx outputs |  |  | 12 |  |
| $t_{\text {w }}$ | Pulse duration | Clocks high | 12.5 |  |  | ns |
|  |  | Clocks low | 12.5 |  |  |  |
| $\mathrm{t}_{\text {su }}$ | Setup time |  | 10 |  |  | ns |
| th | Hold time |  | 3 |  |  | ns |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | EST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IK }}$ |  | $V_{C C}=4.5 \mathrm{~V}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 | V |
| VOH |  | $V_{C C}=4.5$ to 5 | $\mathrm{IOH}^{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-1.5$ |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, | $\mathrm{IOH}=-3 \mathrm{~mA}$ | 2.83 .6 |  |  |  |
|  |  | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$, | $\mathrm{IOH}^{\prime}=-15 \mathrm{~mA}$ |  |  |  |  |
| VOL | Ax, Dx, $\overline{A D} x$ | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$, | $\mathrm{IOL}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  | Ax, Dx, ADx | $V_{C C}=4.5 \mathrm{~V}$, | $\mathrm{IOL}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 |  |
|  | RF | $V_{C C}=4.5 \mathrm{~V}$, | $\mathrm{IOL}=1 \mathrm{~mA}$ |  | 0.2 | 0.4 |  |
|  | RF | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$, | $\mathrm{IOL}=12 \mathrm{~mA}$ |  | 0.8 | 1 |  |
| 11 |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$, | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ | 100 |  |  | $\mu \mathrm{A}$ |
| IOL | RF | $V_{C C}=4.5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ | 15 |  |  | mA |
| ${ }_{11} \mathrm{H}^{\ddagger}$ | NBACK, NBDIEL, $\overline{\text { NBDOE }}$ | $V_{C C}=5.5 \mathrm{~V}$, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
|  | All other inputs | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | -100 |  |
| 11L ${ }^{\ddagger}$ | NBDIEL, NBDIEH, NBDOE, STCYC | $V_{C C}=5.5 \mathrm{~V}$, | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  | -300 | $\mu \mathrm{A}$ |
|  | All other inputs | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  | -200 |  |
| $10^{5}$ | Ax, Dx, $\overline{\mathrm{AD}} \mathrm{x}$ | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ | -30 |  | -112 | mA |
|  | RF | $V_{C C}=5.5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ | -2 |  | -50 |  |
| ICC |  | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IH}}=3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0, \\ & \text { Outputs open } \\ & \hline \end{aligned}$ | Maximum number of outputs low |  | 111 | 172 | mA |
|  |  | Maximum number of outputs disabled (high-Z) |  | 40 | 68 |  |

${ }^{\dagger}$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ For I/O ports, the parameters $I_{\mathrm{IH}}$ and $\mathrm{I}_{\mathrm{IL}}$ include the off-state output current.
§ The output conditions have been selected to produce a current that closely approximates one half of the true short-circuit current los.
switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) $\dagger$

| PARAMETER | FROM (INPUT) | $\begin{gathered} \text { TO } \\ \text { (OUTPUT) } \end{gathered}$ | TEST CONDITIONS |  |  |  | MIN TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & V_{L} \\ & \mathrm{~N} \end{aligned}$ | $\begin{gathered} \mathrm{R1} \\ (\Omega) \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \text { R2 } \\ & (\Omega) \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{C}_{\mathrm{L}} \\ (\mathrm{pF}) \end{gathered}$ |  |  |  |
| $\mathrm{t}_{\mathrm{pd}}$ | A3-A18 | $\overline{\text { AD3-AD18 }}$ | $V_{\text {cc }}$ | 270 | 470 | 130 | 11 | 18 | ns |
| tpd | D0-D15 | $\overline{\text { AD }}$ - $\overline{A D} 15$ |  |  |  |  | 11 | 18 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | D8-D15 | $\overline{\mathrm{AD}} 16-\overline{\mathrm{AD}} 23$ |  |  |  |  | 11 | 18 | ns |
| tpd | $\overline{\mathrm{AS}} \uparrow$ | $\overline{\mathrm{AD}} 0-\overline{\mathrm{AD}} 15$ |  |  |  |  | 14 | 22 | ns |
| ${ }^{\text {p }} \mathrm{pd}$ | A1 | $\overline{\mathrm{AD} 0}-\overline{\mathrm{AD}} 15$ |  |  |  |  | 14 | 22 | ns |
| ${ }^{\text {tpd }}$ | $\overline{\mathrm{AD}} 0-\overline{\mathrm{AD}} 23$ | D0-D15 | open | open | 500 | 50 | 9 | 16 | ns |
| ${ }^{\text {tpd }}$ | NBDIC $\uparrow$ | D0-D15 |  |  |  |  | 12 | 21 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | DSEL | D0-D15 |  |  |  |  | 15 | 23 | ns |
| ${ }^{\text {tpd }}$ | NBAIC $\uparrow$ | A3-A18 |  |  |  |  | 10 | 18 | ns |
| ${ }^{\text {tpd }}$ | A1-A20 | RFO-RF9 | open | open | 2 k | 50 | 9 | 16 | ns |
| ${ }^{\text {t }}$ d | MUX | RFO-RF9 |  |  |  |  | 9 | 16 | ns |
| $\mathrm{t}_{\mathrm{e}}$ | NBDOE | $\overline{\text { AD }} 0-\overline{\text { AD } 23 ~}$ | $V_{C C}$ | 270 | 470 | 130 | 12 | 20 | ns |
| $t_{\text {en }}$ | STCYC | $\overline{\text { AD }} 3$ - $\overline{\mathrm{AD}} 18$ |  |  |  |  | 14 | 22 | ns |
| ten | NBDIEL | D0-D15 | 7 | 500 | 500 | 50 | 11 | 22 | ns |
| $t_{\text {en }}$ | NBDIEH | D8-D15 |  |  |  |  | 11 | 22 | ns |
| ten | $\overline{\text { NBACK }}$ | A3-A18 |  |  |  |  | 10 | 20 | ns |
| $\mathrm{t}_{\text {dis }}$ | $\overline{\text { NBDOE }}$ | $\overline{\overline{A D}} 0-\overline{\mathrm{AD}} 23$ | VCC | 270 | 470 | 50 | 6 | 10 | ns |
| ${ }^{\text {d }}$ dis | STCYC | $\overline{\overline{A D}} 3-\overline{\text { AD }} 18$ |  |  |  |  | 6 | 10 | ns |
| $\mathrm{t}_{\text {dis }}$ | NBDIEL | D0-D15 | 7 | 500 | 500 | 50 | 6 | 10 | ns |
| ${ }^{\text {dis }}$ | NBDIEH | D8-D15 |  |  |  |  | 6 | 10 | ns |
| ${ }_{\text {d }}$ dis | $\overline{\text { NBACK }}$ | A3-A18 |  |  |  |  | 6 | 10 | ns |

${ }^{+}$The outputs are measured one at a time with one transition per measurement or in the PAD mode two outputs switching at one time.
${ }^{\ddagger}$ All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.

$\dagger$ Series damping resistors are recommended but may not be required depending on system environment.
Figure 1. MacIntosh Coprocessor Platform (MCP) Architecture (configured with 1 row of 245K $\times 4$ DRAMs)

Texas

APPLICATION INFORMATION


Figure 1. Macintosh Coprocessor Platform (MCP) Architecture (Continued)

## PARAMETER MEASUREMENT INFORMATION

## SWITCH POSITION TABLE

| TEST | S1 |
| :---: | :---: |
| tPLH | Open |
| tPHL | Open |
| tpZH | Open |
| tPZL | Closed |
| tpHZ | Open |
| tpLZ | Closed |



VOLTAGE WAVEFORMS SETUP AND HOLD TIMES


NOTES: A.C includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses have the following characteristics: PRR $\leq 1 \mathrm{MHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=2 \mathrm{~ns}$, duty cycle $=50 \%$.
D. The outputs are measured one at a time with one transition per measurement.

Figure 2

- Designed for NuBus ${ }^{\text {™ }}$ Interface Applications
- Supports Master, Slave, and Master/Slave Applications
- Conforms to ANSI/IEEE Std 1196-1987
- Designed to Operate with SN74BCT2420 NuBus ${ }^{\text {TW }}$ Data/Address Interface Devices
- Supports NuBus¹ 1987 Block Transfers with the Addition of the SN74ALS2442
- EPIC ${ }^{\text {ww }}$ (Enhanced Performance Implanted CMOS) $1-\mu \mathrm{m}$ Process
- Fully TTL-Compatible
- Dependable Texas Instruments Quality and Reliability



## description

The 'ACT2440 NuBus' ${ }^{\text {m }}$ Controller handles NuBus'w signaling protocol in compliance with ANSI/IEEE Std 1196-1987. The device allows a simple connection to the NuBus ${ }^{\text {Tw }}$; typical configurations include masteronly, slave-only, and master/slave. Additionally, it provides extra status and control lines to facilitate more sophisticated approaches. With the addition of the SN74ALS2442, slave block transfers can be supported by this device. For additional details on block transfers, consult the SN74ALS2442 data sheet and the application note titled Supporting NuBus ${ }^{\text {m" }}$ Block Slave Transfers Using Texas Instruments SN74ACT2440, SN74BCT2420, and SN74ALS2442.
Figure 1 shows a typical NuBus" interface using the 'ACT2440. Data and address buffering is handled via two SN74BCT2420s. The SN74BCT2420s are BiCMOS buffers designed specifically for supporting NuBus" interfacing. The 'ACT2440 provides the buffer control signals needed to directly drive the SN74BCT2420s; however, in simpler applications, standard SS! and MSI buffers may be used in place of the 'BCT2420s.

The 'ACT2440 is comprised of five major signal groups: byte decode signals, data/address interface-control signals, master/slave input signals, NuBus ${ }^{\text {min }}$ card-slot signals, and NuBus ${ }^{\text {mw }}$ status signals. Byte decode determines which type of NuBus ${ }^{m 4}$ cycle is being performed. Data/address interface control provides the buffering signals required to multiplex and de-multiplex the NuBus ${ }^{\text {Tu }}$ data/address lines. The master/slave inputs control the master- and slave-state machines. The NuBus ${ }^{m 4}$ card-slot signals interface with the NuBus ${ }^{m}$. The NuBus ${ }^{T 4}$ status signals indicate the status of the master/slave-state machines and provide buffered NuBus ${ }^{m "}$ signals. Refer to Table 1 for additional details.
The SN74ACT2440 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

[^7]

FIGURE 1. TYPICAL 'ACT2440 NuBus ${ }^{\text {T }}$ INTERFACE

## TERMINAL FUNCTIONS

As previously explained, the input and output signals on the 'ACT2440 can be functionally organized into five groups. The following tables briefly describe the controller signals in each group.

DATA/ADDRESS INTERFACE CONTROL SIGNALS

| PIN |  | DESCRIPTION |
| :---: | :---: | :---: |
| NAME | NO. |  |
| ACLK | 3 | Address Clock. This output loads NuBus'm address information onto the local board. During both master and slave start cycles, this output changes on the sample edge (high-to-low) of the NuBus ${ }^{\text {m }}$ Clock signal ( $\overline{C L K}$ ). |
| $\bar{A} / D$ | 66 | Output Select. This normally high output controls the multiplexing function of address and data information onto the NuBus ${ }^{\text {TM }}$. When low, address information is indicated. When high, data information is indicated. When the local board is the NuBus ${ }^{\text {™ }}$ master, $\overline{\mathrm{A}} / \mathrm{D}$ goes low on the driving edge (low-to-high) of start and remains low for one NuBus ${ }^{\text {m }}$ clock period. |
| $\overline{\text { ADEN }}$ | 65 | Output Enable. This active-low output enables data or address information onto the NuBus ${ }^{\text {¹4 }}$. $\overline{A D E N}$ is asserted on the driving edge (low-to-high) of the NuBus ${ }^{\text {tu }}$ Clock signal ( $\overline{\mathrm{CLK}}$ ) under any of the following conditions: <br> - The local board is the NuBus ${ }^{\text {T4 }}$ master performing a write cycle and continuing until an acknowledge ( $\overline{\mathrm{ACK}}$ ) is received from the NuBus ${ }^{\text {T" }}$. <br> - The local board is the NuBus ${ }^{\text {tw }}$ master performing a read cycle and continuing for one NuBus ${ }^{\text {Tw }}$ clock cycle. <br> - The local board is the selected NuBus ${ }^{\text {tu }}$ slave during an acknowledge cycle and the current cycle is a read. |
| $\overline{\text { AEN }}$ | 4 | Address Enable. This active-low output signal enables address information onto the local board. When selected as a NuBus ${ }^{\text {T" }}$ slave, $\overline{\text { AEN }}$ goes low on the first sample edge after Slave Grant Access ( $\overline{\mathrm{SGNTA}}$ ) is asserted. $\overline{\mathrm{AEN}}$ returns inactive on the first sample edge after $\overline{\text { SGNTA }}$ returns inactive. If $\overline{\text { SGNTA }}$ is active (low) before the first sample edge after $\overline{\text { START }}$, then address information is placed onto the local board on the first sample edge after START. |
| DCLK | 1 | Data Clock. This output loads NuBus" data onto the local board. This output changes on the sample edge (high-to-low) of the NuBus ${ }^{\text {m" }}$ Clock signal ( $\overline{\mathrm{CLK}}$ ) under any of the following sets of conditions: <br> - The local board is the NuBus ${ }^{\text {tm }}$ master, the current cycle is a read, and an acknowledge ( $\overline{\mathrm{ACK}}$ ) or interim acknowledge (TMO during block transfers) has been received. <br> - The local board is a NuBus ${ }^{\text {m" }}$ slave, the current cycle is a write, and Slave Grant Access ( $\overline{\mathrm{SGNTA}}$ ) is asserted. <br> - The local board is a NuBus ${ }^{\text {™ }}$ slave and the current cycle is a block write. The first rising edge of DCLK will occur on the first sample edge after $\overline{\text { SGNTA }}$ is taken active (low) and will remain high for two clock cycles. If $\overline{\text { SGNTA }}$ is active (low) during the start cycle, DCLK will go active (high) on the first sample edge after $\overline{\text { START. The }} \overline{\text { SIACK }}$ input controls the remaining DCLK cycles with the exception of the last DCLK cycle. When the $\overline{\text { SIACK }}$ input is taken active (low), DCLK will go active on the following sample edge. DCLK will remain high for one clock cycle and return low, regardless of the $\overline{\text { SIACK }}$ input. The final DCLK cycle is controlled by the Local Acknowledge Input ( $\overline{\operatorname{LACK}}$ ), as on normal write cycles. |
| $\overline{\text { DEN }}$ | 2 | Data Enable. This active-low output enables data to be placed onto the local board. $\overline{D E N}$ is asserted under either of the following conditions: <br> The local board is the NuBus ${ }^{\text {™ }}$ master performing a read cycle. ( $\overline{D E N}$ goes low on the sample edge (high- to-low) of the acknowledge cycle and remains low until the first sample edge after $\overline{\text { MHOLD }}$ returns inactive.) <br> The local board is the selected NuBus" ${ }^{\text {TI }}$ slave performing a write cycle. ( $\overline{\mathrm{DEN}}$ goes low on the first sample edge after <br> Slave Grant Access ( $\overline{\mathrm{SGNTA}}$ ) is asserted and remains low until the first sample edge after $\overline{\mathrm{SGNTA}}$ returns inactive.) |

## TERMINAL FUNCTIONS (continued) MASTER/SLAVE INPUT SIGNALS

| PIN <br> NAME | NO. | DESCRIPTION |
| :---: | :---: | :---: |
| $\overline{\text { IDEQ }}$ | 5 | ID Equal. This active-low input signal is used by the slave-state machine to detect if the current NuBus ${ }^{\text {Tu }}$ cycle is addressing the local board. This input is interrogated on the sample edge (high-to-low) of the NuBus ${ }^{\text {T" }}$ clock in the cycle following the start cycle. This input is asserted if slot and/or super-slot addresses are broadcast on the previous start cycle. |
| $\overline{\text { LACK }}$ | 50 | Local Acknowledge. This active-low input signal controls the NuBus'" Acknowledge signal ( $\overline{\mathrm{ACK}}$ ) during slave cycles. When the local board is ready to respond to a NuBus'" transfer request, this input signal is driven low. The $\overline{\mathrm{ACK}}$ output will go active (low) on the next driving edge after $\overline{\mathrm{LACK}}$ is sampled. |
| LOCTMO <br> LOCTM 1 | 54 | Local Transfer-Mode Control. These input signals determine the sense of the NuBus ${ }^{m \mathrm{me}}$ Transfer-Mode signals, $\overline{\mathrm{TMO}}$ and $\overline{T M} 1$, during master start and slave acknowledge cycles. The controller latches these signals upon detecting the NuBus ${ }^{\text {tw }}$ Request signal ( $\overline{N R E O}$ ). During a NuBus ${ }^{\text {tw }}$ slave acknowledge cycle, the NuBus ${ }^{\text {nN }}$ TM lines reflect the current state of these inputs. |
| $\overline{\text { MHOLD }}$ | 51 | Master Hold. This active-low input signal is used by the buffer control logic to hold data on the local board after the NuBus ${ }^{\text {TM }}$ cycle terminates. If this signal is true when the acknowledge cycle is received (for a NuBus ${ }^{\text {™ }}$ cycle initiated by this controller) and the current cycle is a NuBus ${ }^{\text {m }}$ read, then the Data Enable signal (DEN) remains true until $\overline{M H O L D}$ is unasserted. Additionally, the latched TM status lines (NLTMO, NLTM1) continue to reflect the TM information presented on the NuBus" during the acknowledge cycle (this applies to both reads and writes). While the holding function is active, the controller inhibits the local master from issuing another NuBus ${ }^{\text {m }}$ start cycle when $\overline{N R E Q}$ is not taken inactive after the acknowledge. In other words, $\overline{\mathrm{MHOLD}}$ allows only one start cycle to occur. |
| $\overline{\text { MLREQ }}$ | 49 | Master Lock Request. This active-low input signal, in conjunction with $\overline{\text { NREQ }}$, causes the controller to lock the NuBus ${ }^{\text {u }}$ by issuing an Attention Lock Resource cycle after winning arbitration. When $\overline{\text { MLREO }}$ is taken inactive, the controller automatically issues a NuBus'm Attention Null cycle (regardless of the state of $\overline{N R E Q}$ ). The Attention Null cycle signals the end of the locked resource tenure. |
| $\overline{\text { MRDY }}$ | 48 | Master Ready. This active-low input signal indicates to the controller that the local board is ready to perform a NuBus" ${ }^{\text {T }}$ master start cycle. The current state of the master-state machine determines this signal's effect. If the master-state machine enters the arbitration process (with no lock request) and wins mastership of the bus, this signal can delay issuing a start cycle for up to 16 NuBus ${ }^{\text {™ }}$ clock periods. After this period, the master-state machine automatically issues a NuBus ${ }^{\text {mw }}$ Attention Null cycle, returns to the idle state, and re-enters the arbitration process. If the master-state machine enters the arbitration process with lock request asserted, it issues an Attention Lock cycle immediately upon acquiring mastership of the bus. The master-state machine then waits for $\overline{M R D Y}$ to be asserted before issuing a NuBus ${ }^{\text {Tw }}$ start cycle. There is no timer in the lock mode. If the master-state machine is parked on the bus, this signal is simply ANDed with the NuBus'm Request signal ( $\overline{\text { NREQ }}$ ) to generate the start cycle. |
| NMREQ | 53 | NonMaster Request. This nonsynchronous active-low input asserts the NuBus ${ }^{\text {™ }}$ NonMaster Request signal ( $\overline{\text { NMRQ }}$ ). |
| $\overline{\text { NREQ }}$ | 47 | NuBus'm Request. This active-low input signal indicates to the controller that the local board wants access to the NuBus ${ }^{\text {mon }}$. It initiates arbitration if the local board is not already the bus master. |
| $\overline{\text { SGNTA }}$ | 56 | Slave Grant Access. This active-low input signal indicates to the slave-state machine that the local board resources are available. When this signal is asserted and an external request is pending, the slave-state machine issues the proper enable signals ( $\overline{\mathrm{AEN}}$ and $\overline{\mathrm{DEN}}$ ). These enable signals remain active until $\overline{\text { SGNTA }}$ is unasserted. |
| $\overline{\text { SIACK }}$ | 57 | Slave Interim Acknowledge. This active-low input signal indicates to the slave-state machine that an interim acknowledge (required for block transfers) should be issued on the NuBus'". The controller responds by asserting $\overline{T M} 0$ during block transfers. |

## SN74ACT2440 NuBus ${ }^{\text {Tw }}$ INTERFACE CONTROLLER

## TERMINAL FUNCTIONS (continued) <br> <br> NuBus ${ }^{\text {™ }}$ CARD-SLOT SIGNALS

 <br> <br> NuBus ${ }^{\text {™ }}$ CARD-SLOT SIGNALS}| PIN <br> NAME | NO. | DESCRIPTION |
| :---: | :---: | :---: |
| $\overline{\text { ACK }}$ | 21 | Transfer Acknowledge. This bidirectional l/O pin signals the end of a transaction. It also signals attention cycles. |
| $\begin{aligned} & \overline{\overline{\mathrm{ARB}} 0} \\ & \overline{\mathrm{ARB}} 1 \\ & \overline{\mathrm{ARB}} 2 \\ & \overline{\mathrm{ARB}} 3 \end{aligned}$ | $\begin{aligned} & 11 \\ & 13 \\ & 15 \\ & 17 \end{aligned}$ | Arbitration Signals. These four I/O lines are bused and binary encoded in the same manner as the $\overline{\mathrm{ID}} 3-\overline{\mathrm{ID}} 0$ lines. During an arbitration contest, contending modules compare these lines with the binary value of their own $\overline{\mathrm{D}} 3-\overline{\mathrm{D}} 0$ lines. Each module drives the $\overline{\mathrm{ARB}} 3-\overline{\mathrm{ARB}} 0$ lines according to the rules of the distributed arbitration logic. The net effect of the arbitration contest is that the $\overline{\mathrm{ARB}} 3-\overline{\mathrm{ARB}} 0$ lines carry the binary-encoded number of the next NuBus ${ }^{\text {T }}$ owner. |
| $\overline{\text { CLK }}$ | 26 | Clock. The NuBus ${ }^{\text {T4 }}$ Clock signal is tied directly to the controller. Bus arbitration and data transfers are synchronized to this signal. |
| $\overline{\mathrm{D}} 0$ <br> ID 1 <br> $\overline{\mathrm{I}} 2$ <br> $\overline{\mathrm{ID}} 3$ | $\begin{aligned} & 30 \\ & 29 \\ & 28 \\ & 27 \end{aligned}$ | Card-Slot Identification. These four input lines are not bused but are binary encoded at each card-slot position to specify the module's position on the backplane. The controller uses these inputs when requesting access to the NuBus ${ }^{\text {m"w }}$. |
| $\overline{\text { NMRQ }}$ | 25 | NonMaster Request. This asynchronous open-drain output is asserted by boards that are not capable of becoming bus masters but require a need for service. This output is controlled by the NMREX input. |
| $\overline{\text { RESET }}$ | 10 | Reset. This asynchronous input monitors the NuBus' ${ }^{\text {m }}$ RESET line. When taken active (low), it initializes the NuBus ${ }^{m}$ controller. |
| RQST | 23 | Bus Request. This bidirectional 1/O pin is asserted by the controller when the local board wants ownership of the bus. |
| $\overline{S P V}$ | 6 | System Parity Valid. System Parity Valid signals the NuBus ${ }^{14}$ when parity has been generated for the $\overline{\mathrm{AD}} 31$ - $\overline{\mathrm{AD}} 0$ lines. The controller drives this line inactive during master and slave cycles to indicate that no parity has been generated. |
| START | 20 | Start. This bidirectional I/O pin is asserted at the start of a NuBus ${ }^{14}$ transaction and also initiates an arbitration contest. When asserted in conjunction with the $\overline{\mathrm{ACK}}$ line, it denotes special nontransaction cycles called attention cycles. |
| $\begin{aligned} & \overline{\mathrm{TM} 0} \\ & \overline{\mathrm{TM}} 1 \end{aligned}$ | 7 8 | Transfer Mode. At the beginning of a transaction, these two lines indicate the type of transaction being initiated. Later in the transaction, the responding module uses them to indicate success or failure of the requested transaction. |

BYTE DECODE SIGNALS

|  |  | DESCRIPTION |
| :---: | :---: | :---: |
| NAME | NO. |  |
| A 0 A1 | 59 60 | Inverted NuBus ${ }^{\text {™ }}$ Address Inputs. These two controller inputs require inverted versions of the NuBus ${ }^{\text {™ }}$ Address signals $\overline{\mathrm{AD}} 0$ and $\overline{\mathrm{AD}} 1$ (as provided from the 'BCT2420 data/address interface device). These signals, in conjunction with the NuBus ${ }^{\text {4 }}$ Transfer-Mode signals ( $\overline{\mathrm{TM}} 0, \overline{T M} 1$ ), define the type of transfer cycle (i.e., byte, halfword, or block). |
| $\overline{\mathrm{BTO}}$ | 61 | Byte Control Outputs. These active-low outputs are decoded from the AO, A1, and $\overline{T M O}$ controller inputs. The NuBus ${ }^{\text {w }}$ signal $\overline{\mathrm{TM}} 1$ defines whether the current cycle is a read or a write. Refer to Table 1, Byte Decode Function Table, for additional details. |
| BT1 | 62 |  |
| $\overline{\text { BT2 }}$ | 63 |  |
| ET3 | 64 |  |

## TERMINAL FUNCTIONS (continued)

NuBus ${ }^{\text {m }}$ STATUS SIGNALS

| PIN |  | DESCRIPTION |
| :---: | :---: | :---: |
| MDONE | 46 | Master Done. This active-high output signal is asserted when the local board is the NuBus ${ }^{m 17}$ master and the responding slave's acknowledge ( $\overline{\mathrm{ACK}}$ ) has been received. Once asserted, it remains asserted until $\overline{\mathrm{MHOLD}}$ is unasserted. |
| NACK | 32 | NuBus ${ }^{\text {™ }}$ Acknowledge. This output is an inverted buffered version of the NuBus'" Acknowledge signal ( $\overline{\text { ACK }}$ ). |
| NCLK | 39 | Inverted NuBus ${ }^{\text {m/ }}$ Clock. This output signal is an inverted buffered version of the NuBus ${ }^{\text {m/ }}$ Clock signal ( $\overline{\text { CLK }}$ ). |
| NCLK | 40 | Buffered Nubus Clock. This output signal is a buffered version of the NuBus'" Clock signal (CLK). |
| NLOCK | 45 | NuBus ${ }^{\text {tw }}$ Locked. This active-high output signal indicates to the local board that another master has generated an Attention Lock cycle and the local board is the requested slave. This output is asserted one clock after the NuBus ${ }^{\text {m" }}$ start cycle on the sample edge (high-to-low) of the NuBus' ${ }^{\text {T }}$ Clock signal ( $\overline{C L K}$ ). NLOCK is active only during slave cycles. NLOCK is not active during master cycles. |
| $\overline{\text { NLRST }}$ | 33 | NuBus'" Latched Reset. This active-low output is a synchronized (2-level) version of the asynchronous NuBus" Reset signal ( $\overline{\text { RESET }}$ ). |
| NLTMO NLTM1 |  | NuBus ${ }^{m "}$ Latched Transfer Mode. These status signals are latched inverted versions of the NuBus"m $\overline{T M} \times$ signals. They are double-latched to allow the local board to continue using $\overline{\mathrm{TM}} \times$ information. <br> During NuBus'" master cycles, the transfer code is latched on the sample edge of the start cycle. The transfer code remains latched until a slave responds with an acknowledge cycle. The transfer status is latched on the sample edge of the acknowledge cycle. The transfer status remains latched as long as $\overline{M H O L D}$ is held active (low). After $\overline{M H O L D}$ returns inactive, the transfer status remains latched until the next NuBus ${ }^{n+1}$ start cycle. <br> During slave cycles, the transfer code is latched on the sample edge of the start cycle. The transfer code remains latched as long as $\overline{\text { SGNTA }}$ is held active (low). After $\overline{\text { SGNTA }}$ returns inactive, the transfer code remains latched until the next NuBus ${ }^{176}$ start cycle. |
| NMSTR | 44 | NuBus ${ }^{\text {m" }}$ Master. This active-high output indicates to the local board that the local board has won arbitration and is now the NuBus ${ }^{\text {m" }}$ master. It is asserted on the sample edge (high-to-low) of the NuBus ${ }^{\text {" }}$ Clock signal ( $\overline{C L K}$ ) after winning arbitration. NMSTR remains asserted until the lacal board loses mastership. |
| NTMO NTM1 | $\begin{aligned} & 36 \\ & 35 \end{aligned}$ |  |
| $\overline{\text { SEREQ }}$ | 41 | Slave External Request. This active-low output indicates that the local board is being requested on the NuBus ${ }^{\text {mw }}$. The local board responds by driving Slave Grant Access ( $\overline{\mathrm{SGNTA}}$ ) active (low) when it is ready to service the request. In higher performance slave-only applications, SGNTA may be low going into the NuBus'" cycle. |
| NSTART | 31 | NuBus ${ }^{\text {™ }}$ Start. This output is an inverted buffered version of the NuBus ${ }^{\text {™ }}$ Start signal ( (START). $^{\text {a }}$ ) |

TABLE 1. BYTE DECODE FUNCTION TABLE

| $\overline{\text { TM0 }}$ | A1 | AO | $\overline{\text { BT0 }}$ | $\overline{\text { BT1 }}$ | $\overline{\text { BT2 }}$ | $\overline{\text { BT3 }}$ | TYPE OF CYCLE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | H | H | H | Byte 0 |
| L | L | H | H | L | H | H | Byte 1 |
| L | H | L | H | H | L | H | Byte 2 |
| L | H | H | H | H | H | L | Byte 3 |
| H | L | L | L | L | L | L | Full Word |
| H | L | H | L | L | H | H | 1/2 Word 0 |
| H | H | L | L | L | L | L | Block |
| H | H | H | H | H | L | L | $1 / 2$ Word 1 |

NOTE: $\overline{\mathrm{TM}} 1=\mathrm{L}$ indicates a write cycle. $\overline{\mathrm{TM}} 1=\mathrm{H}$ indicates a read cycle.

# SN74ACT2440 NuBus ${ }^{\text {T" }}$ INTERFACE CONTROLLER 

## cycle descriptions

## master read cycles

When the local board wants to read data from another board connected to the NuBus ${ }^{\text {m" }}$, it must first win mastership of the bus. The timing diagram in Figure 2 shows the simplest form of operation for a typical master read cycle with Master Ready ( $\overline{\mathrm{MRDY}}$ ) and Master Hold tied common with NREO. The process begins when the local board takes NuBus ${ }^{\text {T" }}$ Request ( $\overline{\text { NREO }}$ ) active (low) which causes the local board to begin arbitrating for the bus by forcing ROST low.
On the first sample edge after $\overline{\text { NRED }}$ is taken active (low), the Local Transfer-Mode input lines ( $\overline{\text { LOCTM }}$ ) are latched into the controller. Depending on the number of other masters competing for the bus, the requesting process can take a few clock cycles. Under the rules of fair arbitration, each requesting master is guaranteed to win ownership of the bus before a previous winner is allowed to re-arbitrate for the bus.

When the local board wins control of the bus, the controller signals the local board by taking NuBus ${ }^{\text {t" }}$ Master (NMSTR) active (high). The controller immediately issues a start cycle (if $\overline{\text { MRDY }}$ is active) on the next driving edge by taking START low and placing the read address on the bus.

The accessed slave responds to the read request by placing the read data on the bus and driving NuBus" ${ }^{\text {m }}$ Acknowledge ( $\overline{\mathrm{ACK}}$ ) low. The controller signals the local board that the transfer is complete by driving Master Done (MDONE) active (high). The local board responds to the MDONE signal by driving $\overline{\text { NREQ, }}$ $\overline{M R D Y}$, and $\overline{M H O L D}$ inactive (high) when it finishes using the read data. If no other masters are requesting the NuBus ${ }^{\text {m" }}$, the controller parks on the bus, which is indicated by NMSTR remaining high (see Figure 2 ). The local board can issue another start cycle by simply taking NREQ low; it does not have to perform arbitration when the controller is parked on the bus. The controller remains parked on the bus until another master begins arbitrating for the bus. Refer to the section on NuBus ${ }^{\text {r" }}$ cycles from the parked position for additional details.

## master write cycles

When the local board wants to write data to another board connected to the NuBus ${ }^{\text {mw }}$, it must first win mastership of the bus. Figure 3 shows the timing diagram of a typical master write cycle. The local board follows the same arbitration process as described in the master read cycle.

When the local board wins mastership of the bus, the controller signals the local board by driving NMSTR high. The controller immediately issues a start cycle (if MRDY is active) on the next driving edge by taking START low and placing the write address on the bus. At the end of the start cycle, the controller places the write data on the bus. The addressed slave responds to the write request by driving $\overline{\mathrm{ACK}}$ low.

The controller signals the local board that the transfer is complete by driving Master Done (MDONE) active (high). The cycle is completed on the focal board after $\overline{\text { NREQ }}, \overline{M R D Y}$, and $\overline{M H O L D}$ return inactive. The same rules apply for parking on the bus as described in the master read cycle.

## high-speed master read/write cycles

Figure 4 demonstrates a high-speed master read or master write cycle. The major difference between these cycles and the ones previously described is that $\overline{\text { MHOLD }}$ does not hold the controller after one master cycle. This feature allows the local board to generate additional start cycles quickly. This capability assumes that no other master has won ownership of the bus and the next transfer cycle (read or write) has not changed. If the transfer cycle has changed, the new transfer code must be latched into the 'ACT2440 by taking $\overline{\text { NREO }}$ high for one clock cycle immediately after MDONE has been received.
If $\overline{\text { NREO }}$ or $\overline{M R D Y}$ are taken inactive (high) before the first sample clock edge after MDONE has been received, a new start cycle will not be automatically generated. Likewise, if $\overline{\mathrm{MHOLD}}$ is taken active (low) before the first sample clock edge after $\overline{\mathrm{ACK}}$ has been received, a new start cycle will not be automatically generated. The simplest form of interface ties $\overline{M H O L D}$ and $\overline{M R D Y}$ in common with $\overline{\text { NREQ }}$, which guarantees that only one transfer cycle is generated every NREO cycle. However, higher performance is achievable by using the above method.


#### Abstract

When $\overline{\text { MHOLD }}$ is tied in common with $\overline{\text { NREQ }}$ and $\overline{\text { MRDY }}$, only one master cycle is generated. To generate another cycle, $\overline{\text { NREQ }}, \overline{M R D Y}$, and $\overline{\text { MHOLD }}$ must be regenerated, which takes additional clock cycles. In the high-speed mode, the next start cycle is automatically generated. The advantage of this mode is that it produces faster read/write cycles. The disadvantage is that it shortens the time allowed for the local board to respond to read data and prepare for the next cycle.


## master lock cycles

The 'ACT2440 is designed to support resource locking on the NuBus"'. If the Master Lock Request input ( $\overline{\mathrm{MLREQ}}$ ) is taken active (low) when the NuBus'" Request input ( $\overline{\mathrm{NREO}}$ ) is sampled, the controller issues an Attention Lock cycle after winning arbitration. An Attention Lock cycle warns all other modules connected to the bus that their local resources should be locked for the following transactions. The end of the locked sequence is signaled by an Attention Null cycle. The timing diagram in Figure 5 illustrates a typical locked sequence.
After the Attention Lock cycle is issued, normal NuBus ${ }^{\text {t" }}$ master cycles can be performed. If the transfer type must be changed during a locked sequence, the new transfer code must be latched into the 'ACT2440 by taking NREQ high for one clock cycle, with $\overline{\text { MLREQ }}$ held low. The $\overline{\text { MLREO }}$ input remains asserted for the entire lock tenure. The $\overline{\text { ROST }}$ output remains low for the entire lock cycle. When MLREQ is unasserted, the controller issues an Attention Null cycle. If no other masters are arbitrating for the bus, the controller parks on the NuBus ${ }^{\text {™ }}$.

## local resource conflict timing

In applications where the local circuitry can be both a master and a slave, conflicts for local resources may develop. For example, if the local circuitry starts the arbitration process as a master and loses to another master that in turn accesses the local circuit's slave resources, then the local circuitry must respond to the NuBus" ${ }^{\text {m }}$ as a slave and immediately be ready to accomplish a master cycle.
The Master Ready input ( $\overline{\mathrm{MRDY}}$ ) provides a throttle mechanism to handle such situations. If this signal is inactive (high) when the master-state machine wins arbitration, the master-state machine freezes in the current state, maintaining all arbitration signals until MRDY is asserted low. The timing diagram in Figure 6 shows a situation where the local board has started arbitration as a master but loses to another master that is attempting to read or write data from the local resource.
The Slave External Request status output ( $\overline{\text { SEREO}}$ ) signals the local board that another master is accessing the local board. When the local board is ready to respond, it drives Slave Grant Access ( $\overline{\text { SGNTA }}$ ) active (low), which enables data and/or address information to be placed onto the local board. When the local board is ready to respond, the Local Acknowledge input ( $\overline{\mathrm{LACK}}$ ) is driven active (low). This action causes the controller to issue an acknowledge cycle on the next driving clock edge. For additional details, refer to the section covering typical slave cycles.
When the local board finally wins the arbitration process, the NuBus ${ }^{\text {m }}$ Master Status signal (NMSTR) goes active (high). The local board responds by taking Master Ready (MRDY) low, which causes the controller to execute a normal master read or master write cycle. In applications where the local board is only a master, $\overline{\mathrm{MRDY}}$ can be tied in common with $\overline{\mathrm{NREQ}}$ for simpler operation.

## master timeout cycle

When Master Ready ( $\overline{\mathrm{MRDY}}$ ) is used to throttle the controller, a 16 -state counter sets a maximum length of time that the controller will stay in the frozen state after winning arbitration. With NREQ low and MRDY high, this counter is enabled when the arbitration contest is won. When this timer reaches its maximum count (16), it forces the controller to issue a NuBus ${ }^{\text {m" }}$ Attention Null cycle, which in turn signals all other masters on the bus to re-initiate arbitration. Figure 7 shows the timing diagram for the master timeout cycle.

On rare occasions, the local circuitry may give up on a NuBus"' request while still in the arbitration process. The controller detects this situation and issues a NuBus ${ }^{m \mathrm{~m}}$ Attention Null cycle once it has won arbitration.

# SN74ACT2440 NuBus ${ }^{\text {™ }}$ INTERFACE CONTROLLER 

slave read/write cycles
The 'ACT2440 provides all the handshake signals required to facilitate a simple NuBus ${ }^{\text {TM }}$ slave interface. In slave applications, the local board is either written to or read from. When a NuBus ${ }^{\text {TM }}$ master wishes to access the local board as a slave, it places the slave's address on the bus during the start cycle. This action requires a compare function to identify when the NuBus ${ }^{\text {™ }}$ address matches the 4-bit ID code associated with the local board. This function is provided in the 'BCT2420 or can be built using standard MSI comparator functions. The controller receives this input through the ID equal input (IDEQ).

Figure 8 shows the timing diagram of a typical slave read cycle. Figure 9 shows the timing diagram for a typical slave write cycle. The Slave External Request status output (SEREO) signals that the local board is being accessed by another master. When the local board is ready to receive data and/or address information, it drives Slave Grant Access ( $\overline{S G N T A}$ ) active (low). When the local board is ready to respond to a read or write request, it drives Local Acknowledge ( $\overline{\mathrm{LACK}}$ ) low. The controller then issues an acknowledge on the bus, which completes the transaction. Data and/or address information is enabled onto the local board as long as SGNTA is held low. $\overline{\text { SEREQ }}$ will not go inactive until the first sample edge after $\overline{\text { SGNTA }}$ goes inactive. Data and/or address information is disabled on the first sample edge after SGNTA returns inactive (high).

All slave external requests must be responded to with a local acknowledge. Allowing the NuBus ${ }^{\text {m" }}$ to timeout will not reset the slave state machine.

## higher performance slave cycles

Slave Grant Access ( $\overline{\mathrm{SGNTA}}$ ) and Local Acknowledge ( $\overline{\mathrm{LACK}}$ ) control the duration of slave cycles on the 'ACT2440. The simplest implementation, as previously explained, uses $\overline{\text { SEREO}, ~} \overline{\text { SGNTA }}$, and $\overline{\text { LACK }}$ to form a simple handshake. Faster slave cycles are possible by taking SGNTA low before the first sample edge after START, as shown in Figure 10. This mode of operation enables adi: ess and data information onto the local board on the first sample edge after START. (Note: In slave-only applications, address information can be enabled onto the local board sooner by tying AEN low on the 'BCT2440's.) As previously described, $\overline{\mathrm{LACK}}$ controls the completion of the slave cycle. Address and data information remains enabled onto the local board until SGNTA returns inactive.
If the Local Acknowledge ( $\overline{\text { LACK }}$ ) and Slave Grant Access ( $\overline{\text { SGNTA }}$ ) inputs are taken low before the first sample edge after $\overline{\text { START, }}$, the Acknowlege output ( $\overline{\mathrm{ACK}}$ ) is generated on the next driving clock edge. This mode of operation offers the highest performance but places the greatest demand on local circuitry.

## slave lock detection

NuBus ${ }^{\text {™ }}$ Locked (NLOCK) is a special output provided on the 'ACT2440 that signals when the local board is being accessed by another master and an Attention Lock cycle has occurred. NLOCK informs the local board not to modify any of its local resources until an Attention Null cycle is received. Figure 11 shows the timing diagram for a slave lock-detection cycle. As shown in Figure 11, NLOCK goes active (high) when an Attention Lock cycle occurs on the bus and the local board is being requested by another master. NLOCK will remain high until the Attention Null cycle is received.

## master block-transfer cycles

NuBus ${ }^{\text {m }} 1987$ master block transfers are supported by the 'ACT2440. Figure 12 shows the timing diagram for a typical master block read. Figure 13 shows the timing diagram for a typical master block write.

A master block transfer consists of a start cycle, multiple data cycles to or from sequential address locations, and an acknowledge cycle. The master controls the number of data words transferred and communicates this information to the slave during the start cycle via address lines $\overline{\mathrm{AD}} 5-\overline{\mathrm{AD}} 2$. Table 2 shows the input code for master block-transfer cycles.
During master block transfers, the slave acknowledges intermediate data cycles via the TMO line. The 'ACT2440 detects these intermediate data cycles and generates the proper buffer control signals. The final data cycle, from the responding slave, is a standard acknowledge cycle.

Table 2. Master Block-Transfer Function Table

| A5 | A4 | A3 | A2 | A1 | A0 | LOCTM1 | LOCTMO | BLOCK <br> SIZE | TYPE OF <br> CYCLE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | L | H | L | L | H | 2 | WRITE |
| X | X | L | H | H | L | L | H | 4 | WRITE |
| X | L | H | H | H | L | L | H | 8 | WRITE |
| L | H | H | H | H | L | L | H | 16 | WRITE |
| X | X | X | L | H | L | H | H | 2 | READ |
| X | X | L | H | H | L | H | H | 4 | READ |
| X | L | H | H | H | L | H | H | 8 | READ |
| L | H | H | H | H | L | H | H | 16 | READ |

slave block-transfer cycles
The 'ACT2440 can support slave block-transfer cycles with the addition of the 'ALS2442. The first responsibility of a slave during block transfers is to determine the type and size of the block transfer. This information is provided by the requesting master and must be decoded from the TMx lines and the A5-AO address lines (as provided by the 'ACT2420s). See Table 3 for additional details.
The Slave Interim Acknowledge input ( $\overline{\mathrm{SIACK}}$ ) generates the interim acknowledge cycles via $\overline{\mathrm{TM}} 0$. The Slave External Request output (SEREO) signals the local board when an interim acknowledge has occurred on the bus.

Figure 14 shows the timing diagram of a typical slave block read. Figure 15 shows the timing diagram of a typical slave block write. The beginning of these cycles looks like any other slave cycle; $\overline{\operatorname{SEREO}}$ goes active (low), signaling the local board that another master is requesting the local board. On the first sample edge after $\overline{\text { SGNTA }}$ is taken active (low), the $\overline{\text { AEN }}$ buffer signal is driven low, enabling the NuBus ${ }^{\text {™ }}$ addresses onto the local board. The AO, A1, and TMx lines must be decoded as provided on the 'ALS2442 in order to generate a block-transfer signal (represented on the timing diagrams as BLOCK). When this signal goes active (high), it signals the local board that a block transfer has been requested. Decoding A5-A2 determines the number of words to be transferred. The final acknowledge cycle is generated by driving $\overline{\mathrm{LACK}}$ low.

Table 3. Slave Block-Transfer Decode Table

| A5 | A4 | A3 | A2 | A1 | A0 | NTM1 | NTM0 | BLOCK <br> SIZE | TYPE OF <br> CYCLE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | L | H | L | H | L | 2 | WRITE |
| X | X | L | H | H | L | H | L | 4 | WRITE |
| X | L | H | H | H | L | H | L | 8 | WRITE |
| L | H | H | H | H | L | H | L | 16 | WRITE |
| X | X | X | L | H | L | L | L | 2 | READ |
| X | X | L | H | H | L | L | L | 4 | READ |
| X | L | H | H | H | L | L | L | 8 | READ |
| L | H | H | H | H | L | L | L | 16 | READ |

## NuBus ${ }^{\text {m }}$ Cycles from the Parked Position

As long as RQST remains unasserted, the bus owner is considered to be "parked" on the bus, and may continue to use the bus without the necessity of going through an arbitration contest in which it is the only contender. Once another module asserts the ROST line, an abribration contest is started and the bus owner must not begin another transaction. The concept of bus parking reduces the average time needed to acquire the bus in systems with a small number of active contenders.

When using the 'ACT2440 NuBus ${ }^{\text {Tw }}$ controller from a parked position, it does not know if it remains the NuBus ${ }^{\text {Tw }}$ master and issues another $\overline{\text { START }}$ cycle until the first driving edge after $\overline{M R D Y}$ is taken active (low). In other words, just because $\overline{M R D Y}$ and $\overline{\text { NREQ }}$ have been taken active (low), does not mean the 'ACT2440 has won the bus and will generate a START cycle.

Figure 16 shows a situation where an old NuBus ${ }^{\text {tm }}$ master is attempting to issue another START cycle, but looses to another master that is attempting to access data from resources available on the old master's board (similar to the local resource conflict timing diagram shown in Figure 6).
As shown in Figure 16, if the new master wins the bus and tries to access data from the old master, the Slave External Request ( $\overline{\text { SEREQ }}$ ) output on the old master detects the access request. In addition, the NuBus ${ }^{\text {TM }}$ Master signal (NMSTR) goes inactive before the first driving edge after MRDY goes low. The old master may need to take $\overline{M R D Y}$ back to the inactive level in order to gain control of the START signal after winning back the bus. If the new master is directing the access cycle at a different slave, then MRDY can be kept low and the cycle is performed as soon as the old master wins back the bus.

figure 2. typical master read cycle


FIGURE 3. TYPICAL MASTER WRITE CYCLE


FIGURE 4. HIGH-SPEED MASTER READ/WRITE CYCLES (MHOLD LOGIC NOT USED)
NuBus ${ }^{\text {Tww }}$ INTERFACE CONTROLLER


FIGURE 6. LOCAL RESOURCE CONFLICT TIMING


FIGURE 7. MASTER TIMEOUT CYCLE


FIGURE 8. TYPICAL SLAVE READ CYCLE


FIGURE 9. TYPICAL SLAVE WRITE CYCLE

figure 10. higher-performance slave cycles


figure 12. MASter block-read transfer cycle
NuBus ${ }^{\text {SNW }}$ INTERACT2440

${ }^{\dagger}$ The BLOCK signal must be supplied by external logic, such as from TI's SN74ALS2442.
FIGURE 14. SLAVE BLOCK-READ TRANSFER CYCLE

†The BLOCK signal must be supplied by external logic, such as from TI's SN74ALS2442.
FIGURE 15. SLAVE BLOCK-WRITE TRANSFER CYCLE


## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$


$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
Note 1: All voltage values are with respect to GND.

## recommended operating conditions

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage |  | 4.5 | 5 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  | 0.8 | V |
| ${ }^{\mathrm{IOH}}$ | High-level output current | Status, buffer, and byte decode |  |  | -2 | mA |
|  |  | NuBus ${ }^{\text {m4 }}$ 3-state outputs |  |  | -1.6 |  |
| ${ }^{\text {IOL }}$ | Low-level output current | Status, buffer, and byte decode |  |  | 6 | mA |
|  |  | NuBus ${ }^{\text {m" }}$ 3-state outputs |  |  | 24 |  |
|  |  | NuBus ${ }^{\text {ma }}$ open-collector outputs |  |  | 80 |  |
| $\mathrm{f}_{\text {clock }}$ | Clock frequency |  | 0 |  | 10 | MHz |
| ${ }^{\text {tw }}$ | Pulse duration | CLK low | 23 |  |  | ns |
|  |  | $\overline{\text { CLK }}$ high | 73 |  |  |  |
| $\mathrm{t}_{\text {su }}$ | Setup time before $\overline{C L K} \downarrow$ | NREQ | 15 |  |  | ns |
|  |  | LOCTM $\times$ valid | 15 |  |  |  |
|  |  | LACK | 15 |  |  |  |
|  |  | $\overline{\text { MLREQ and } \overline{\text { NREQ }} \text { low }}$ | 15 |  |  |  |
|  |  | MRDY low | 15 |  |  |  |
|  |  | SGNTA low | 15 |  |  |  |
|  |  | $\overline{\text { IDEQ }}$ low | 15 |  |  |  |
|  |  | STACK low | 15 |  |  |  |
| ${ }^{\text {th}}$ | Hold time after CLK $\downarrow$ | NREQ low | 10 |  |  | ns |
|  |  | LOCTM $x$ valid | 10 |  |  |  |
|  |  | SIACK Iow | 10 |  |  |  |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP ${ }^{\dagger}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | Status, buffer, and byte decode | $\mathrm{I}^{\text {OH }}=2 \mathrm{~mA}$, | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 3 | 3.7 |  | V |
|  |  | NuBus ${ }^{\text {w/ }} 3$-state outputs | $\mathrm{I}_{\mathrm{OH}}=1.6 \mathrm{~mA}$, | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 3 | 3.7 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | Status, buffer, and byte decode | $\mathrm{I}_{\mathrm{OL}}=6 \mathrm{~mA}$, | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ |  | 0.3 | 0.4 | v |
|  |  | NuBus ${ }^{\text {m" }} 3$-state outputs | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$, | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ |  | 0.35 | 0.5 |  |
|  |  | NuBus ${ }^{\text {m" }}$ open drain | $\mathrm{IOL}^{\prime}=80 \mathrm{~mA}$, | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ |  | 0.35 | 0.5 |  |
| $\mathrm{I}_{\mathrm{OzH}}$ High-impedance state output current | High-impedance state output current |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$, | $\mathrm{V}_{0}=2.7 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
| IOZL High-impedance state output current IIH High-level input current |  |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$, | $\mathrm{V}_{0}=0.4 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$, | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | ID3-ID0 | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{v}_{1}=0$ |  |  | -750 | $\mu \mathrm{A}$ |
|  |  | All other inputs |  |  |  |  | -10 |  |
| tos | Short-circuit output current ${ }^{\ddagger}$ |  | $\mathrm{V}_{\mathrm{O}}=0$, | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | -15 |  | -225 | mA |
| $\mathrm{I}_{1}$ | Active supply current |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \\ & \mathrm{f}_{\mathrm{Clk}}=10 \mathrm{MHz} \end{aligned}$ | All inputs active, |  | 6 | 15 | mA |
| $\mathrm{I}_{2}$ | Average standby current |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, <br> All inputs at $\mathrm{V}_{\mathrm{IL}}$ <br> $\mathrm{f}_{\mathrm{clk}}=10 \mathrm{MHz}$ |  |  | 2 | 5 | mA |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | $\mathrm{V}_{1}=0 \mathrm{~V}$, | $\mathrm{f}=10 \mathrm{MHz}$ |  | 5 |  | pF |
| $\mathrm{C}_{0}$ | Output capacitance |  | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$, | $\mathrm{f}=1 \mathrm{MHz}$ |  | 10 |  | pF |

[^8]switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|  | PARAMETER | MIN | TYP |
| :--- | ---: | ---: | :--- |
| $f_{\text {max }}$ MAX | UNIT |  |  |

NuBus ${ }^{\text {T" }}$ card-slot signals, $\mathrm{C}_{\mathrm{L}}=300 \mathrm{pF}^{\dagger}$

|  | PARAMETER | LOAD | MIN TYP ${ }^{\ddagger}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{\text { CLK }} \uparrow$ to $\overline{\text { START }}$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 20 | 32 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\mathrm{CLK}} \uparrow$ to $\overline{\mathrm{ACK}}$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 20 | 32 | ns |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{\mathrm{CLK}} \uparrow$ to $\overline{\mathrm{TM}} \times$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 20 | 32 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Enable time, $\overline{\text { NMREQ }}$ to $\overline{\text { NMRQ }}$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 20 | 32 | ns |
| $t_{\text {en }}$ | Enable time, $\overline{C L K} \uparrow$ to $\overline{\text { ROST }}$ | $\mathrm{R} 1=91 \Omega, \mathrm{R} 2=220 \Omega$ | 18 | 32 | ns |
| $\mathrm{t}_{\mathrm{en}}$ | Enable time, $\overline{\mathrm{CLK}} \uparrow$ to START | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 18 | 32 | ns |
| $t_{e n}$ | Enable time, $\overline{\mathrm{CLK}} \uparrow$ to $\overline{\mathrm{ACK}}$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 18 | 32 | ns |
| $t_{\text {en }}$ | Enable time, $\overline{\mathrm{CLK}} \uparrow$ to $\overline{\mathrm{TM}} \mathrm{x}$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 18 | 32 | ns |
| $t_{\text {en }}$ | Enable time, $\overline{\mathrm{CLK}} \downarrow$ to $\overline{\mathrm{ARB}} \mathrm{x}$ | $\mathrm{R} 1=91 \Omega, \mathrm{R} 2=220 \Omega$ | 20 | 35 | ns |
| ten | Enable time, $\overline{\mathrm{CLK}} \uparrow$ to $\overline{\text { SPV }}$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 23 | 43 | ns |

NuBus ${ }^{\text {™ }}$ card-slot signals, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}{ }^{\dagger}$

|  | PARAMETER | LOAD | MIN TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {dis }}$ | Disable time, $\overline{\text { CLK } \uparrow \text { to }} \overline{\text { ROST }}$ | $\mathrm{R} 1=91 \Omega, \mathrm{R} 2=220 \Omega$ | 13 | 20 | ns |
| $\mathrm{t}_{\text {dis }}$ | Disable time, $\overline{\text { CLK }} \uparrow$ to START | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 12 | 22 | ns |
| ${ }^{\text {t }}$ dis | Disable time, $\overline{\mathrm{CLK}} \uparrow$ to $\overline{\mathrm{ACK}}$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 10 | 18 | ns |
| $\mathrm{t}_{\text {dis }}$ | Disable time, $\overline{\mathrm{CLK}} \uparrow$ to $\overline{\mathrm{TM}} \times$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 10 | 18 | ns |
| $\mathrm{t}_{\text {dis }}$ | Disable time, $\overline{\text { CLK }} \downarrow$ to $\overline{\text { ARB }} x$ | $\mathrm{R} 1=91 \Omega, \mathrm{R} 2=220 \Omega$ | 13 | 24 | ns |
| $t_{\text {dis }}$ | Disable time, $\overline{\text { CLK }} \uparrow$ to $\overline{\text { SPV }}$ | $\mathrm{R} 1=270 \Omega, \mathrm{R} 2=470 \Omega$ | 10 | 18 | ns |

${ }^{\dagger}$ See Parameter Measurement Information for load circuit and voltage waveforms.
${ }^{\ddagger}$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)
NuBus ${ }^{\text {™ }}$ status signals, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}^{\dagger}$

|  | PARAMETER | LOAD | MIN TYP ${ }^{\ddagger}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\text { CLK }} \downarrow$ to NMSTR | $\mathrm{RL}=500 \Omega$ | 13 | 21 | ns |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{C L K} \downarrow$ to MDONE | $\mathrm{RL}=500 \Omega$ | 13 | 21 | ns |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{C L K} \downarrow$ to $\overline{\text { SEREO}}$ | $\mathrm{RL}=500 \Omega$ | 13 | 21 | ns |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{C L K} \downarrow$ to NLTMx | $R_{L}=500 \Omega$ | 16 | 25 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\text { CLK }} \downarrow$ to $\overline{\text { NLRST }}$ | $R_{L}=500 \Omega$ | 11 | 21 | ns |
| ${ }^{\text {tpd }}$ | Propagation delay time, $\overline{\text { CLK }} \downarrow$ to NLOCK | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 11 | 21 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\text { CLK }}$ to NCLK | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 9 | 16 | ns |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{\mathrm{CLK}}$ to $\overline{\text { NCLK }}$ | $R_{L}=500 \Omega$ | 10 | 18 | ns |
| $t_{\text {pd }}$ | Propagation delay time, START to NSTART | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 8 | 14 | ns |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{\mathrm{ACK}}$ to NACK | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 8 | 14 | ns |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{\text { TM }} \times$ to NTMx | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 8 | 14 | ns |

NuBus ${ }^{\text {T" }}$ buffer, $C_{L}=50 \mathrm{pF}^{\dagger}$

|  | PARAMETER | LOAD | MIN | TYP ${ }^{\text {\# }}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{\text { CLK }} \downarrow$ to ACLK high | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | 12 | 20 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK $\uparrow$ to ACLK low | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | 13 | 20 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\text { CLK }} \downarrow$ to $\overline{\text { AEN }}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | 13 | 20 | ns |
| ${ }^{\text {tpd }}$ | Propagation delay time, $\overline{\text { CLK }} \downarrow$ to DCLK high | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | 12 | 20 | ns |
| $t_{\text {pd }}$ | Propagation delay time, CLK $\uparrow$ to DCLK low | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | 14 | 22 | ns |
| $t_{\text {pd }}$ | Propagation delay time, CLK $\downarrow$ to $\overline{\text { DEN }}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | 14 | 22 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\mathrm{CLK}} \uparrow$ to $\overline{\mathrm{ADEN}}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | 9 | 14 | ns |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{C L K} \uparrow$ to $\overline{\mathrm{A}} / \mathrm{D}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | 9 | 14 | ns |

byte decode signals, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}{ }^{\dagger}$

| PARAMETER | LOAD | MIN | TYP $\ddagger$ | MAX |
| :---: | :---: | ---: | ---: | :---: |
| UNIT |  |  |  |  |
| $t_{\text {pd }} \quad$ Propagation delay time, AO, A1 to $\overline{\text { BT }} x$ | $R_{\mathrm{L}}=500 \Omega$ |  | 17 | 28 |

propagation delay relationships, $\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}{ }^{\dagger}$

|  | PARAMETER | LOAD | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{pd}}{ }^{\text {§ }}$ | Propagation delay time, <br> MDONE, NLOCK, NMSTR, $\overline{\text { SEREO, }} \overline{\text { NLRST }}$ before $\overline{\text { NCLK }} \uparrow$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 15 |  | ns |
| $\mathrm{t}_{\mathrm{pd}}{ }^{\text {§ }}$ | Propagation delay time, NLTMO, NLTM1 before $\overline{\text { NCLK }} \uparrow$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 10 |  | ns |
| ${ }^{\text {tpd }}$ ¢ | Propagation delay time NSTART, NACK, NTMO, NTM1 after $\overline{\text { NCLK }} \uparrow$ | $R_{L}=500 \Omega$ | 5 |  | ns |

[^9]
## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT FOR
NuBus'" STATUS, BUFFER, AND BYTE DECODE


VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES


VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES


## LOAD CIRCUIT FOR

NuBus ${ }^{\text {nt }}$ INTERFACE


VOLTAGE WAVEFORMS PULSE DURATIONS


VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS

NOTES: $A . C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output controi. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses have the following characteristics: PRR $\leq 1 \mathrm{MHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=2 \mathrm{~ns}$, duty cycle $=50 \%$
D. The outputs are measured one at a time with one transition per measurement.

FIGURE 17

- Designed for Apple Computer Macintosh Coprocessor Platform Interface Applications
- Supports 16/8-Bit Master and 32/16/8-Bit Slave NuBus ${ }^{\text {TM }}$ Applications for the Apple Computer Macintosh II Family of Computers
- Designed to Operate with the SN74BCT2425 NuBus ${ }^{\text {™ }}$ Address/Data Transceivers and Registers
- May Be Used for Both Intelligent and Nonintelligent NuBus ${ }^{\text {TM }}$ Card Designs
- Fully TTL Compatible
- Dependable Texas Instruments Quality and Reliability

PQ PACKAGE
(TOP VIEW)


## description

The Texas Instruments SN74ACT2441 Macintosh Coprocessor Platform (MCP) NuBus ${ }^{\text {™ }}$ Controller provides $16 / 8$-bit NuBus ${ }^{\text {TM }}$ Master and $32 / 16 / 8$-bit Slave signaling protocol in compliance with NuBus ${ }^{\text {™ }}$ interfacing specifications supported by Apple Computer for the Macintosh II computer family (For a complete description of the Apple Macintosh NuBus ${ }^{\text {TM }}$ implementation, see Designing Cards and Drivers for Macintosh II and Macintosh SE by Addison Wesley. Certain features of the NuBus'" architecture are not implemented in the Macintosh II, as noted in this reference manuai).

Beyond the NuBus ${ }^{\text {TM }}$ interface, the 'ACT2441 features a Motorola MC68000 processor interface, DRAM control, refresh, and multimaster bus arbitration. Other features include a programmable timer and DTACKNPA generation. Finally, the 'ACT2441 conforms to the hardware requirements of the Apple Computer "Macintosh Coprocessor Platform" (MCP) architecture and the needs of the Macintosh "Apple Real-Time Operating System Environment" (A/ROSE). Using the 'ACT2441 reduces the hardware control functions into a single device and provides the services needed by the A/ROSE software interface.

## Macintosh coprocessor platform

The Macintosh Coprocessor Platform is a hardware/software platform, developed by Apple Computer, which may be used as a framework for developing intelligent or nonintelligent NuBus ${ }^{\text {™ }} 1 / O$ cards for the Macintosh II family of computers. The complete MCP platform defines an intelligent NuBus™ hardware interface along with the A/ROSE software (A/ROSE runs on the NuBus™ MCP card while A/ROSE PREP runs on the host Macintosh II computer). Hardware support is included for a MC68000 processor, an application-specific 1/0 processor, DRAM refresh, and many other functions.
A/ROSE is an operating system that is downloaded onto a Macintosh III/O card for execution by an on-board MC68000 processor. A/ROSE PREP is a driver installed within the Macintosh II computer for communication with A/ROSE. The specifics of the Apple MCP architecture and the A/ROSE operating system may be obtained by companies enrolled in the Apple Computer Partners program directly from Apple Computer Developer Services.

Features such as the MC68000 or DRAM may be omitted from the I/O card and the NuBus ${ }^{\text {™ }}$ interface can still be used for nonintelligent cards or cards whose intelligence is derived solely from an on-board application-specific processor.

[^10]
## Macintosh coprocessor platform (continued)

The MCP hardware control portion of the device provides for a multimaster interface capability on the local Macintosh II NuBus ${ }^{\text {TM }}$ expansion card with one of three devices assuming the master role on the local 16-bit MC68000 style local bus of the I/O card. The three masters allowed are the NuBus ${ }^{\text {m }}$ channel, the MC68000 processor onboard the I/O card, and a third bus master consisting of an application-specific I/O processor using MC68000 style bus arbitration.
In addition to bus master control functions, the 'ACT2441 provides zero-wait-state access to 120-ns DRAMs, $\overline{C A S}$-before- $\overline{R A S}$ DRAM refresh, a programmable timer, programmable DTACK generation, and general-purpose I/O. Use of Texas Instruments SN74ACT2441 controller simplifies interfacing to the NuBus ${ }^{\text {™ }}$ ADx lines (hereinafter "NuBus ${ }^{\text {M" }}$ ) while providing a 16-bit, high-performance interface between NuBus ${ }^{\text {M }}$, a 16-bit local processor bus, local DRAM, and an intelligent I/O processor, all of which can reside on a single NuBus ${ }^{\text {TM }}$ expansion card.

## NuBus'" specification ordering and licensing requirements

A complete description of the Apple Macintosh NuBus ${ }^{\text {TM }}$ implementation is described in Designing Cards and Drivers for Macintosh II and Macintosh SE by Addison Wesley,

The Institute of Electrical and Electronics Engineers (IEEE) standard, IEEE 1196, NuBus ${ }^{\text {™ }}$-A Simple 32-Bit Backplane Bus, may be ordered from:

The Institute of Electrical and Electronics Engineers
345 East 47 Street
New York, NY 10017
Texas Instruments owns patents on the NuBus ${ }^{\text {m }}$. Those wishing to make devices that interface with NuBus ${ }^{\text {m }}$ machines need to obtain a NuBus ${ }^{\text {TM }}$ license directly from Texas Instruments. Please contact Texas Instruments at the following address for more information.

> Texas Instruments Incorporated
> 12501 Research Blvd.
> Austin, TX 78759
> Attention: NuBus ${ }^{\text {M }}$ Licensing, M/S 2151

## controller communications and hardware requirements overview

 data communication pathsAs a multimaster bus controller providing the ability for multiple devices to communicate across NuBus ${ }^{\text {m }}$, the Texas Instruments 'ACT2441 supports the following bus-master devices on the local NuBus ${ }^{\text {TM }}$ I/O card.
The data paths supported are:

1) NuBus ${ }^{\text {™ }}$ to local bus RAM, I/O hardware, and 'ACT2441 control registers
2) Local MC68000 to local RAM, I/O hardware, ACT2441 control registers, and NuBus ${ }^{\text {TM }}$
3) Application specific processor on local bus to RAM, I/O hardware, 'ACT2441 control registers, and NuBus ${ }^{\text {m }}$.

In use, any hardware available to the local expansion card processor, the MC68000, is also available to the NuBus ${ }^{\text {m }}$ channel and another optional application specific processor (also referred to as an auxiliary/external processor).

# SN74ACT2441 <br> MCP NuBus ${ }^{\text {TM }}$ INTERFACE CONTROLLER 

## expected expansion card hardware

The Macintosh Coprocessor Platform, as defined by Apple Computer, would typically consist of the following minimum configuration for a NuBus ${ }^{\text {m }}$ expansion card interfacing to the Macintosh II family of computers:

1) NuBus ${ }^{\text {™ }}$ communication control circuits and transceivers (SN74BCT2425)
2) An on-board processor, the Motorola MC68000, to provide the card with intelligence and the ability to run the A/ROSE operating system.
3) DRAM for loading the A/ROSE operating system and for data storage.
4) The application-specific circuits, either nonintelligent, such as a SCSI or UART connection, or intelligent, such as a TMS380 Token Ring LAN chipset or TMS320 family of digital signal processors.

The designer of a NuBus'M master/slave interface using the 'ACT2441 may elect to provide all these features or may delete item 2 and/or 3, the on-board MC68000 processor and DRAM.

Intelligent NuBus ${ }^{\text {ru }}$ cards, where neither A/ROSE nor the MC68000 are required (but the application includes programmable features to initiate NuBus'" master transactions through the 'ACT2441), may omit the MC68000 and/or DRAM (as in the case of the application either not needing local RAM or containing RAM local to itself). This intelligent interface can easily make use of all the NuBus ${ }^{\text {M }}$ master/slave interfacing capabilities of the 'ACT2441 without requiring the addition of a coprocessor or local RAM resources on the NuBus ${ }^{\text {™ }}$ expansion card.

For nonintelligent cards, all initialization and control of the 'ACT2441 must take place from the NuBus ${ }^{\text {Tw }}$ channel, either from the host processor or another NuBus ${ }^{\text {™ }}$ card. For such nonintelligent NuBus ${ }^{\text {™ }} I / O$ cards, the 'ACT2441 initialization code can be placed in the NuBus' ${ }^{\text {™ }}$ ID ROM and executed as part of the power-on configuration by the Macintosh II. Using the 'ACT2441 for a nonintelligent NuBus ${ }^{\text {™ }}$ card will require that another NuBus ${ }^{\text {TM }}$ card initiate a master transaction, with the expansion card containing the 'ACT2441 acting as the NuBus ${ }^{\text {™ }}$ slave. The Mac II motherboard contains a Slot-O NuBus ${ }^{\text {™ }}$ interface capable of master/slavecycles. This NuBus'm master would communicate with the 'ACT2441 control registers and with the local bus to which the application specific circuits would be connected. Such a design would not make full use of the master/slave capabilities of the 'ACT2441, but could utilize the bus interface, programmable features, and DRAM control of the 'ACT2441 in a minimum system.

In all cases, it is necessary for the local application on the NuBus ${ }^{\text {™ }}$ card to model the bus timing and DMA handshaking of the MC68000 when using the'ACT2441 to facilitate a master interface to the NuBus ${ }^{\text {™ }}$. This could require $\widehat{B R}$ to be tied to $\overline{B G}$ on the 'ACT2441 for devices that cannot supply an MC68000-style $\overline{B G}$, and whose memory cycle time is quick enough to provide zero-wait-state memory access similar to an MC68000 running at 10 MHz .

## transceiver connection to NuBus ${ }^{\text {™ }}$

Connection to NuBus ${ }^{\text {TM }}$ from the 'ACT2441 can be accomplished in two ways: using discrete drivers and multiplexers or with a custom part from Texas Instruments, the SN74BCT2425. The type of connection chosen is up to the designer and depends upon many factors, such as the type and amount of DRAM used on the expansion card, as well as cost and board space considerations.

## discrete transceiver interface

Memory expansion up to 8 M bytes is possible using discrete components external to the 'ACT2441. Figure 1 is an example of a discrete transceiver NuBus ${ }^{\text {™ }}$ interface supporting up to 8 M bytes of DRAM on the local board. This example requires the use of five SN74ALSALS651 octal bus transceivers and registers and three SN74ALS258quad 1-of-2 data selectors/multiplexers.
In the discrete interface example, one SN74ALS651 device sends/receives data between local data bus bits D15-D8 and byte lane 2 of the upper NuBus ${ }^{\text {™ }}$ word (eight bits of data corresponding to AD23-AD16 of NuBus ${ }^{\text {M }}$ data). Another two SN74ALS651 devices send/receive data between the local data bus bits D15-D0 and the lower NuBus ${ }^{\text {™ }}$ word, byte lanes 0 and 1 (lower 16 bits of data corresponding to AD15-AD0 of NuBus ${ }^{\text {™ }}$ data).

## discrete transceiver interface (continued)

Please note that for the lower NuBus ${ }^{\text {™ }}$ word, byte lane 0 (ADO-AD7) connects to D8-D15 and byte lane 1 (AD8-AD15) connects to DO-D7, performing the byte swapping needed between the 68 K bus and NuBus ${ }^{\text {M }}$ (the remaining byte lane swapping for the upper NuBus ${ }^{\text {M }}$ data word is performed by the first SN74ALS651 and the 'ACT2441). The first SN74ALS651 communicates with NuBus ${ }^{\text {TM }}$ byte lane 2 while communication to/from NuBus ${ }^{\text {TM }}$ on byte lane 3 (AD31-AD24) is performed directly from the 'ACT2441 MCP controller to the NuBus ${ }^{\text {m }}$ channel without the need for extra transceivers. The remaining two SN74ALS651 devices are used to interface address lines A18-A3 to/from the local MC68000 bus and AD18-AD3 of the NuBus ${ }^{\text {™ }}$ channel.

The three SN74ALS258 multiplexers are used to create the RA10-RAO row/column address lines for the local bus DRAM. When the discrete interface is used, series damping resistors of $47 \Omega$ should be connected between each SN74ALS258 output and the DRAM address lines to provide dampening of signal ringing.

It is possible to reduce the number of SN74ASL258 multiplexers if memory configurations are choosen that do not need all the RAx lines, such as 128 K bytes in one row or 256 K bytes in two rows. In these configurations, only two multiplexers would be needed as only RA7-RA0 are used for DRAM addressing.
To fully support the DRAM refresh requirements of 4M-bit DRAMs, the 'ACT2441 provides a separate RAM read signal, RAMRD, which should be connected to the DRAM WE (write enable) line instead of using the 'ACT2441 READ signal. For a complete discussion of the possible memory expansion available, please refer to the section discussing RAM interfacing for additional information.

## integrated transceiver interface using SN74BCT2425

An alternate method of bus connection when using the 'ACT2441 is to utilize the SN74BCT2425 companion data path part from TI. Such a design minimizes the parts count while allowing up to 8 M bytes of DRAM to be supported. Figure 2 is an example of such an interface.
The SN74BCT2425 MCP Data Path part supplies all the functionality of the five SN74ASL651s and three SN74ALS258 devices required for an 8M-bytes discrete transceiver interface. Byte lane swapping is provided internal to the SN74BCT2425 to facilitate the required byte reordering between the NuBus ${ }^{\text {w }}$ channel and the local 68 K processor bus. The SN74BCT2425 data path device also supplies the RA0 through RA9 memory address lines, complete with internal series damping resistors. The 'ACT2441 controller can also be configured to supply the RA10 memory address when using 1 M bit by 1 or 1 M bit by 4 DRAMs. The $\overline{\text { RASH }}$ line is converted to function as RA10 when using these types of memory.

To fully support the DRAM refresh requirements of 4M-bit DRAMs, the 'ACT2441 provides a separate RAM read signal (RAMRD), which should be connected to the DRAM $\overline{W E}$ (write enable) line instead of using the 'ACT2441 READ signal.
Please refer to the section on RAM interfacing for an explanation of how to connect lines for various RAM configurations. Also note that the RAM address lines on the SN74BCT2425 are labeled 'RFx' instead of 'RAx'. This reflects the $45-\Omega$ series resistors contained in each SN74BCT2425 to provide dampening on each line.
Figure 4 shows a typical MCP style interface to the MC68000 processor, along with DRAM, using the SN74BCT2425 Data Path transceiver from Texas Instruments.

## hardware overview

This section provides a brief overview of the hardware features of the MCP NuBus ${ }^{\text {Tm }}$ controller chip. Additional details about the usage of features is contained in the "Signal Overview and Description" and "Hardware Description Details" sections.

# SN74ACT2441 <br> MCP NuBus ${ }^{\text {TM }}$ INTERFACE CONTROLLER 

## I/O processor

The 'ACT2441 provides the hardware interfacing required to allow a $10-\mathrm{MHz}$ MC68000 processor to be directly attached to the controller, if desired. The $10-\mathrm{MHz}$ processor clock is derived from the $10-\mathrm{MHz}$ NuBus ${ }^{\text {™ }}$ clock via the delayed NuBus ${ }^{\text {M }}$ clocks, CLK25 and CLK75. Accesses by the MC68000 utilize a 16-bit data bus, with byte mode also supported. When downloaded onto the expansion card DRAM, the MC68000 processor can execute the A/ROSE operating system defined and supported by Apple Computer.
ROM
I/O interfacing is provided for a ROM to be present on the NuBus ${ }^{\text {m }}$ expansion card. The ROM serves as "power-up" code for the MC68000, a place for user firmware, and storage of NuBus ${ }^{\text {TM }}$ ID data for the card. When viewed from the NuBus ${ }^{\text {m }}$, the 16 -bit wide ROM appears as a full 32 -bit wide device capable of supporting 8 -bit, 16 -bit, and 32 -bit bus reads. One wait state is inserted during each ROM access from any origination source.

If the MC68000 is not used or if executing out of ROM is not desired, a single 8 -bit NuBus ${ }^{\text {T" }}$ ID ROM can be used to define the NuBus ${ }^{\text {™ }}$ attributes of the card. The NuBus ${ }^{\text {TM }}$ ROM resides in the memory space beginning at \$FsFF FFFF ('s'= NuBus'" slot ID and \$ denotes a hexidecimal number) and extends downward for the number of bytes required for the NuBus ${ }^{\text {™ }}$ ID information, see Apple documentation for specifics. In the case of an 8 -bit wide ROM, data will appear in every other byte lane.

NOTE: The Macintosh II Slot Manager will automatically recognize this byte lane configuration and fetch NuBus ${ }^{\text {m" }}$ data correctly.

## DRAM

The MCP controller supports various DRAM configurations, providing zero-wait-state accesses with $120-\mathrm{ns}$ DRAMs, using $\overline{C A S}$-before- $\overline{R A S}$ refreshing (where the DRAM ignores the external address and the refresh address is generated internal to the DRAM). The refresh mechanism on the 'ACT2441 assumes a maximum refresh rate of 4 ms per 256 rows and provides a refresh cycle every 13 ms . From the NuBus ${ }^{\text {t" }}$ interface, all RAM appears as a full 32 -bit wide device, supporting 8 -bit, 16 -bit, and 32 -bit bus operations.
The DRAM configurations supported are shown in Table 1. Please note the configurations recommended by Apple Computer and Texas Instruments.

Table 1. DRAM Configurations Supported

| DRAM TYPE | 1 ROW | 2 ROWS | COMMENTS |
| :---: | :---: | :---: | :--- |
| $64 \mathrm{~K} \times 4$ | $128 \mathrm{~K}^{\dagger}$ | $256 \mathrm{~K}^{\ddagger}$ | A19 on the 'ACT2441 is tied to A17 on MC68000 bus for 256K configuration to be decoded properly. |
| $256 \mathrm{~K} \times 1$ | 512 K | 1 M | Default mode |
| $256 \mathrm{~K} \times 4$ | $512 \mathrm{~K}^{\dagger}$ | $1 \mathrm{M}^{\dagger}$ | Default mode |
| $1 \mathrm{M} \times 1$ | 2 M | 4 M | Requires configuration software§ |
| $1 \mathrm{M} \times 4$ | $2 \mathrm{M}^{\dagger}$ | 4 M | Requires configuration software§ |
| $4 \mathrm{M} \times 1$ | 8 M | $\mathrm{N} / \mathrm{A}$ | Requires configuration software $\S$ |

[^11]

Figure 1. Discrete Transceiver Interface

$\dagger$ Series damping resistors are recommended but may not be required, depending upon the system.
Figure 1. Discrete Transceiver Interface (Continued)


Figure 2. Integrated Transceiver Interface Using SN74BCT2425

## NuBus ${ }^{\text {™ }}$ Interface

The NuBus ${ }^{\text {tm }}$ interface allows for either master or slave operation. In the master mode, the MC68000 makes an access to NuBus ${ }^{\text {™ }}$ address space and waits until the operation is complete. In the slave mode, the MC68000 is "removed" from the internal bus while the NuBus ${ }^{\text {TM }}$ access is taking place.
Since the MC68000 has an internal 16 -bit bus, all bus cycles originating from the MC68000 can be either 8 -bit or 16 -bit operations. This includes both 8 -bit and 16 -bit NuBus ${ }^{\text {™ }}$ operations if the MC68000 is the NuBus ${ }^{\text {M }}$ master.

Special hardware has been included so that 32-bit accesses coming in from NuBus ${ }^{\text {T }}$ will function correctly. The hardware performs two 16 -bit bus operations on the MC68000 bus whenever NuBus ${ }^{\text {Tm }}$ requests a 32 -bit operation. As a result, the card supports 8 -bit, 16 -bit, and 32 -bit NuBus ${ }^{\text {™ }}$ transfers.
NOTE: Since two MC68000 bus cycles are required for a 32 -bit NuBus ${ }^{\text {™ }}$ operation, using a 32 -bit operation when only 16 bits are required should be avoided due to the increased amount of time required for the extra MC68000 bus cycle.
If the NuBus'" access cannot be completed, a bus error to the MC68000 is reported. The TM0 and TM1 value from the last ACK cycle to the card are saved in D6 and D7 of word CA000A for program usage in determining the type of NuBus ${ }^{\text {r" }}$ error that occurred.

## XBUS I/O processor

Hardware is provided on the 'ACT2441 to support a third local bus master through a set of DMA arbitration lines. The XBUS master (external bus master) is expected to perform R/W cycles and DMA operations that are compatible with a MC68000 processor cycles running at up to 10 MHz .

## general-purpose I/O lines

An additional function of the XBUS control lines is to act as either memory-mapped decode or general-purpose 1/O lines. The configuration of the XBUS is controlled via memory-mapped control registers within the 'ACT2441.

## interrupts

Hardware interrupt capability includes four sources: the internal timer, the NuBus ${ }^{\text {™ }}$, the I/O Processor (also called IOP), and the IOP across NuBus ${ }^{\text {™ }}$. Additional MC68000 interrupt levels can be added with the addition of an SN74LS148 8 -line to 3 -line priority encoder as shown in Figure 3.
timer
An internal 16-bit hardware timer is provided to allow programmable interrupts to be implemented with automatic reloading of initial values when zero is reached.


Figure 3. Expanding Interrupts to the MC6800

MCP architecture using 'ACT2441 and SN74BCT2425

$\dagger$ Series damping resistors are recommended but may not be required, depending upon the system.
Figure 4. System Implementation


Figure 4. System Implementation (Continued)

## signal overview and description

This section describes the functions of each signal on the 'ACT2441. Timing specifics for signals can be found in the section describing timing information.

PIN ASSIGNMENTS

| PIN |  | PIN |  | PIN |  | PIN |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| No. | NAME | No. | name | No. | NAME | NO. | NAME |
| 1 | A22 | 26 | ID0 | 51 | $\overline{\text { AD19 }}$ | 76 | GND |
| 2 | A21 | 27 | GND | 52 | $\overline{\mathrm{AD}} 2$ | 77 | $\overline{\text { DTACK }}$ |
| 3 | A20 | 28 | RQST | 53 | GND | 78 | READ |
| 4 | A19 | 29 | GND | 54 | $\overline{A D 1}$ | 79 | $\overline{\text { LDS }}$ |
| 5 | A2 | 30 | $\overline{\text { ARB }} 3$ | 55 | $\overline{\text { ADO }}$ | 80 | $\overline{\text { UDS }}$ |
| 6 | A1 | 31 | $\overline{\text { ARB } 2}$ | 56 | $\mathrm{V}_{C C}$ | 81 | $\overline{\text { AS }}$ |
| 7 | FC0 | 32 | GND | 57 | TM1 | 82 | $\overline{\text { IIR }}$ |
| 8 | FC1 | 33 | $\overline{\text { ARB1 }}$ | 58 | TMO | 83 | $\overline{\text { PLLO }}$ |
| 9 | RAMRD | 34 | $\overline{\text { ARBO }}$ | 59 | RESET | 84 | PPL1 |
| 10 | $\overline{\text { CASH }}$ | 35 | GND | 60 | GND | 85 | $\overline{\text { BERR }}$ |
| 11 | CASL | 36 | $\overline{\mathrm{AD}} 31$ | 61 | NBDOE | 86 | $\overline{\mathrm{VPA}}$ |
| 12 | $\overline{\text { RASH }}$ (RA10) | 37 | $\overline{\text { AD }} 30$ | 62 | STCYC | 87 | GND |
| 13 | RASL | 38 | $\overline{\text { AD29 }}$ | 63 | NBDIC | 88 | 68KRST |
| 14 | $\overline{\text { ROM }}$ | 39 | $V_{C C}$ | 64 | NBDIEH | 89 | HALT |
| 15 | MHZ10 | 40 | $\overline{\text { AD } 28 ~}$ | 65 | NBDIEL | 90 | $V_{\text {CC }}$ |
| 16 | $\mathrm{V}_{\mathrm{CC}}$ | 41 | GND | 66 | $\overline{\text { NBACK }}$ | 91 | D0 |
| 17 | CLK75 | 42 | $\overline{\mathrm{AD}} 27$ | 67 | NBAIC | 92 | D1 |
| 18 | CLK25 | 43 | $\overline{\text { AD } 26 ~}$ | 68 | MUX | 93 | D2 |
| 19 | GND | 44 | $\overline{\mathrm{AD}} 25$ | 69 | $V_{\text {CC }}$ | 94 | D3 |
| 20 | $\overline{\text { NMRQ }}$ | 45 | $\overline{\mathrm{AD}} 24$ | 70 | $\overline{\text { XBR }}$ | 95 | D4 |
| 21 | START | 46 | $\overline{\mathrm{AD}} 23$ | 71 | $\overline{\text { XBACK }}$ | 96 | D5 |
| 22 | $\overline{\text { ACK }}$ | 47 | GND |  | $\overline{X B G}$ | 97 | D6 |
| 23 | ID3 | 48 | $\overline{\mathrm{AD}} 22$ |  | $\overline{B R}$ | 98 | D7 |
| 24 | $\overline{\mathrm{D}} 2$ | 49 | $\overline{\mathrm{AD}} 21$ | 74 | $\overline{\text { BGACK }}$ | 99 | GND |
| 25 | ID1 | 50 | $\overline{\mathrm{AD}} 20$ | 75 | $\overline{\text { BG }}$ | 100 | A23 |

## TERMINAL FUNCTIONS

## MC68000 and local bus interface lines

| PIN NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| $\begin{gathered} \text { A23-A19, } \\ \text { A2-A1 } \end{gathered}$ | 1/0 | Address Bus Connections. These seven address bits correspond to the Motorola MC68000 16-bit processor address lines A23-A19 and A2-A1. Address information is conveyed to/from the chip via these bidirectional I/O lines. The lines are active high for both input and output. |
| $\overline{\mathrm{AS}}$ | 1/0 | Address Strobe. The $\overline{\mathrm{AS}}$ control line is used to indicate that there is a valid address on the local address bus. When the controller is accessing local memory at the request of NuBus'" ('ACT2441 is the local master), this line goes active (low) when the address is valid. When the MC68000 is the master, the local bus is either reading or writing registers within the controller chip and this line signals the 'ACT2441 when the address is valid and may be used. When used with the SN74BCT2425, this line connects directly to the $\overline{\mathrm{AS}}$ line of the SN74BCT2425 (as does the $\overline{\mathrm{AS}}$ line of the MC68000 processor). When a discrete transceiver interface is used, this line is connected to the CBA line of the three SN74ALS651 devices that send/receive data between the local bus and the NuBus ${ }^{\text {tw }}$ channel. This line is pulled up internally with a weak pullup resistor $(95 \mu \mathrm{~A})$. |
| $\overline{\text { BERR }}$ <br> $\overline{\text { HALT }}$ <br> (see Note 1) | 0 0 | Bus Error Signaling. The BERR output signals abus error condition to the MC68000 processor. The'ACT 2441 will drive $\overline{B E R R}$ low when the 'ACT2441 is the NuBus ${ }^{\text {™ }}$ master and a NuBus'" bus error (as signaled by $\overline{\mathrm{TM}} 1$ and $\overline{\mathrm{TM}} 0$ ) is received from the NuBus ${ }^{\text {™ }}$ channel during the NuBus ${ }^{\text {™ }}$ acknowledge cycle. <br> $\stackrel{\rightharpoonup}{B E R R}$ and $\overline{\text { HALT }}$ are used together to signal a relinquish-and-retry cycle to the MC68000 processor. This condition occurs when a NuBus ${ }^{\text {" }}$ transaction is coming onto the expansion card at the same time as the MC68000 is attempting to communicate with NuBus ${ }^{\text {u }}$. Incoming NuBus'm channel activity always takes priority over locally initiated NuBus ${ }^{\text {w }}$ transfers and $\overline{\mathrm{BERR}}$ and $\overline{\mathrm{HALT}}$ are both driven active low, signaling the MC68000 to relinquish the bus and retry later. Neither of these lines has an internal pullup resistor and should be pulled high externally. |
| $\overline{\mathrm{BG}}$ | 1 | DMA Bus Control. The Bus Grant ( $\overline{\mathrm{BG}}$ ) input signal is provided by the external MC68000 processor in response to a bus request. After the 'ACT2441 has requested bus mastership, it waits for this line to go active (low), indicating that the requesting device has been granted the bus. |
| $\xrightarrow[\text { BGACK }]{ }$ | 0 | DMA Bus Control. The Bus Grant Acknowledge (BGACK) output informs the MC68000 that the 'ACT2441 has assumed bus mastership. |
| $\overline{\mathrm{BR}}$ | 0 | DMA Bus Control. The Bus Request ( $\overline{\mathrm{BR}})$ output IS NOT open-collector as is typical of devices driving the MC68000 $\overline{\mathrm{BR}}$ input. It should be directly connected to the $\overline{\mathrm{BR}}$ input on the $M C 68000$ allowing centralized control of bus mastership. On an MCP style NuBus'" card, the 'ACT2441 resides between the MC68000 and all other bus masters that might request mastership of the local data bus. As such, it must be the ONLY line driving the $\overline{B R}$ input on the MC68000. When any device the 'ACT2441 services, such as NuBus ${ }^{\text {4 }}$ or the XBUS I/O processor, needs to become the bus master, this line is driven active (low) by the chip. This signals the MC68000 that a device serviced by the MCP controller wishes to become the local bus master. |
| $\begin{aligned} & \text { CLK25 } \\ & \text { CLK75 } \end{aligned}$ | 1 | Input Clocks. The two input clocks are $10-\mathrm{MHz}$ signals that are used to generate an internal $20-\mathrm{MHz}$ clock for the 'ACT2441 and the 10-MHz expansion board clock (MHZ10). CLK25 goes low at 0 ns and high at 25 ns while CLK75 goes low at 50 ns and high at 75 ns , thus the reason for their names. The figure below shows the CLK25 and CLK75 relationship to the $10-\mathrm{MHz}$ NuBus ${ }^{\text {M }}$ clock ( $\overline{\mathrm{CLK}}$ ). These clocks should be created externally from the $10-\mathrm{MHz} \mathrm{NuBus}{ }^{\text {TM }}$ clock ( $\overline{\mathrm{CL} K})$ by delaying $\overline{\mathrm{CLK}}$ through a delay-line circuit. (see Figure 5) |
| D7-D0 | 1/O | Data Bus. This 8 -bit data bus provides a general-purpose bidirectional data path to/from the 'ACT2441 and the local bus on the MCP interface card. The lines are active high for both input and output. |

NOTE 1: During relinquish-and-retry cycles to the 68K processor, the 'ACT2441 HALT line will remain active (low) until the ATTEN-NULL cycle has occurred. The $\overline{\mathrm{BERR}}$ signal will go inactive (high) shortly after $\overline{\mathrm{AS}}$ goes inactive (high). This slight variation from what is considered normal $\overline{B E R R}$ and $\overline{H A L T}$ activity, where $\overline{B E R R}$ and HALT both go inactive (high) at about the same time just after $\overline{A S}$ goes inactive (high), ensures proper rearbitration for the NuBus ${ }^{\text {TW }}$ will occur. The consequence of this variation on the normal relinquish-and-retry cycle is that an occasional NuBus'" ${ }^{\text {T }}$ arbitration cycle could occur where it is not absolutely necessary when the MC68000 processor retries a NuBus'" access. The possible effect of not holding $\overline{H A L T}$ true until after the ATTEN-NULL cycle, though extremely unlikely, is a NuBus ${ }^{\text {™ }}$ channel lockup, a much more catastrophic problem than an occasional NuBus ${ }^{\text {™ }}$ rearbitration.

## TERMINAL FUNCTIONS

## MC68000 and local bus interface línes (continued)

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $\overline{\text { DTACK }}$ | 1/0 | Data Transfer Acknowledge. The $\overline{\text { DTACK }}$ line is used to indicate that a data transfer is complete. When the 'ACT2441 is accessing the local bus at the request of NuBus ${ }^{\text {m" }}$, this line is an input. When the device being accessed (RAM or I/O devices) responds with an active (low) $\overline{\text { DTACK }}$ during a read operation, the data is latched and the bus cycle is terminated. When DTACK goes low during a write cycle from the 'ACT2441 to the local bus, the 'ACT2441 terminates the cycle. This line is pulled up internally with a weak pullup resistor $(400 \mu \mathrm{~A})$. <br> When the local MC68000 (or external application) is reading or writing to the 'ACT2441 control registers or to NuBus"4 through the 'ACT2441, this line is an output. When reading from the 'ACT2441 or NuBus'", the DTACK signal will go low to signal that the MC68000 should latch the data and terminate the cycle. When writing to the 'ACT2441 or NuBus '"w, the MC68000 should terminate the write cycle when DTACK is brought low by the 'ACT2441. <br> $\overline{\text { DTACK }}$ may be configured for RAM or I/O usage within various address ranges. When configured for I/O space, the number of wait states required by the I/O device can be set using the 'ACT2441 control registers. Additionally, $\overline{\text { DTACK }}$ can be configured for either synchronous or asynchronous operation (the default is synchronous). Refer to hardware details for complete instructions on selecting these options. |
| FC1-FC0 | 1 | Processor Status. The FC1 and FCO lines are active high and are used to detect the status of the externall/O processor using standard MC68000 protocols. The only status monitored is the interrupt acknowledge cycle (FC1 and FC0 both high). |
| $\overline{1018}$ | 1 | I/O Processor Interrupt. The प्रIR input allows an external device to cause a level 3 interrupt to be issued from the IPL1 and IPLO lines of the 'ACT2441, for signaling the MC68000 processor. This line is pulled up internally with a weak pullup resistor ( $95 \mu \mathrm{~A}$ ). |
| $\overline{\mathrm{PL} 1-1 / \mathrm{PL}}$ | 0 | Interrupt Control. These two active low outputs are used to provide encoded interrupt priority information to an external MC68000 processor. Three interrupt levels can be reported, 1 (from the internal timer), 2 (from NuBus"') and 3 (from the I/O interface). It is assumed that the third standard MC68000 interrupt line, IPL2 (not provided by the 'ACT2441 interface) is pulled high to an inactive state during interrupt cycling by this device. Interrupts are encoded in an inverse-true pattern, i.e., level zero (all lines high) indicates that no interrupt is requested and level seven (all lines low) is the highest priority available to the external processor. These $\overline{\mathrm{PL} x}$ lines will remain stable until the external processor signals an interrupt acknowledge cycle (FC2-FC0 all high, of which only FC1-FC0 are inputs to this device). |
| $\frac{\overline{\mathrm{LDS}}}{\overline{\mathrm{UDS}}}$ | $\begin{aligned} & 1 / O \\ & I / O \end{aligned}$ | Lower and Upper Data Strobe. These signals control the data flow on the 16 -bit data bus of the local MCP card. The lower 8-bits, upper 8-bits, or both upper and lower 8 -bits of data may be selected. When the controller is accessing local memory at the request of NuBus ${ }^{\text {™ }}$, these lines are outputs and reflect the size of the data transfer needed (8 or 16 bits). When the local MC68000 is reading or writing registers withinthe controller, these lines are inputs, thus allowing the MC68000 to specify lower byte, upper byte, or word operations to the control registers of the 'ACT2441. Both lines are active low and are pulled up internally with a weak pullup resistor ( $95 \mu \mathrm{~A}$ ). |
| MHZ10 | 0 | Expansion Board Clock. This output is a TTL-compatible symmetrical $10-\mathrm{MHz}$ clock to be used by on-board circuits communicating with the 'ACT2441, such as the MC68000 processor. The signal is derived internally from the CLK25 and CLK75 input clocks. |
| READ | 1/0 | Read/Write Selection. The READ line controls whether a read or write operation will occur. When the controller is accessing the local bus at the request of NuBus'", this line is an output and is normally connected to the read and/or write (RN) line of static RAM, ROM, and I/O devices. When the local MC68000 processor is reading or writing to 'ACT2441 control registers or to NuBus'" through the 'ACT2441, this line is an input. A high level on READ indicates a read cycle and a low level signals a write cycle. This line is pulled up internally with a weak pullup resistor ( $95 \mu \mathrm{~A}$ ). <br> A special DRAM read line, RAMRD, is provided for connection to DRAM RN $W$ lines. This signal is activated slightly different than READ in order to provide for proper refreshing of 4M-bit DRAM devices. Even when 4M-bit DRAMs will not be used, it is recommended that the RAMRD line be used exclusively for connection to DRAMs rather than the READ line. |
| $\overline{\text { VPA }}$ | 0 | Valid Peripheral Address $\dagger . \overline{\mathrm{VPA}}$ indicates that the address being accessed on the expansion card local bus contains an MC68000-style peripheral device, as such data transfer should be synchronized with the enable ( $E$ ) signal of the MC68000 processor. This line is pulled up internally with a weak pullup resistor $(400 \mu \mathrm{~A})$. |

[^12]
## TERMINAL FUNCTIONS

## MC68000 and local bus interface lines (continued)

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $\overline{\text { XBACK }}$ | 1/O | External DMA Bus Control, General-Purpose 1/O, and Address Decode Lines. External Bus Grant Acknowledge - Bidirectional (Input for DMA) - When the chip is configured to use the XBUS as DMA control, this control signal is an input. After the external device receives the bus grant signal (through the XBG output) it acknowledges to the MCP controller that it has assumed bus mastership. The MCP controller in turn passes the state of this input back to the MC68000 through the BGACK output. This informs the MC68000 that the device requesting bus mastership has taken over the bus. (See WARNING) <br> In addition to its usage as an external DMA control line, this signal may also be configured as a general-purpose I/O line or an active-low address decode line. Configuration of the available modes is set with data bits D2 and D3 in the XDMA Control Register at location CA0008 in the 'ACT2441. The line's current status can always be read in data bit D2 of the read word at location CA000A. This line is pulled up internally with a weak pullup resistor ( $95 \mu \mathrm{~A}$ ). |
| $\overline{X B G}$ | 1/O | External DMA Bus Control, General-Purpose I/O, and Address Decode Lines. External Bus Grant - Bidirectional (Output for DMA) - When the 'ACT2441 is configured to use the XBUS lines as DMA control lines, this signal is an output. When the MC68000 grants the $\overline{X B R}$ of the controller, via the the $\overline{B G}$ input, the controlier then passes the bus grant signal onto the $\overline{X B G}$ output. This signals the external device that it has been granted bus mastership. (See WARNING) <br> In addition to its usage as an external DMA device control line, this line may also be configured as a general-purpose I/O line or an active-low address decode line. Configuration of the available modes is set with data bits D6 and D7 in the XDMA Control Register at location CA0008 on the 'ACT2441. The line's current status can always be read in data bit D1 of the read word at location CA000A. This line is pulled up internally with a weak pullup resistor $(95 \mu \mathrm{~A})$. |
| $\overline{\mathrm{XBR}}$ | 1/0 | External DMA Bus Control, General-Purpose I/O, and Address Decode Lines. External Bus Request ( $\overline{\mathrm{XBR}}$ ) Bidirectional (Input for DMA) - When the 'ACT2441 is configured to use the XBUS lines as DMA control fines, this signal is an input. This line is connected to the $\overline{B R}$ output line of an external device that wishes to gain bus mastership. When the external device needs to become the bus master, this line is driven active (low) by the external device and is passed onto the MC68000 by the MCP controller using the 'ACT2441 $\overline{B R}$ output line. This signals the MC68000 that a device serviced by the MCP controller wishes to become the bus master of the local bus. (See WARNING) <br> In addition to its usage as an external DMA control line, this line may also be configured as a general-purpose I/O line or an active-low address decode line. Configuration of the address decode is set with data bits D4 and D5 of the XDMA Control Register, at location CA0008 on the 'ACT2441. The line's current status can always be read in data bit D0 of the read word at location CA000A. This line is pulled up internally with a weak pullup resistor ( $95 \mu \mathrm{~A}$ ). |
| 68KRST | 0 | MC68000 Reset Line. This line is intended for use as the reset line for the MC68000 coprocessor and other I/O devices residing on the NuBus ${ }^{\text {™ }}$ expansion card. $\overline{68 K R S T}$ goes active (low) in response to either ahardware reset (the NuBus ${ }^{\text {™ }}$ RESET line) or as the result of a software reset ("soft reset") by performing a ROM read at location F00000 from NuBus ${ }^{\text {™ }}$. Please note that when 68KRST is activated by means of the external hardware reset, it is delayed by four (4) $10-\mathrm{MHz}$ clocks by an internal shift register. There is no such delay when activated via the soft reset. The $\overline{68 K R S T}$ signal may also be connected to any other device that needs to be reset at the same time as the MC68000. This line does not have an internal pullup resistor and should be pulled high externally. |

WARNING: Since the Macintosh II NuBus'" times out if it does not gain access to the local bus, any external bus master MUST NOT tie up the local bus for an extended period of time ( $5 \mu \mathrm{~s}$ max is suggested). In addition, if the external bus master is going to transfer to NuBus'山, it must handle relinquish and retry cycles (see MC68000 manual). If it cannot, it must expend bus errors and deal with them. The NuBus ${ }^{\text {TW }}$-to-I/O card access takes priority over card-to-NuBus"' cycles. When a conflict arises, the 'ACT2441 issues a bus error to the current local bus master.

## TERMINAL FUNCTIONS

## DRAM and memory controls

| PIN NAME | 1/O | DESCRIPTION |
| :---: | :---: | :---: |
| $\overline{\overline{\mathrm{CASH}}}$ | 0 | Colunm-Address Strobe Lines. These two outputs provide the column address strobes for the upper and lower bytes of the DRAM. $\overline{\text { CASH }}$ strobes the high byte (D15-D8) into the column address while $\overline{\text { CASL }}$ strobes the column address into the low byte (D7-DO). In addition to their usage in addressing memory, these lines also are active during the $\overline{\text { CAS-before-RAS }}$ refresh cycles. |
| MUX | 0 | Multiplex Row/Column Addresses to DRAM. The MUX output line is used to multiplex between row addresses and column addresses. This signal should be connected to either the MUX line of the 'BCT2425 or to the SELECT AVB line of the 'ALS258 multiplexers when using the discrete interface. The MUX output is high during row addresses and low during column addresses. |
| RAMRD | 0 | RAM Read. The RAMRD output functions as the R $\bar{W}$ line for DRAM memories and should be connected to the R $\bar{W}$ lines of all DRAM memories. RAMRD operates in a slightly different manner than does the generic read line (READ), in that RAMRD always remains in the read state (a high level) during $\overline{\mathrm{CAS}}$-before- $\overline{\mathrm{RAS}}$ refresh cycles. This cycle variation ensures that the requirements of newer 4 M -bit DRAM memories, which require their R $\overline{\mathrm{N}}$ line to remain in the read state during refresh, are satisfied. It is possible that the normal read line (READ) could be used for DRAMs smaller than 4 M bits, but it is recommended that RAMRD be used exclusively for all DRAM RW operations. |
| $\overline{\overline{\operatorname{RASH}}(\mathrm{RA} 10)} \overline{\overline{\mathrm{RASL}}}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | Row-Address Strobe Lines. These two outputs provide the row address strobes for two word-wide (16-bits) DRAM rows. $\overline{\text { RASL }}$ strobes the row address into the first row of the DRAM array while $\overline{\text { RASH }}$ strobes the row address into the DRAM address of a second, optional, row of DRAM memory. In addition to their usage in addressing memory, these lines are also active during $\overline{C A S}$-before- $\overline{R A S}$ - refresh cycles as provided by the 'ACT2441. <br> The default mode is that $\overline{\text { RASH }}$ acts as the $\overline{\mathrm{RAS}}$ signal for the second row of DRAMs. Optionally, $\overline{\mathrm{RASH}}$ can be configured via the DTACK Control Register 1 to act as an extra row address line, (RA10). This allows the use of one row of 4M-bit DRAMs in a fully expanded 8M-byte DRAM system using the 'ACT2441 controller. <br> Optionally, the 'ACT2441 output pins for $\overline{\operatorname{RASH}}($ RA10 ) and $\overline{\mathrm{RASL}}$ can be swapped via bit 6 of the TI TEST CONFIGURATION REGISTER. The ability to swap the $\overline{\text { RASH }}$ and $\overline{\text { RASL }}$ allows configuration of 2.5 M -bytes of contiguous DRAM expansion memory. For example, in the case where 512 K bytes of DRAM is soldered onto the board in row 1 and 2 M -bytes is socketed for future expansion in row 2 . Without the ability to swap the $\overline{\text { RASH }}$ and $\overline{\text { RASL }}$ lines, each row would be configured for 2M-bytes of DRAM, with a gap of 1.5 M -bytes between each section. The default mode for $\overline{\operatorname{RASH}}(\mathrm{RA} 10)$ and $\overline{\mathrm{RASL}}$ is the same as shown in the pinout specifications. Please refer to the RAM section for further information about available RAM configurations. |
| $\overline{\mathrm{ROM}}$ | 0 | Read Only Memory Select. The $\overline{\mathrm{ROM}}$ output will go active (low) when reading on-board ROM locations from F00000 to FFFFFF. This output should be tied to the $\overline{\mathrm{CS}}$ input of the on-board ROMs. |

## NuBus ${ }^{\text {rM }}$ interface and control signals

The following signals connect directly to the NuBus ${ }^{\text {™ }}$ expansion connector and $\mathrm{NuBus}^{\text {™ }}$ transceiver circuits.

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $\overline{\text { ACK }}$ | 1/0 | NuBus'" Transfer Acknowledge. The $\overline{\text { ACK }}$ line is used to signal the end of a NuBus ${ }^{\text {t" }}$ transfer cycle. During read transfers, the NuBus ${ }^{\text {™ }}$ slave will assert $\overline{\mathrm{ACK}}$ active (low) when it has placed valid data on the $\overline{\mathrm{AD}} \mathrm{x}$ lines. During write transactions, the NuBus'" slave asserts $\overline{A C K}$ when the incoming data has been accepted. This line is an input when the 'ACT2441 is a NuBus'" master and this line is an output when the device is a NuBus"' slave. In addition to the acknowledge function, this line is also used to signal a special attention cycle when asserted at the same time as START. This line is pulled up internally with a weak pullup resistor $(5 \mu \mathrm{~A})$. |
| $\begin{gathered} \overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 19 \\ \overline{\mathrm{AD}} 2-\overline{\mathrm{AD}} 0 \end{gathered}$ | 1/0 | NuBus ${ }^{\text {mu }}$ Multiplexed Address/Data Bus. These active-low lines carry the multiplexed NuBus ${ }^{\text {m }}$ address and data information to/from the NuBus'" channel. Only those addresses required by the 'ACT2441 controller are provided. The remaining $\overline{\mathrm{AD}} \mathrm{X}$ lines are supplied by the the 'BCT2425 or a discrete implementation of the NuBus ${ }^{\text {™ }}$ transceiver interface. During a NuBus'" start cycle, these lines contain address information and later carry data during the NuBus'" acknowledge cycle. The direction of the lines are changed as a group dependent upon the current NuBus ${ }^{\text {" }}$ transaction taking place, read/write or address/data. An additional usage of the $\overline{\mathrm{AD} 1-\overline{\mathrm{AD}} 0}$ lines are to convey two of the four bits of $\mathrm{NuBus}^{\text {™ }}$ transfer mode information during the start cycle. <br> Of these group of lines, $\overline{\mathrm{AD}} 23-\overline{\mathrm{AD}} 19$, and $\overline{\mathrm{AD}} 2-\overline{\mathrm{AD}} 0$ are used only to convey address and transfer mode information ( $\overline{\mathrm{AD} 1} 1-\overline{\mathrm{AD}} 0$ along with $\overline{\mathrm{TM}} 1-\overline{\mathrm{TM}} 0$ define the transfer mode during the start cycle) when communicating with the 'ACT2441. $\overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 24$ convey both address and data information to/from the 'ACT2441. For data transfers to/from 'ACT2441 control registers in byte lane 3, $\overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 24$ contain the 8 -bit register value during the data portion of the NuBus ${ }^{\text {TW }}$ cycle. |

## TERMINAL FUNCTIONS

## NuBus ${ }^{\text {m" }}$ interface and control signals (continued)

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $\overline{\mathrm{ARB}} 3 \cdot \overline{\mathrm{ARB}} 0$ | I/O | NuBus ${ }^{\text {Tw }}$ Arbitration Lines. The arbitration lines $\overline{\mathrm{ARB}} 3-\overline{\mathrm{ARB}} 0$ are open-collector lines connected between all NuBus ${ }^{\text {™ }}$ cards using the same binary coding as the $\overline{\mathrm{D}} \times$ lines. During a NuBus ${ }^{\text {™ }}$ arbitration cycle, one or more cards may contend for mastership of the NuBus'" channel. If the 'ACT2441 is contending for the bus ('ACT2441 driving RQST low after determining that $\overline{\operatorname{RQST}}$ was unasserted), the $\overline{\mathrm{D}} \times$ code is placed on the $\overline{\mathrm{ARB}} \times$ bus, along with the $\overline{\mathrm{D}} \times$ values of all other cards that have asserted their RQST lines and are contending for the bus. The 'ACT2441 then competes with all other contending cards for ownership of the bus. After two clock periods, the arbitration is complete and the $\overline{\operatorname{ARB}} x$ lines are left with the slot ID of the card winning the arbitration contest (the card that had the highest ID code). These lines are pulled up internally with a weak pullup resistor $(5 \mu \mathrm{~A})$. |
| $\overline{\mathrm{I}} 3$ - $\overline{\mathrm{D}} 0$ | 1 | NuBus'" ID Lines. Identification lines $\overline{\bar{D}} 3$ thru $\overline{\mathrm{I}} 0$ are binary-coded inputs used to identify the NuBus ${ }^{\text {™ }}$ card slot where the MCP card resides. The ID lines are typically hardwired with unique slot ID at the NuBus'" connector on the expansion chassis. The line coding is active low, which means that the lowest-numbered slot (0) is coded with all ID lines open. These lines are in turn pulled up with resistors to an inactive state of 1111 . The highest slot ID ( F ) has all four lines wired low to read 0000 . These lines are pulled up internally with a weak pullup resistor $(5 \mu \mathrm{~A})$. |
| $\overline{\text { NMRQ }}$ | I/O | NuBus ${ }^{\text {™ }}$ None-Master Request. $\overline{\text { NMRQ }}$ is an active-low asynchronous interrupt mechanism allowing NuBus ${ }^{\text {™ }}$ boards to interrupt the NuBus ${ }^{\text {r" }}$ channel as a slave-only device. This line is connected to $\overline{\text { NMRQ }}$ on the NuBus ${ }^{\text {m" }}$ channel. When the 'ACT2441 is placed in the 'NMRQ Master Mode', this line is an input, allowing an external slave-type device to interrupt the NuBus'" card with the 'ACT2441 acting as the NuBus'4 master. When the 'ACT2441 is not in the master mode (i.e., is a slave NuBus ${ }^{\text {m" }}$ interface, which is the normal NuBus ${ }^{\text {Tu }}$ operation) this line is an output, allowing the NuBus ${ }^{\text {T4 }}$ card built with the 'ACT2441 to interrupt the NuBus'" channel as a slave device. This line is internally pulled up with a weak resistor ( $5 \mu \mathrm{~A}$ ). |
| $\overline{\text { RESET }}$ | 1 | NuBus'" Reset. The $\overline{\text { RESET }}$ input is used to reset the 'ACT2441 device and place it in the powerup state. $\overline{\text { RESET }}$ is connected directly to the NuBus'" signal RESET. All internal registers are cleared upon the application of this power-on-style hardware reset. |
| $\overline{\text { RQST }}$ | I/O | NuBus'" Master Request Line. RQST is an open-collector line and is bused between all other NuBus'4 slots. The line is asserted active (low) by any device wishing to gain ownership of the NuBus' ${ }^{\text {T }}$. When the 'ACT2441 wishes to become the bus master, it first reads the status of this line, and upon finding it unasserted, drives the line active (low) to begin a NuBus ${ }^{\text {" }}$ arbitration cycle. According to this description, $\overline{\text { RQST }}$ is an input prior to making the decision to request mastership and is changed to an output during the request cycle. This line is pulled up internally with a weak pullup resistor $(5 \mu \mathrm{~A})$. |
| $\overline{\text { START }}$ | I/O | NuBus ${ }^{\text {™ }}$ Transfer Start Line. The START line is used to signal the beginning of a NuBus ${ }^{\text {w }}$ transfer. When the 'ACT2441 is the NuBus'" master, it will drive START low for one clock cycle at the beginning of the transfer, along with the appropriate address. When the 'ACT2441 is a NuBus ${ }^{\text {4 }}$ slave, this line is used to sense when a NuBus ${ }^{\text {ru }}$ transaction has occurred. In addition to signaling the start of a NuBus ${ }^{\text {w }}$ transaction, this line is used to initiate an arbitration contest between any cards requesting bus ownership. The START is also used for signaling attention cycles when asserted with $\overline{\text { ACK. This line is pulled up }}$ internally with a weak pullup resistor $(5 \mu \mathrm{~A})$. |
| $\overline{T M 1-T M 0 ~}$ | I/O | NuBus ${ }^{\text {™ }}$ Transfer Mode Line. TM1-TM0 indicate to NuBus ${ }^{\text {Tw }}$ devices whichtype of transfer is occurring at the beginning of a NuBus'" transaction and later conveys success or failure of the transfer. The TMx lines (along with $\overline{\mathrm{AD}} 1-\overline{\mathrm{AD}}$ ) indicate the type (read or write) and size (byte, halfword or word) of the NuBus ${ }^{\text {rw }}$ transaction during the NuBus ${ }^{\text {r" }}$ start cycle. During NuBus'" ${ }^{\text {'4 }}$ acknowledge cycles ( $\overline{\text { ACK }}$ low), the TMx lines provide status information to the current NuBus ${ }^{\text {™ }}$ master concerning the success or failure of the NuBus ${ }^{\text {w }}$ transaction. A third usage of the TMx lines is during NuBus ${ }^{\text {ru }}$ attention cycles (START and $\overline{\text { ACK }}$ both driven low), when the lines are used to identify the type of attention cycle. These lines are pulled up internally with a weak pullup resistor $(5 \mu \mathrm{~A})$. |

## TERMINAL FUNCTIONS

## NuBus ${ }^{\text {™ }}$ transceiver interface (NBAIC, NBDIC, NBDIEH, NBDIEL, NBDOE, NBACK, and STCYC) - outputs <br> These lines are used for NuBus ${ }^{\text {™ }}$ transceiver interface, either to the SN74BCT2425 or to a discrete transceiver interface.

| PIN NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| $\begin{gathered} \overline{\text { NBACK }} \\ \text { (see Note 2) } \end{gathered}$ | 0 | NuBus ${ }^{\text {™ }}$ Acknowledge. This active-low output is used to enable the NuBus ${ }^{\text {"4 }}$ transceivers to output the address to the local bus, as captured from the AD lines of NuBus". When using the SN74BCT2425, this line connects directly to the $\overline{\text { NBACK }}$ line of the SN74BCT2425. When a discrete transceiver interface is used, this line is connected to the $\overline{\text { GBA }}$ 3-state control line on the two SN74ALS651 devices that send/receive address lines A18-A3 to/from the NuBus'" channel. |
| NBAIC | 0 | NuBus ${ }^{\text {™ }}$ Address Clock. This output signals the NuBus ${ }^{\text {™ }}$ transceiver to capture the incoming address portion of the NuBus'" address during read or write operations. When using the SN74BCT2425, this line connects directly to the NBAIC line of the SN74BCT2425. When a discrete transceiver interface is used, this line connects to the CBA line of the two SN74ALS651 devices that send/receive address information A18-A3 to/from the NuBus ${ }^{\text {™ }}$ channel. The remainder of the 24 -bit address from the local MC68000 bus to the NuBus ${ }^{\text {T4 }}$ are made directly from the SN74ACT2441 to NuBus'". This output will make a low-to-high transition on the sampling edge (high-to-low) of the NuBus'" clock during NuBus ${ }^{\text {™ }}$ start cycles. This operation supplies address information to the local bus of the NuBus ${ }^{\text {T" }}$ expansion card. |
| NBDIC | 0 | NuBus ${ }^{\text {w" }}$ Data Clock. This output signals the NuBus'" transceiver to capture the incoming data portion of the ${ }^{\text {NuBus }}{ }^{\text {™ }}$ transfer during read (master) or write (slave) operations. When using the SN74BCT2425, this line connects directly to the NBDIC line of the SN74BCT2425. When a discrete transceiver interface is used, this line is connected to the CAB line of the three SN74ALS651 devices that send/receive data between the local bus and the NuBus'm channel. This output will make a low-to-high transition on the sampling edge (high-to-low) of the NuBus'" clock when a data transfer to the local bus is occurring. |
| $\overline{\text { NBDOE }}$ | 0 | NuBus ${ }^{\text {Tw }}$ Data Output Enable. $\overline{\text { NBODE }}$ is an active-low output used to enable the NuBus'm transceivers corresponding to the DO-D3 data portion of the local bus onto the NuBus ${ }^{\text {™ }}$ AD lines. When using the SN74BCT2425, this line connects directly to the $\overline{\text { NBODE }}$ line of the SN74BCT2425. When a discrete transceiver interface is used, this line is connected to the $\overline{\mathrm{GBA}}$ line of the three SN74ALS651 devices that send/receive data between the local bus and the NuBus'm channel. |
| NBDIEL | 0 | NuBus ${ }^{\text {rm }}$ Data Enable Low. This active-high output is used to enable the input of NuBus ${ }^{\text {sw }}$ data from the NuBus ${ }^{\text {™ }}$ to the local bus for the low halfword (lower 16 bits). When using the SN74BCT2425, this line connects directly to the NBDIEL line of the SN74BCT2425. When a discrete transceiver interface is used, this line is connected to the GAB line of the two SN74ALS651 devices which send/receive data between the local data bus bits D15-D0 and the lower NuBus ${ }^{\text {" }}$ halfword, byte lanes 0 and 1 (lower 16 bits of data corresponding to AD15-AD0 of NuBus'" data). |
| NBDIEH | 0 | NuBus ${ }^{\text {tw }}$ Data Enable High. This active-high output is used to enable the input of NuBus ${ }^{\text {T" }}$ data from the NuBus ${ }^{\text {m" }}$ AD lines to the local bus for the high halfword (upper 16 bits). When using the SN74BCT2425, this line connects directly to the NBDIEH line of the SN74BCT2425. When a discrete transceiver interface is used, this line is connected to the GAB line of the single SN74ALS651 device that sends/receives data between the local data bus (bits D15-D8) and byte lane 2 of the upper NuBus'" halfword ( 8 bits of data corresponding to AD23-AD16 of NuBus ${ }^{\text {"4 }}$ data). The remaining 8 bits (D7-D0 corresponding to D31-D24 of NuBus'm data, byte lane 3) of the upper halfword are supplied by direct connection of the 'ACT2441 MCP Controller to NuBus'. ${ }^{\text {™ }}$. |
| STCYC (see Note 2) | 0 | Start Cycle Active. This active-high output is used to enable the address onto the NuBus ${ }^{\text {TM }}$ AD bus from the local bus. In the situation where the designer has used the SN74BCT2425, STCYC would be connected to the signal of the same name. When a discrete transceiver interface is used, this line is connected to the GAB 3-state control line of the two SN74ALS651 devices that send/receive address lines A18-A3 to/from the NuBus ${ }^{\text {w }}$ channel. The remainder of the 24-bit address line connections from the local MC68000 bus to NuBus" are made directly from the 'ACT2441. |

NOTES: 2. When a discrete interface is used, it is assumed that the two SN74ALS651s used for address demultiplexing of A18-A3 use the 'A' side transceiver lines to connect to the MC68000 local bus address bus and that the 'B' side transceiver lines connect to the NuBus'".

† CLK25 and CLK75 are relative to a perfect $10-\mathrm{MHz}$ NuBus ${ }^{\text {w }}$ Clock ( $\overline{\text { CLKK }}$ ).
$\ddagger$ MHZ10 is derived from CLK25 and CLK75, see timing spec for offset specificaiton.
Figure 5. 'ACT2441 Input Clocks and MHZ10 Output Clock

## hardware description details

This section provides an expanded discussion of the hardware features available from the 'ACT2441 MCP NuBus ${ }^{\text {Tw }}$ Controller. The method of selection and control of these features is documented here.

## DRAM interfacing

The following information provides specifics about interfacing to various DRAM configurations. DRAMs supported must meet or exceed 120 -ns speeds with $4-\mathrm{ms} / 256$ rows of $\overline{\mathrm{CAS}}$-before- $\overline{\mathrm{RAS}}$ refreshing requirement.

Table 2. Apple Computer/TI Recommended DRAM Configurations

| MEMORY AND DEVICE SIZE | NOTES |
| :--- | :--- |
| 128 K - one row $64 \mathrm{~K} \times 4$ DRAMs | MCP A19 tied to local bus A19 |
| $512 \mathrm{~K}-$ one row $256 \mathrm{~K} \times 4$ DRAMs | Default mode |
| $1 \mathrm{M}-$ two rows $256 \mathrm{~K} \times 4$ DRAMs | Default mode |
| 2 M - one row $1 \mathrm{M} \times 4$ DRAMs | Requires setting registers in 'ACT2441 |

WARNING: When choosing DRAM configurations, the user must be careful not to exceed the capacitive loading specifications of the 'ACT244t or speed problems may occur. This may mandate the use of by-4 DRAMs or external buffering.

The refresh method provided by the 'ACT2441 conforms to $\overrightarrow{\mathrm{CAS}}$-before- $\overrightarrow{\mathrm{RAS}}$-refreshing and assumes that the DRAM devices used ignore the external address lines and contain their own row counters to generate the refresh address internally.

## interfacing to DRAM using SN74BCT2425

When using the SN74BCT2425 data path device, up to 8M bytes of DRAM may be accessed with proper configuration of the 'ACT2441. Table 3 shows the control-line requirements for interfacing the 'ACT2441 to the SN74BCT2425 data path device for all available memory configurations. When interfacing to 8M bytes of memory, the DRAM RA10 line must be supplied. This can be accomplished by using the SN74BCT2425 to create RAO-RA9 and using the 'ACT2441's $\overline{\mathrm{RASH}}(\mathrm{RA10)}$ line as RA10 (Note: the $\overline{\mathrm{RASH}}(\mathrm{RA10)}$ signal must be

## SN74ACT2441

MCP NuBus ${ }^{\text {TM }}$ INTERFACE CONTROLLER
configured via the DTACK Control Register 1). Please note that the lines on the SN74BCT2425 are actually labeled 'RFx' denoting their built-in series dampening resistors. It is recommended that a $47-\Omega$ damping resistor be placed in series with RA10 to reduce signal ringing.

Table 3. Control Requirements for DRAM Interfacing

| MEMORY SIZE | ROW ADDR NEEDED | 'ACT2441 RASH | NOTES |
| :---: | :---: | :---: | :---: |
| 128 K - one row $64 \mathrm{~K} \times 4$ DRAM | RA0-RA7 | N.C. | MCP A19 tied to A19 |
| 256K - two rows $64 \mathrm{~K} \times 4$ DRAM | RAO-RA7 | $\overline{\text { RASH }}$ | MCP A19 to local bus A17 |
| 512 K - one row $256 \mathrm{~K} \times 1$ DRAM | RA0-RA8 | N.C. | Supplied by SN74BCT2425 |
| 1 M - two rows $256 \mathrm{~K} \times 1$ DRAM | RAO-RA8 | $\overline{\text { RASH }}$ |  |
| 512 K - one row $256 \mathrm{~K} \times 4$ DRAM | RAO-RA8 | N.C. | Supplied by SN74BCT2425 |
| 1 M - two rows $256 \mathrm{~K} \times 4$ DRAM | RAO-RAB | $\overline{\text { RASH }}$ |  |
| 2 M - one row $1 \mathrm{M} \times 1$ DRAM | RAO-RA9 | N.C. | Supplied by SN74BCT2425 |
| 4 M - two rows $1 \mathrm{M} \times 1$ DRAM | RA0-RA9 | $\overline{\text { RASH }}$ |  |
| 2 M - one row $1 \mathrm{M} \times 4$ DRAM | RA0-RA9 | N.C. | Supplied by SN74BCT2425 |
| 4 M - two rows $1 \mathrm{M} \times 4$ DRAM | RAO-RA9 | $\overline{\text { RASH }}$ |  |
| 8 M - one row $4 \mathrm{M} \times 1$ DRAM | RA0-RA10 | RA10 | Need to enable RA10 at 'ACT2441 |

NOTE: Items highlighted in bold are DRAM configurations recommended by Apple Computer and Texas Instruments for purposes of direct connection, ease of hookup, and meeting capacitive load requirements without the possible need for additional external buffers.
N.C. $=$ no connection needed at either SN74BCT2425 A20-A19 lines or DRAM array.

A 'row' of DRAM indicates a 16-bit wide row of devices, while the total size of RAM is given in K-bytes (K) or M-bytes (M).

## interfacing to DRAM using discrete transceiver components

The discrete transceiver interface diagram shown previously in Figure 1 will support up to 8M-byte total DRAM expansion as shown.
For 512K-byte, 1M-byte, 2M-byte or 4M-byte DRAM interfacing, configured in either one or two 16 -bits rows, a third SN74ALS258 multiplexer is needed to supply the RA8 and RA9 signals. For an 8M-byte DRAM configuration in a single 16 -bit row of DRAM, the third multiplexer can supply the RA8, RA9, and RA10 signals or the 'ACT2441 can optionally be configured to supply RA10 via the RASH(RA10) line.

## addressing 'ACT2441 control registers

The 'ACT2441 utilizes programmable registers for control of operations such as interrupts, programmable timer, and the 12 -bit address extension registers for communicating with $\mathrm{NuBus}^{\text {™ }}$. Some registers are read only while others contain read-back capability to allow the current value to be read. The address mapping of these control registers is shown in Table 4.

## 24-bit MC68000 and 32-bit NuBus'" addressing notes

24 -bit MC68000 addressing is viewed on the local bus of the NuBus ${ }^{\text {™ }}$ expansion card. Use this address when addressing the 'ACT2441 from the local bus. Only A23-A19, A2, and A1 are actually used for address decoding when the 'ACT2441 is addressed from the local bus.

32 -bit NuBus ${ }^{\text {m }}$ addressing is viewed from the $\overline{A D x}$ lines of the NuBus ${ }^{\text {™ }}$. Use the provided addresses when addressing the 'ACT 2441 through the NuBus ${ }^{\text {'m }}$. Only $\overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 19$, and $\overline{\mathrm{AD}} 2-\overline{\mathrm{AD}} 0$ are actually used for address decoding when the 'ACT2441 is addressed from the NuBus ${ }^{\text {™ }}$. Note that the $\overline{T M X}$ lines (along with $\overline{A D} 1-\overline{A D} 0$ ) are used to specify byte and halfword lane requirements.
'Fs' defines the 32 -bit mode of addressing the 'ACT2441 through the NuBus'". The value ' $F$ ' must always be present on $\overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 28$ for $\mathrm{NuBus}{ }^{\text {TM }}$ slot accesses in the Macintosh II memory map. The 's' equals the NuBus ${ }^{\text {TM }}$ slot ID value placed on $\overline{\mathrm{AD}} 27-\overline{\mathrm{AD}} 24$ (a 4-bit value of $\$ 9$ to $\$ \mathrm{E}$ on the Macintosh II) used to address each of the six slots in the Macintosh II chassis.

Table 4. 'ACT2441 Control Register Address Map

| 32-BIT ADDR | 24-BIT | 32-BIT ADDR | 24-BIT | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| \$Fs ${ }^{\text {¢ }}$ | \$F00000- $\dagger$ | \$Fs $\dagger$ | \$FFFFFF $\dagger$ | ROM (with 2256 K ROMs, 64 KB ) |
|  |  | \$Fs | \$F00000 | ROM Write - Place MC68000 in soft RESET |
| \$Fs | \$E00000-Ғ | \$Fs | \$EFFFFF $\ddagger$ | Reserved for Apple Manufacturing Test ROM (off card) when Shared Register Enable $=$ False (SRE bit $=0$ ) |
| \$Fs | \$D00000- | \$Fs | \$EFFFFF | NuBus ${ }^{\text {T4 }}$ access via I/O Extension register set when Shared Register <br> Enable $=$ True $($ SRE bit $=1)$ |
|  |  | \$Fs | \$CA000E | Read UPPER Byte - Set NMRQ master mode |
|  |  | \$Fs | \$CA000C | Read UPPER Byte - Clear NMRQ master mode |
|  |  | \$Fs | \$CA000A | Read UPPER Byte - Set Interrupt IOP request |
|  |  | \$Fs | \$CA0008 | Read UPPER Byte - Clear Interrupt IOP request |
|  |  | \$Fs | \$C00006 | Read UPPER Byte - Set Interrupt Host request |
|  |  | \$Fs | \$C00004 | Read UPPER Byte - Clear Interrupt Host request |
|  |  | \$Fs | \$C00002 | Read UPPER Byte - Clear Timer Interrupt |
|  |  | \$Fs | \$C00000 | Read UPPER Byte - Clear soft RESET |
|  |  | \$Fs | \$CA000F | R/W LOWER Byte - DTACK Control Register 1 |
|  |  | \$Fs | \$CA000D | R/W LOWER Byte - DTACK Control Register 0 |
|  |  | \$Fs | \$CA000B | R/W LOWER Byte - Programmable timer high byte |
|  |  | \$Fs | \$CA0009 | R/W LOWER Byte - Programmable timer low byte |
|  |  | \$Fs | \$C00007 | R/W LOWER Byte - l/O Addr latch D4-D7 mapped to AD20-AD23 |
|  |  | \$Fs | \$C00005 | R/W LOWER Byte - I/O Addr latch D0-D7 mapped to AD24-AD31 |
|  |  | \$Fs | \$C00003 | R/W LOWER Byte - CPU Addr latch D4-D7 mapped to AD20-AD23 |
|  |  | \$Fs | \$C00001 | R/W LOWER Byte - CPU Addr latch D0-D7 mapped to AD24-AD31 |
|  |  | \$Fs | \$CA000E | Word - undefined |
|  |  | \$Fs | \$CA000C | Word - undefined |
|  |  | \$Fs | \$CA000A | Read Word - MCP Status, XDMA pins (D0-D2), always low (D3), Status of programmed reset, through $\overline{68 K R S T}$ (D4), Status of NuBus ${ }^{\text {W }}$ RESET (D5) and last TMx (D6-D7) |
|  |  | \$Fs | \$CA0008 | R/W Word - DMA control byte in low byte |
|  |  | \$Fs | \$C00006 | Read Word - Current high byte timer value in low byte |
|  |  | \$Fs | \$C00004 | Read Word - Current low byte timer value in low byte |
|  |  | \$Fs | \$C00002 | R/W Word - Tl Test Configuration register |
|  |  | \$Fs | \$CA0000 | Read Word - Int/Slot in low byte (4-bits each) |
| \$Fs $\dagger$ | \$A00000- | \$Fs | SBFFFFF | NuBus ${ }^{\text {T4 }}$ (Within programmable DTACK range) |
| \$Fs | \$800000- | \$Fs | \$9FFFFFF | I/O Interface Logic (Within program DTACK range) |
| \$Fs | \$600000- | \$Fs | \$7FFFFF | RAM / I/O Interface Logic (Within program DTACK range) |
| \$Fs | \$400000- | \$Fs | \$5FFFFF | RAM / I/O Interface Logic (Within program DTACK range) |
| \$Fs | \$200000- | \$Fs | \$3FFFFFF | RAM / I/O Interface Logic (Within program DTACK range) |
| \$Fs | \$000000- | \$Fs | \$1FFFFF | RAM (2M DRAM). Never any WAIT STATES |

$\dagger \$$ denotes a hexidecimal number.
\# This address range is reserved by Apple Computer for an off-card manufacturing test ROM when the Shared Register Enable bit of the DMA Control register (RN word at CAOOO8) is set false (SRE bit $=0$ ).
WARNING: Please note the specific address and addressing methods used to access the 'ACT2441 control registers. There are differences in both the physical address used, \$CAxxxx verses \$COxxxx, as well as the access size, Read UPPER Byte, RN LOWER Byte, RNW WORD, etc. Both the address and the byte/word size determine which control register is finally accessed. Please note the ENTIRE method used to access a particular register when writing software. This will avoid accessing the wrong control register.

NOTE: While various methods of reading and writing 'ACT2441 control registers are used, all perform single 8 -bit (byte) operations within the device. The various size RN operations are used to allow separation of control functions without utilizing additional local address space.

Read, Write, or R/W Byte control register operations from NuBus' ${ }^{\text {TM }}$ always use NuBus ${ }^{\text {TM }}$ byte lane 3 ( $\overline{A D} 1$ low, $\overline{\mathrm{AD}} \mathrm{O}$ low) for control register operations at the higher addressed location of a control pair (i.e., Address A1 high) and NuBus ${ }^{\text {t" }}$ byte lane 1 ( $\overline{\mathrm{AD}} 1$ high, $\overline{\mathrm{AD} 0}$ low) for the lower addressed location of a control pair (i.e., Address A1 low). When communicating with these registers, be sure to place the data in the proper byte lane for the NuBus ${ }^{\text {™ }}$ transfer.

Read or R/W Word control register operations always use NuBus ${ }^{\text {™ }}$ halfword 1 lane (AD1 high, ADO low, upper 16 -bits) for the the higher addressed location of a control pair (i.e., Address A1 high) and NuBus'" halfword 0 lane (AD1 high, ADO low, lower 16-bits) for the lower addressed location of a control pair (i.e., Address At low). Data is always conveyed in the most-significant byte of the halfword (byte-3 for halfword-1 and byte-1 for halfword-0). When communicating with these registers, be sure to place the data in the most significant byte of the proper halfword lane for the NuBus ${ }^{\text {™ }}$ transfer.

## addressing value notes

Notice that the addresses provided to access 'ACT2441 registers are not quite consistent with the physical addressing bits used for decoding the 'ACT2441. There are good reasons for this:

The value of bit 19 is always duplicated in bit 3 and bit 17 in the table provided. An example of this can be seen in the address value for 'Set NMRQ master mode'. It is stated as $\$$ CAOOOE but could as easily have been decoded with $\$ C 80006$ (bit 17 and bit $3=0$ ).
The reason for duplicating bit 19 in bits 3 and 17 is two-fold:
a) By making bit 17 track bit 19, the address is already valid if the DRAM memory configuration of 256 K bytes in two rows of 64Kx4 DRAM is used (where A19 of the 'ACT2441 must be tied to A17 of the MC68000 bus to properly decode the second row). However, this is a nonrecommended configuration, but it is there anyway.
b) By making bit 3 match bit 19, the table creates a unique control register address for all registers within a group, byte operations, or word operations. Without this addition, the address value itself would be duplicated within a group and the designer or technician would have to inspect the transfer mode to determine which register was being accessed. As shown, the unique value allows quicker identification of the register addressed.
Of course, the designer may delete the tracking of bit 19 for bits 17 and 3 , if desired, as long as 256K DRAM in two rows will not be used.

## data bus notes

Remember that the 'ACT2441 control registers are only addressed with 8 bits of data. When forming data values, be sure to read and write the 8 -bit value in the proper byte lane (lane 3 or 1 ) as described above for both byte and halfword operations. Table 5 reviews NuBus ${ }^{\text {m }}$ data layout and the $\overline{\mathrm{AD}} 1-\overline{\mathrm{AD}} 0$ line values during byte or halfword transfers ( $\overline{\mathrm{AD}} 1-\overline{\mathrm{AD}} 0$ along with $\overline{\mathrm{TM}} 1-\overline{\mathrm{TM}} 0$ define the $\mathrm{NuBus}{ }^{\text {™ }}$ transfer mode ).

## EXAMPLES

R/W lower Byte at \$FsC0 0007 from NuBus ${ }^{\text {™ }}$ uses byte lane 3 and $\$ F s C 00005$ uses byte lane 1.
R/W Word at \$FsC0 0002 from NuBus ${ }^{\text {™ }}$ uses halfword 1 lane, byte-3 and Read Word \$FsC0 0000 uses halfword 0 lane, byte 1.

# SN74ACT2441 <br> MCP NuBus ${ }^{\text {TM }}$ INTERFACE CONTROLLER 

Table 5. NuBus ${ }^{\text {™ }}$ Data Addressing
Bit 31
Bit 0

| NuBus'4 $^{\text {'4 }}$ Word |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Control $^{\dagger}$ | Halfword 1 $\dagger$ |  | Halfword of |  |
|  | Byte 3 $\dagger$ | Byte 2 | Byte 1 $\dagger$ | Byte 0 |
| $\overline{A D} 1$ | L | L | H | H |
| $\overline{\mathrm{AD} 0}$ | L | H | L | H |

tThe $\overline{\mathrm{AD}} 1-\overline{\mathrm{AD}} 0$ line values are the same value for byte-3/halfword- 1 transfers and for byte-1/halfword-0transfers. The complete transfer mode is defined by the TM $1-$ TM 0 lines along with $\overline{\mathrm{AD}} 1-\overline{\mathrm{AD}} 0$ lines defining Read or Write mode as well as byte, halfword, or word operations. Please refer to the NuBus ${ }^{\text {r" }}$ specification for further details.

## NuBus ${ }^{\text {™ }}$ address space (CPU and I/O address extension latches)

Access to the 32 -bit NuBus ${ }^{\text {™ }}$ address space from the 'ACT2441 is provided by two 12 -bit address extension registers. One set for I/O space device access to NuBus'm (I/O Address Latch) while the other is used as the extension register for CPU-initiated NuBus ${ }^{\text {™ }}$ operations (CPU Address Latch). The most significant 12 bits of the NuBus ${ }^{\text {TM }}$ address should be placed in these registers before accessing the NuBus ${ }^{\text {TM }}$ address space. Control of which extension register is used for a particular address range is controlled by bit-0, Shared Register Enable, of the DMA Control Register at the word location $\$ C A 0008$, discussed in a future section.

The registers are located at byte locations $\$ C 00001$ and $\$ C 00003$ for the CPU extension register and $\$ C 00005$ and $\$ C 00007$ for the I/O extension register (as viewed in 24 -bit local bus mode). The lower 4 bits of each respective 12 -bit extension register address is stored in bits $7-4$ of the register at $\$ C 00003$ and $\$ C 00007$. The upper 8 bits of each respective 12-bit extension register address is stored in the bits $7-0$ of the byte at locations $\$ C 00001$ and $\$ C 00005$. The I/O Processor (IOP, MC68000, or other I/O processor) provides a 20-bit address (Address bits 19-0) when addressing NuBus ${ }^{\text {¹" }}$, the 'ACT2441 12-bit extension registers fill in the remainder of the 32-bit NuBus'" address. Write to these registers to store the extension register values or read from them to obtain the currently programmed extension register values.
In addition, A20 in the address field (not used for the address calculation into the 'ACT2441 control registers) is used by the hardware to perform a read-modify-write cycle (RMW). Whenever a Test-and-Set (TAS) instruction is executed, A20 must be set true. A20 should be set false for all other operations.
NOTE: A DRAM refresh cycle is always performed between the read and the write operation of the RMW (read-modify-write) cycle of a Test-and-Set operation by the chip to NuBus ${ }^{\text {™ }}$.


Figure 6. IOP (I/O Processor) to NuBus ${ }^{\text {™ }}$ Address Translation

## programmable timer

An internal 16-bit timer is provided on-chip and is decremented every $25.6 \mu \mathrm{~s}$. When the counter reaches zero, it is reloaded with the value in the timer holding register on the next clock tick ( $25.6 \mu \mathrm{~s}$ ) and a timer interrupt is generated. The action of this interrupt can be seen as a level-1 interrupt at the 'ACT2441 IPL lines and the upper nibble of the byte returned by a read word at location $\$ C 00000$ (interrupt and slot record register). This interrupt is cleared by Clear Timer Interrupt via execution of a byte read of location \$C00002.
NOTE: If this interrupt is ignored and the timer "ticks" (goes to zero) again, a clock tick is lost.
The 16 -bit counter preload value is stored in locations \$CA000B (high byte) and \$CA0009 (low byte) of the 'ACT2441 using a Write Lower Byte operation. Remember that all data passed to/from the 'ACT2441 and the local bus are transferred on the lower byte data lines D7-D0.

The current value of the 16 -bit countdown timer can be read in the low bytes of the word read of locations $\$ C 00006$ (high byte) and $\$ \mathrm{C00004}$ (low byte). These two registers are set to zero (0) upon the application of a hardware reset to the chip.
NOTE: The timer can change between the reading of either half of the timer value and reading the other half. Therefore, the values should be read twice (comparing for equal values) to ensure that the correct value is read. A suggested method is:

1) READ MSByte, save value
2) READ LSByte, save value
3) READ MSByte again
4) Compare saved MSByte value to most recent MSByte value
5) Do they match?

YES: Continue with program
NO: Go to step 1.

## soft reset

The IOP (MC68000) can be placed in "soft reset" by writing a byte to location \$F00000 from NuBus" (any write to $\$ F X X X X X$ will place the MC68000 in "soft reset", but only a byte write to $\$ F 00000$ should be used (this is normally a ROM space write operation). The 'ACT2441 may be taken out of "soft reset" by executing an upper byte read at location \$C00000 (any upper byte access to \$CXXXXX will take the MC68000 out of "soft reset", but only an upper byte read of $\$ \mathrm{COOOOO}$ should be used).
NOTE: When NuBus" resets (i.e., $\overline{\text { RESET }}$ on NuBus'" goes low), the MC68000 comes out of "soft reset".

Upon power-on reset (NuBus ${ }^{\text {Tu }}$ reset), the first four accesses by the MC68000 (i.e., the execution address and the stack pointer) are fetched from the first four ROM locations. Under "soft reset", the address and stack pointer are fetched from RAM, starting at location $\$ 000000$.
All internal registers are cleared upon power-on reset (via the NuBus ${ }^{\text {™ }}$ reset signal $\overline{\text { RESET }}$ connected to the $\overline{R E S E T}$ line of the 'ACT2441), these registers are not altered by placing the chip in "soft reset".
NOTE: The start-up address vector in location 2 of the ROM must point to ROM address space (\$F00000-\$FFFFFF).


Figure 7. System Block Diagram Showing Data Paths

## interrupts

Three local bus (MC68000) interrupts are provided in the 'ACT2441, one for the programmable timer, one for the NuBus ${ }^{\text {™ }}$ interface, and one for the I/O interface. In addition, the IOP (I/O processor) may interrupt the NuBus" ${ }^{\text {m }}$ channel. The priorities are as follows:

| Interrupt | IPL Level |
| ---: | :--- |
| From the Programmable Timer | 1 |

Timer Interrupt: When the programmable timer's counter reaches zero, a timer interrupt is generated. This interrupt is cleared by Clear Timer Interrupt via execution of a byte read of location \$C00002. The action of this interrupt can be seen as a level-1 interrupt at the 'ACT2441 $\overline{\text { PL }}$ lines as well as reflected in the TMRIR bit of the upper nibble of the byte returned by a read word at location \$C00000 (Interrupt and Slot ID register).
NuBus ${ }^{\text {™ }}$ Interrupt: The host CPU (NuBus ${ }^{\text {™ }}$ channel, in this case) can interrupt the IOP by executing Set Interrupt IOP Request by reading the upper byte at location \$CA000A. This interrupt is cleared by the MC68000 Clear Interrupt IOP Request when reading the upper byte at location \$CA0008. The action of this interrupt can be seen as a level-2 interrupt at the 'ACT2441 $\overline{\mathrm{IPL}}$ lines as well as reflected in the $\overline{\text { IOPIR }}$ bit of the upper nibble of the byte returned by a read word at location \$C00000 (Interrupt and Slot ID register).
I/O Interface Interrupt: The I/O interface can interrupt the MC68000 processor by asserting the $\overline{\mathrm{IOIR}}$ interrupt to the 'ACT2441 (asserted externally on 'ACT2441 input IOIR). $\overline{\text { IOIR }}$ must remain asserted until the software resets this interrupt request via the local bus hardware circuits asserting the interrupt. The action of this interrupt can only be seen as a level-3 interrupt at the 'ACT2441 $\overline{\mathrm{PL}}$ lines.

IOP Interrupting Host Across NuBus ${ }^{\text {w }}$ : The IOP ( 68 K or auxiliary processor) can interrupt the host (across NuBus ${ }^{\text {™ }}$ via the 'ACT2441 asserting $\overline{\text { NMRQ }}$ ) by executing Set Interrupt Host Request, reading the upper byte at location $\$ C 00006$. This interrupt is cleared via Clear Interrupt Host Request by the host reading the upper byte at location $\$ C 00004$. The action of this interrupt can be seen at the NuBus'm $\overline{N M R Q}$ line as well as reflected in the FSTIR bit of the upper nibble of the byte returned by a read word at location \$C00000 (Interrupt and Slot ID register).
NMRQ Master Mode: The IOP can be placed in NMRQ master mode via Set NMRQ Master Mode by executing an upper byte read of location $\$$ CA000E and taken out of this mode by executing an upper byte read of location $\$ C A 000 C$, Clear NMRQ Master Mode. The status of this mode is reflected in the NMRMD bit of the upper nibble of the byte returned by a read word at location \$C00000 (Interrupt and Slot ID register).
When the IOP is placed in the NMRQ master mode (allowing NuBus ${ }^{\text {TM }}$ to interrupt the IOP via the $\overline{\text { NMRQ }}$ line), a NuBus ${ }^{\text {™ }}$ channel interrupt (level 2) is generated to the local bus when an external NuBus ${ }^{\text {™ }}$ device asserts $\overline{N M R Q}$. NMRQ master mode allows a NuBus ${ }^{\text {T" }}$ backplane-only system to operate with NMRQ interrupts, commonly used on unintelligent NuBus ${ }^{\text {TM }}$ cards. The action of this interrupt can only be seen as a level- 2 interrupt at the 'ACT2441 IPL lines. It cannot be seen in the status bits of the Interrupt and Slot ID register. Only the mode status is reflected in that bit.

Optionally, if both a Set Interrupt Host Request and Set NMRQ Master Mode are executed at the same time (by reading the upper byte at location \$C00006 and \$CAOOOE respectively) the IOP Interrupt bit of the Interrupt and Slot ID Register at word read location $\$ C 00000$ will be set (made 'True', $\overline{\text { OPIR }}=0$ inthis case) by either external interrupt line $\overline{\text { IOIR }}$ or $\overline{\text { NMRQ }}$ of the 'ACT2441. This allows the user to use the IOPIR bit as a separate "soft" interrupt or as a polled interrupt when in NMRQ master mode. Please be aware that when this optional mode is invoked, the difference between the two interrupts cannot be identified. The $\overline{\mathrm{OPPIR}}$ bit will be 'True' ( $\overline{\mathrm{IOPIR}}=0$ ) when either interrupt occurs.

NOTE: Due to the active-low operation of the interrupt status bits (upper nibble, bit 7-4 of the interrupt and slot ID register accessed by a read word at \$C00000), confusion can result concerning the terms "set", "clear", "true", and "false". When an interrupt is "set" or made "true", the logic level of the inverted bit ( $\overline{N M R M D}, \overline{T M R I R}, \overline{I O P I R}$, or $\overline{\text { HSTLR }}$ ) is " 0 ". When an interrupt is "cleared" or "false", the inverted bit is " 1 ".
Table 6 outlines the bit function of the Interrupt and Slot ID Register and Table 7 summarizes the interrupt modes available with the 'ACT2441 MCP NuBus ${ }^{\text {™ }}$ Controller.

Table 6. Bit Functions of Interrupt and Slot ID Register

| BIT | FUNCTION | NOTES |
| :---: | :---: | :---: |
| 7 | NMRQ Master Mode ( $\overline{\text { NMRMD }}$ ) | Active-low, '0' = NMRQ Master Mode enabled |
| 6 | Timer Interrupt (TMRIR) | Active-low, '0' = Timer Interrupt has occurred |
| 5 | IOP Interrupt (İIPIR) | Active-low, '0' = IOP Interrupt has occurred |
| 4 | Host Interrupt (HSTIR) | Active-low, '0' = Host Interrupt has occurred |
| 3 | NuBus ${ }^{\text {TM }}$ slot ID bit 3 |  |
| 2 | NuBus ${ }^{\text {™ }}$ slot ID bit 2 | Active-high, current $\mathrm{NuBus}^{\text {™ }}$ slot |
| 1 | NuBus ${ }^{\text {M }}$ slot ID bit 1 | EXAMPLE: ${ }^{\text {NuBus }}{ }^{\text {™ }}$ slot 6 reads 0110 binary |
| 0 | NuBus ${ }^{\text {™ }}$ slot ID bit 0 |  |

## Table 7. Interrupt Possibilities

| INTERRUPT TYPE | IPL INTR. LEVEL | INTR. STATUS | NOTES |
| :---: | :---: | :---: | :---: |
| Timer to IOP | 1 | TMRIR |  |
| NuBus ${ }^{\text {4M }}$ to IOP | 2 | IOPIR |  |
| I/O Interface to IOP | 3 | None |  |
| IOP to NuBus ${ }^{\text {M }}$ | None | HSTIR | Also seen at $\overline{\text { NMRQ }}$ |
| $\overline{\text { NMRQ }}$ Master Mode (NuBus'" to IOP via $\overline{\text { NMRQ }}$ line) | 2 | $\overline{\text { NMRMD }}$ (mode only) | Cannot determine that NuBus ${ }^{\text {™ }}$ caused NMRQ interrupt from Status Register bits |
| $\overline{\text { NMRQ }}$ Master Mode and SET INTR HOST REQ | 2 | NMRMD (mode only) $\overline{\text { IOPIR }}$ occurred | Canot distinguish NMRQ and Set Intr Host Request and IOPIR or $\overline{O I R}$ interrupts. This bit is good for interrupt polling. |

## acquiring the local bus

The following section discusses how to acquire the local memory bus on the NuBus ${ }^{\text {™ }}$ expansion card. Access is gained via control registers within the MCP controller, which define how several programmable features are to operate, such as DTACK and the use of the XBUS lines.

## DMA control register (R/W word at \$CA0008)

The DMA Control Register (a read or write to the word at \$CA0008) allows configuration of the two 12 -bit NuBus ${ }^{\text {TM }}$ extension registers and control over the $\overline{\mathrm{XBR}}, \overline{\mathrm{XBG}}$ and $\overline{\mathrm{XBGACK}}$ lines. The three external DMA pins ( $\overline{\mathrm{XBR}}, \overline{\mathrm{XBG}}$, and $\overline{\text { XBACK }}$ ) allow external devices to take over the local MC68000 bus as a third bus master. In addition to allowing a third local bus master, these pins can alternately be used for general-purpose I/O functions if the DMA feature is not required. When configured as external DMA lines ( $\overline{\mathrm{XDE}}$ control bit cleared to 0 , the default), the alternative control settings for $\overline{\mathrm{XBR}}, \overline{\mathrm{XBG}}$, and $\overline{\mathrm{XBACK}}$ are ignored. Table 8 describes the control bit positions within the DMA Control Register.

Table 8. DMA Control Register Summary (R/W) Word at \$CA0008

| BIT | FUNCTION | NOTES |
| :---: | :--- | :--- |
| 7 | XBG Mode | Input, output, or memory-mapped address decode for address range $\$ 800000-\$ 9 F F F F F$ |
| 6 |  |  |
| 5 | XBR Mode | Input, output, or memory-mapped address decode for address range $\$ 600000-\$ 7 \mathrm{FFFFF}$ |
| 4 |  |  |
| 3 | XBACK Mode | Input, output, or memory-mapped address decode for address range $\$ 400000-\$ 5 \mathrm{FFFFF}$ |
| 2 |  |  |
| 1 | $\overline{\text { XDE, External DMA Enable }}$ | Default $=0$, enabled as DMA control lines |
| 0 | SRE, Shared Register Enable | Default $=0$, nonshared mode |

## DO - shared register enable (SRE)

Allows both sets of NuBus ${ }^{\text {TM }}$ extension register to be accessed by both the MC68000 and the external bus master. When operating in the shared mode, the CPU Extension Register set (stored at locations \$C00001 and $\$ C 00003$ ) is always used for NuBus'" accesses to addresses $\$ \mathrm{AXXXXX}$ and $\$ \mathrm{BXXXXX}$, the $/ / \mathrm{O}$ Extension Register set (stored at locations $\$ \mathrm{C} 00005$ and $\$ \mathrm{COOOO7}$ ) is always used for NuBus ${ }^{\text {™ }}$ access to addresses \$DXXXXX and \$EXXXXX, independent of which local DMA master makes the access. In the nonshare mode (the default, bit DO=0), the CPU Extension Register set is always used for MC68000 accesses to NuBus ${ }^{\text {TM }}$ and the I/O Extension Register set is always used for external DMA master accesses to NuBus ${ }^{\text {™ }}$. In nonshared mode, the address range $\$ E 00000-\$ E F F F F F$ is reserved by Apple Computer for a manufacturing test ROM, residing off card, leaving the address range \$D00000-\$DFFFFF for external DMA master NuBus ${ }^{\text {™ }}$ access using the I/O Extension register.

D1 - external DMA enable ( $\overline{\mathrm{XDE}}$ )
Defines if the $\overline{X B R}, \overline{X B G}$ and $\overline{X B A C K}$ lines are used to provide access to a third local bus master (NuBus ${ }^{\text {M }}$ and the MC68000 being the first two) or if the lines will be used as general-purpose I/O or address decode lines. The default mode is the $\overline{X D E}$ bit enabled (bit $D 1=0$ ). When enabled, the $\overline{X B R}, \overline{X B G}$, and $\overline{X B A C K}$ lines act as DMA access control lines. When external DMA is disabled ( $\overline{\mathrm{XDE}}$ bit $\mathrm{D} 1=1$ ), these three pins can be defined as inputs, outputs, or memory-mapped address-decode lines according to the following definitions of two control bits for each line as shown in Table 9.

Table 9. Controlling XDMA Mode Functions

| BIT |  | MODE |  |
| :---: | :---: | :--- | :---: |
| MSB | LSB |  |  |
| 0 | 0 | Line is an input |  |
| 1 | 0 | Address Range Decode Line |  |
| $X$ | 1 | Output of level " $X$ " |  |

NOTE: MSB = most significant bit of the two-bit pair (bits 3, 5, and 7) and LSB = least significant bit of the two-bit control pair (bits 2, 4, and 6).

## XBACK mode, bits D3 and D2

When the $\overline{\mathrm{XDE}}$ control bit is set to 1 , these two bits control how the XBACK bit will be used. Table 9 shows the possible configurations. The mode of this line is independent of the other two XDMA pins.

## XBR mode, bits D5 and D4

When the $\overline{X D E}$ control bit is set to 1 , these two bits control how the XBR bit will be used. Table 9 shows the possible configurations. The mode of this line is independent of the other two XDMA pins.

## XBG mode, bits D7 and D6

When the $\overline{X D E}$ control bit is set to 1 , these two bits control how the XBG bit will be used. Table 9 shows the possible configurations. The mode of this line is independent of the other two XDMA pins.

## MCP status register (R/W word at \$CA000A)

The status of the XDMA pins, as well as several other lines, may be read at any time (independent of the $\overline{\text { XDE }}$ bit mode) via the MCP Status register, the word read at location \$CA000A. Table 10 shows the individual status bits available.

Table 10. MCP Status Register (Read Word at \$CA000A)

| BIT | FUNCTION | NOTES |
| :---: | :--- | :--- |
| 7 | Last $\overline{T M} 1$ returned from NuBus ${ }^{\text {M }}$ | Latched TM1 value |
| 6 | Last $\overline{T M} 0$ returned from NuBus ${ }^{\text {TM }}$ | Latched $\overline{T M} 0$ value |
| 5 | Status of $\overline{\text { RESET }}$ from NuBus ${ }^{\text {M }}$ | Actually delayed by four (4) 10-MHz clocks |
| 4 | Not used, always low (0) |  |
| 3 | Not used, always low (0) |  |
| 2 | Status of $\overline{\mathrm{XBACK}}$ line | Current state of this line, 1 or 0 |
| 1 | Status of $\overline{\mathrm{XBG}}$ line | Current state of this line, 1 or 0 |
| 0 | Status of $\overline{\mathrm{XBR}}$ line | Current state of this line, 1 or 0 |

## SN74ACT2441 <br> MCP NuBus ${ }^{\text {™ }}$ INTERFACE CONTROLLER

## programmable DTACK/VPA generation (DTACK control Reg 1 and 0)

Two registers control the operation of DTACK (Data Transfer Acknowledge) and VPA (Valid Peripheral Address) when accessing the expansion card's application address space (\$200000-\$9FFFFF). The 16 bits of the two DTACK Control Registers (accessible by the lower byte read or write at locations \$CAOOOD, DTACK Control Register 0, and \$CAOOOF, DTACK Control Register 1) are divided into four groups of four bits each. Each group corresponds with a 2M-byte address space. Upon initial reset, both DTACK control registers are cleared. DTACK may be synchronous or asynchronous to the $10-\mathrm{MHz}$ clock ( MHz 10 ) and is controlled by bit 5 of the 'ACT2441 Test Configuration register. The default mode is for DTACK to be synchronous to MHz 10 . Table 11 shows the bit and address range breakdown.
NOTE: When a 2 M -byte range above the first 2 M space ( $\$ 000000-\$ 1$ FFFFF) is programmed as RAM space, the number of WAIT states programmed in DTACK Control Register 0 and 1 are ignored for that range. When a 2 M space is programmed for RAM usage rather than general-purpose $1 / O$, the internal RAM DTACK generator takes over for the programmed DTACK generator.

The MSB (most significant bit of each control nibble) of the three lower addressed control groups ( $\$ 200000-\$ 7 F F F F F$ ) defines that space as RAM space if set true " 1 ". If set false " 0 ", RAM is not decoded in this space and the space can be used for external I/O. For I/O space configuration, the remaining 3 bits of each control nibble define the number of wait states to be inserted for that address range, $0-5=$ waits states, $6=$ VPA, 7 = no DTACK. For $120-$ ns DRAM, no wait states are used. For slower STATIC RAM or I/O devices, program the appropriate number of wait states required with the address space programmed for I/O usage.
NOTE: VPA cycles are not supported over NuBus'". Any MC6800 device attached to the local bus will only be able to be accessed from the MC68000.
NOTE: "Decoded as RAM space" implies that $\overline{C A S} x$ and $\overline{\mathrm{RAS}} \mathrm{x}$ will be active in this address range.
For the highest addressed control group (\$800000-\$9FFFFF), the lower three bits also define the number of wait states to be inserted for this range: $0-5=$ waits states, $6=\mathrm{VPA}, 7=$ no DTACK. For this control group, the MSB of the control nibble defines a RAM output mode. If true " 1 ", the 'ACT2441 RASH output becomes RA10 out for DRAM usage (allowing 4M-bit DRAMs to be used), if false " 0 ", the default mode RASH is a second RAS output for a second row of DRAM. This address space cannot be internally decoded for RAM space. It is only available for I/O interface logic usage.

NOTE: If the 2 M - to 4 M -byte ( $\$ 200000-\$ 3 F F F F F$ ) address space is defined as RAM address space (D7 true), address line A21 will be used internally within the 'ACT2441 to decode RASL/RASH, thus allowing the use of by-1M DRAMs. If the 2M-to 4M-bytes (\$200000-\$3FFFFF) address space is not defined as RAM space (i.e., defined as I/O space, D7 false) RASL/RASH will be decoded off of A19, thus allowing the use of by- 256K DRAMs.

Table 11. Programmable DTACK Control Register

| CONTROL REGISTER | 'ACT2441 ADDRESS | ADDRESS RANGE AFFECTED | $\begin{aligned} & \text { BITS } \\ & \text { USED } \end{aligned}$ | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| 1 | \$CA000F | \$800000-\$9FFFFF | D3-D0 |  |
|  |  |  | D3 | Defines RAM output mode. If true ' 1 ', RASH line of 'ACT2441 is used for DRAM RA10 address line output. If false '0' (the default mode) RASH line is a second RAS output for two rows of DRAM. |
|  |  |  | D2-D0 | Define number of wait states <br> $0-5=$ Number of wait states <br> $6=$ Do VPA cycle when accessed <br> 7 = No DTACK for address range |
| 0 | \$CA000D | \$600000-\$7FFFFF | D7-D4 |  |
|  |  |  | D7 | Defines RAM or I/O Space <br> If ' 1 ' define address space as RAM, if ' 0 ' defines as $I / O$ space. |
|  |  |  | D6-D4 | Define number of walt states $0-5=$ Number of wait states <br> $6=$ Do VPA cycle when accessed <br> 7 = No DTACK for address range |
| 0 | \$CA000D | \$400000-\$5FFFFF | D3-D0 |  |
| , |  |  | D3 | Defines RAM or I/O Space <br> If ' 1 ' define address space as RAM, if ' 0 ' defines as I/O space. |
|  |  |  | D2-D0 | Define number of wail states $0-5=$ Number of wait states <br> 6 = Do VPA cycle when accessed <br> $7=$ No DTACK for address range |
| 1 | \$CA000F | \$200000-\$3FFFFF | D7-D4 |  |
|  |  |  | D7 | Defines RAM or I/O Space <br> If ' 1 ' define address space as RAM, if ' 0 ' defines as $/ / O$ space. |
|  |  |  | D6-D4 | Define number of wait states <br> $0-5=$ Number of wait states <br> $6=$ Do VPA cycle when accessed <br> 7 = No DTACK for address range |

## chipset design and programming considerations

The following is a list of special considerations when using the 'ACT2441 NuBus ${ }^{\text {TM }}$ controller chip. Where appropriate, each of these items has been mentioned in a note with the chipset usage descriptions. Being aware of these design and programming considerations will ensure a smoother design with a minimum of problems.

1. The programmable timer registers are nonlatching registers. The value of the timer could change between the reading of either half of the timer value and reading the other half. Therefore, the values should be read twice (comparing for equal values) to ensure that a valid value is read. A suggested method is:
6) READ MSByte, save value
7) READ LSByte, save value
8) READ MSByte again
9) Compare saved MSByte value to most recent MSByte value
10) Do they match?

YES: Continue with program
NO: Go to step 1
2. A hardware anomaly exists whereby the 'ACT2441 drives the AD19 and AD2-AD0 lines during the period when START and ACK are driven high after a NuBus ${ }^{\text {TM }}$ ATTN-NULL cycle. This places the current logic levels of A19 and A2-A1, which are in the high-impedance state at that moment, onto the AD19 and AD2-ADO lines for 100 ns during the period just following the ATTN-NULL time. There is no actual harm done by this anomaly but it is documented here for completeness.
3. When the 68KRST line is activated via the "hardware" method, its output is delayed by four $10-\mathrm{MHz}$ clock cycles from the NuBus ${ }^{\text {™ }}$ RESET signal from which it is derived.
4. When accessing the programmable 'ACT2441 control registers, please note that there are differences in both the physical address used, \$CAxxxx verses \$C0xxxx, as well as the access size, Read UPPER Byte, R/W LOWER Byte, R/W WORD, etc. Both the address and the byte/word size determine which control register is finally accessed. Please note the ENTIRE method used to access a particular register when writing software. This will avoid accessing the wrong control register.
5. All control registers of the 'ACT2441 communicate via byte values, independent of the access method used (i.e., Lower Byte, Upper Byte, or Word). Depending upon which control register is accessed, the byte information is communicated on either byte lane 1 or byte lane 3 . Be sure to review carefully the section on "Addressing 'ACT2441 Control Registers", "Addressing Value Notes", and "Data Bus Notes" to learn which byte lane is used for a particular control register.

## testing

The 'ACT2441 has several programmable testing modes as shown in the Table 12. All modes, except when at high impedance, are controllable from software by performing a write word to the register at location \$C00002. The current state of the test register bits may be read by a read word at the same location (as with all 'ACT2441 control registers, only a single byte of information is available at each location but various byte/word accesses are used to distinguish the individual control registers). More than one mode may be active at one time as all test modes are individually bit-controlled. Placing all outputs and bidirectional lines in a high-impedance state is controlled via a hardware line sequence, which should only be used within controlled tester environments.

## 3-state output

All the output and bidirectional lines of the 'ACT2441 can be placed in the high-impedance state by performing a simple hardware line toggle. If the 'ACT2441 $\overline{\mathrm{D}} 0$ line's state is ever changed after powerup and resetting of the device, the 'ACT2441 outputs and bidirectional lines will be at high impedance (The change can be from either state, 1 to 0 or 0 to 1). The mode is cleared by performing a hardware reset of the device with the $\overline{\mathrm{ID}} 0$ line in a static state, by bringing the RESET line momentarily low.

Since NuBus ${ }^{T M} \overline{\bar{D}} x$ lines are normally hardwired high or low to each slot of a NuBus ${ }^{T M}$ backplane, there should be no chance of this abnormal toggle mode occurring and activating this test mode in normal chip usage at the system level. For manufacturing testing, the $\overline{\mathrm{ID}} 0$ line can be controlled by a test fixture to force entry into this mode.

## TI test configuration register

The normal mode of operation for the 'ACT2441 is for the TI test configuration register to be cleared (that is all zeros). This is the default after a hardware reset to the 'ACT2441. The user modifiable bits are shown in Table 12.

WARNING: Those modes marked RESERVED are reserved for TI chip-level testing and are not to be written to or modified. Failure to respect the reserved nature of these bits will result in erratic and unpredictable operation.

Table 12. TI Test Configuration Register Control Bits (R/W Word at \$C00002)

| BIT | FUNCTION | NOTES |
| :---: | :---: | :---: |
| 7 | Reserved | Default $=0$, normal operation |
| 6 | Enables swapping of RASH and $\overline{\text { RASL }}$ physical output pins | Default $=0$, normal operation, $\overline{\text { RASH }}$ and $\overline{\text { RASL }}$ output on pins as specified in 'ACT2441 data sheet. If set to ' 1 ', swaps the physical output pins on which $\overline{\text { RASH }}($ RA10 ) and $\overline{\text { RASL }}$ are output. Useful for configuration of contiguous DRAM when only 2.5 M bytes of DRAM is installed in board. |
| 5 | Enables asynchronous operation of DTACK line | Default $=0$, normal mode is synchronous DTACK operation. Synchronous DTACK is synchronous to the MHZ10 clock output. If set to ' 1 ', enables asynchronous DTACK operation. |
| 4 | Reserved | Default $=0$, normal operation |
| 3 | Reserved | Default $=0$, normal operation |
| 2 | Reserved | Default $=0$, normal operation |
| 1 | Reserved | Default $=0$, normal operation |
| 0 | Reserved | Default $=0$, normal operation |

## IMPORTANT NOTICE

The SN74ACT2441 has been designed in cooperation with Apple Computer using Texas Instruments Standard Cell ASIC Process. Each cell used in the 'ACT2441 has been fully characterized and incorporated into the ASIC simulation library. As a result, most of the propagation delay relationships shown in this data sheet are derived from simulation and are not specifically tested in production. The specifications shown in this data sheet are intended for design purposes, but they do not imply production testing.
Texas Instruments will supply the 'ACT2441 to Apple third party developers with devices that meet the same quality and reliability standards as devices delivered to Apple Computer. Texas Instruments and Apple Computer reserve the right to make changes in device or device specifications identified in this publication without notice. TI advises its customers to obtain the latest version of the device specifications to verify, before placing orders, that the information being relied upon by the customer is current.

## SN74ACT2441 MCP NuBus ${ }^{\text {TM }}$ INTERFACE CONTROLLER

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) ${ }^{\dagger}$

> Supply voltage, $\mathrm{V}_{\mathrm{Cc}}$ (see Note 3) -0.5 V to 7 V Input voltage, any input -0.5 V to 7 V
> Voltage applied to a diabled 3-state output 5.5 V
> Operating free-air temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
> Storage temperature range $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
> $\dagger$ Stresses beyond thoses listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
> NOTE 3: All voltage values are with respect to GND.
recommended operating conditions (see Note 4)

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {cc }}$ | Supply voltage |  | 4.5 | 5 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  | 0.8 | V |
| IOH | High-level output current | START, $\overline{\mathrm{ACK}}, \mathrm{TM} 1, \mathrm{TM} 0, \overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 19, \overline{\mathrm{AD}} 2-\overline{\mathrm{AD}} 0$ |  |  | -12 | mA |
|  |  | D0-D7, $\overline{\mathrm{UDS}}, \overline{\mathrm{LDS}}, \mathrm{READ}, \overline{\mathrm{AS}}, \overline{\mathrm{DTACK}, \overline{R A S L}}, \mathrm{STCYC}, \overline{\mathrm{RASH}}$, $\overline{\mathrm{RA}} 9, \overline{\mathrm{CASH}}, \overline{\mathrm{CASL}}, \mathrm{RA0}, \mathrm{MHZ10}, \overline{\mathrm{NBDOE}}$ |  |  | -10 |  |
|  |  | All other outputs |  |  | -4 |  |
| ${ }^{\text {IOL }}$ | Low-level output current | RQST open-drain |  |  | 60 | mA |
|  |  | $\overline{\text { ARB0-ARB }} 3$ open-drain |  |  | 48 |  |
|  |  | $\overline{\text { NMRQ open-drain }}$ |  |  | 24 |  |
|  |  | $\overline{\text { START }}$, $\overline{\mathrm{ACK}}, \mathrm{TM} 1, \overline{\mathrm{TM}} 0, \overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 19, \overline{\mathrm{AD}} 2-\overline{\mathrm{AD}} 0$ |  |  | 24 |  |
|  |  | DO-D7, $\overline{U D S}, \overline{L D S}$, READ, $\overline{\text { AS, }}, \overline{\mathrm{DTACK}}, \overline{\mathrm{RASL}}, ~ S T C Y C, ~ \overline{R A S H}$, $\overline{\mathrm{RA}} 9, \overline{\mathrm{CASH}}, \overline{\mathrm{CASL}}, \mathrm{RAO}, \mathrm{MHZ10}, \overline{\mathrm{NBDOE}}$ |  |  | 10 |  |
|  |  | All other outputs |  |  | 4 |  |
| ${ }^{\text {f clock }}$ | Clock frequency |  | 0 |  | 10 | MHz |
| ${ }_{\text {tsu }}$ | Setup time | Any NuBus'" input before CLKK75 high | 17 |  |  | ns |
|  |  | Any 68K or XBUS input before MHZ10 | 20 |  |  |  |
| $t^{\text {h }}$ | Hold time | Any NuBus ${ }^{\text {™ }}$ input after CLK25, CLK75 | 5 |  |  | ns |
|  |  | Any 68K or XBUS input after MHZ10 | 5 |  |  |  |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 4: The SN74ACT2441 has been designed to support the loading and drive requirements of a 6 -slot Macintosh II chassis. Consequently, the 'ACT2441 has been specified using a relaxed capacitance value ( 130 pF ) and a relaxed AC performance requirement over a standard 16 -slot NuBus ${ }^{\text {™ }}$ interface as specified by the IEEE $1196-1987$ NuBus $^{\text {™ }}$ specification.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | $\overline{\text { START, }}$ ACK, $\overline{\mathrm{TM}} 1, \overline{\mathrm{TM}} 0, \overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 19, \overline{\mathrm{AD}} 2-\overline{\mathrm{AD}} 0$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{IOH}=-12 \mathrm{~mA}$ | 3 | 3.7 |  | V |
|  | $\overline{D O-D 7, \overline{U D S}, \overline{L D S}}$, READ, $\overline{\mathrm{AS}}, \overline{\mathrm{DTACK}}, \overline{\mathrm{RASL}}$, STCYC, $\overline{\mathrm{RASH}}, \overline{\mathrm{RA}} 9, \overline{\mathrm{CASH}}, \overline{\mathrm{CASL}}, \mathrm{RAO}, \mathrm{MHZ10}$, NBDOE | $\mathrm{V}_{C C}=4.5 \mathrm{~V}, \quad \mathrm{IOH}=-10 \mathrm{~mA}$ | 3 | 3.7 |  |  |
|  | All other nonopen-drain outputs | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{IOH}^{2}=-4 \mathrm{~mA}$ | 3 | 3.7 |  |  |
| VOL | RQST open-drain | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad 1 \mathrm{OL}=60 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
|  | ARĒ0-ARB3 open-drain | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{l}, \mathrm{LL}=48 \mathrm{~mA}$ |  | 0.35 | 0.5 |  |
|  | $\overline{N M R Q}$ open-drain | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{IOL}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 |  |
|  | $\overline{\text { START }}$, $\overline{\mathrm{ACK}}, \mathrm{TM} 1, \mathrm{TM} 0, \overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 19, \overline{\mathrm{AD}} 2-\overline{\mathrm{AD}} 0$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{OL}=12 \mathrm{~mA}$ |  | 0.35 | 0.5 |  |
|  | $\overline{D O-D 7}, \overline{U D S}, \overline{L D S}, ~ R E A D, \overline{A S}, \overline{D T A C K}, \overline{R A S L}$, STCYC, $\overline{\text { RASH }}, \overline{\mathrm{RA}} 9, \overline{\mathrm{CASH}}, \overline{\mathrm{CASL}}, ~ M H Z 10$, $\overline{\text { NBDOE }}$ | $V_{C C}=4.5 \mathrm{~V}, \quad 1 \mathrm{OL}=10 \mathrm{~mA}$ |  | 0.35 | 0.5 |  |
|  | All other outputs | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \quad \mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.35 | 0.5 |  |
| $111^{\ddagger}$ |  | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}, \quad \mathrm{~V}_{1}=5.5 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
| $111^{\ddagger}$ | $\overline{\text { DTACK, } \mathrm{VPA}}$ | $V_{C C}=5.5 V_{1} \quad V_{1}=0$ |  |  | -801 | $\mu \mathrm{A}$ |
|  | $\overline{\overline{X B R}}, \overline{\mathrm{XBG}}, \overline{\mathrm{XBACK}}, \overline{\text { UDS }}, \overline{\mathrm{LDS}}, \overline{\mathrm{AS}}, \mathrm{READ}, \overline{\mathrm{IOIR}}$ | $\mathrm{V}_{C C}=5.5 \mathrm{~V}_{1} \quad \mathrm{~V}_{1}=0$ |  |  | -191 |  |
|  | $\overline{\mathrm{I}} 3-\overline{\mathrm{D}} 0, \overline{\mathrm{ARB}} 3-\overline{\mathrm{ARB}} 0, \overline{\mathrm{ACK}}, \overline{\mathrm{RQST}}, \overline{\mathrm{START}}, \mathrm{TM} 1$, $\overline{T M} 0, \overline{N M R Q}$ | $V_{C C}=5.5 \mathrm{~V}, \quad V_{1}=0$ |  |  | -11 |  |
|  | All other inputs | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \quad \mathrm{~V}_{1}=0$ |  |  | -1 |  |
| ICCQ | See Note 5 | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \\ & \text { CLK25 and } \mathrm{CLK} 75=10 \mathrm{MHz} \end{aligned}$ |  |  | 250 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ |  | $\mathrm{V}_{1}=0$ |  | 5.6 |  | pF |
| $\mathrm{C}_{0}$ | RQST | $\mathrm{V}_{\mathrm{O}}=0$ |  | 17.8 |  | pF |
|  | ARB3-ARB0 | $\mathrm{V}_{\mathrm{O}}=0$ |  | 16.6 |  |  |
|  | HALT, 68KRST | $\mathrm{V}_{\mathrm{O}}=0$ |  | 8 |  |  |
|  | $\overline{\text { START }}, \overline{A C K}, \overline{T M} 1, \overline{T M} 0, \overline{N M R Q}, ~ D O-D 7, \overline{U D S}, \overline{L D S}$ $\overline{\mathrm{AD}} 31-\overline{\mathrm{AD}} 19, \mathrm{AD} 2-\mathrm{ADO}, \mathrm{READ}, \overline{\mathrm{AS}}, \overline{\mathrm{DT}} \mathrm{ACK}, \overline{\mathrm{XBR}}$, $\overline{\text { XBG, }}$ XBACK, A23-A19, A2-A1 | $V_{O}=0$ |  | 15 |  |  |
|  | All other outputs | $\mathrm{V}_{\mathrm{O}}=0$ |  | 12.7 |  |  |

$\dagger_{\text {All typical values are at }} \mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
\# For I/O ports, the parameters $\mathrm{I}_{\mathrm{IH}}$ and $\mathrm{I}_{\mathrm{IL}}$ include the off-state output current.
NOTE 5: ICCQ is specified with the device conditioned to the standby mode; e.g., inputs with pullups or pulldowns will be at $\mathrm{V}_{\mathrm{CC}}$ or V V , respectively.

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

## NuBus'" card-slot signals ${ }^{\dagger}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}{ }^{\ddagger}$ (see Note 6)

| PARAMETER |  | MIN TYPS MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $t_{\text {pd }}$ | Propagation delay time, CLK25 low to $\overline{\mathrm{ARB}} \mathrm{x}$ | 42 | ns |
| tpd | Propagation delay time, CLK25 low to START | 42 | ns |
| $t_{\text {pd }}$ | Propagation delay time, CLK25 low to $\overline{\mathrm{ACK}}$ | 42 | ns |
| $t_{\text {pd }}$ | Propagation delay time, CLK25 low to TM T | 42 | ns |
| $t_{\text {pd }}$ | Propagation delay time, CLK25 low to RQST | 42 | ns |
| tpd | Propagation delay time, CLK25 low to ADxx | 42 | ns |

NOTE 6: The following NuBus ${ }^{\text {™ }}$ switching characteristics are production tested against a 42 ns maximum using a $50-\mathrm{pF}$ capacitive load. This guarantees a 47 ns maximum at 130 pF which more closely approximates a fully loaded 6-slot Macintosh II chassis.

MC68000 interface signals ${ }^{\dagger}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \ddagger$

| PARAMETER |  | MIN | TYP§ MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| tpd | Propagation delay time, $\overline{\text { AS }}$ low to D7-D0 |  | 200 | ns |
| tpd | Propagation delay time, MHZ10 low to D7-D0 | 10 |  | ns |
| $t_{\text {pd }}$ | Propagation delay time, MHZ10 low to $\overline{\mathrm{VPA}}$ low | 20 |  | ns |
| $\mathrm{tpd}^{\text {p }}$ | Propagation delay time, MHZ10 high to UDS low |  | 55 | ns |
| $\mathrm{t}_{\text {pd }}$ | Propagation delay time, MHZ10 high to $\overline{\mathrm{AS}}$ low |  | 55 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, MHZ10 low to $\overline{\text { UDS }}$ high |  | 65 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, MHZ10 low to $\overline{\mathrm{AS}}$ high |  | 65 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, MHZ10 high to $\overline{L D S}$ low |  | 55 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, MHZ10 high to $\overline{\mathrm{AS}}$ low |  | 55 | ns |
| $\mathrm{t}_{\text {pd }}$ | Propagation delay time, MHZ10 low to $\overline{\text { LDS }}$ high |  | 65 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, MHZ10 low to $\overline{\mathrm{AS}}$ high |  | 65 | ns |
| ${ }^{\text {tpd }}$ | Propagation delay time, CLK25 low to READ |  | 50 | ns |
| $\mathrm{t}_{\text {pd }}$ | Propagation delay time, CLKK25 low to $\overline{A S}$ |  | 40 | ns |
| tpd | Propagation delay time, CLK25 low to DTACK low |  | 30 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\text { AS }}$ high to $\overline{\text { DTACK }}$ high |  | 50 | ns |
| tpd | Propagation delay time, CLK25 low to BERR |  | 40 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK25 low to HALT |  | 40 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK25 low to $\overline{68 \mathrm{KRSST}}$ |  | 40 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK25 low to Ax |  | 50 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK25 or CLK75 low to IPLX |  | 50 | ns |
| $t_{\text {pd }}$ | Propagation delay time, CLK25 low to $\overline{\mathrm{BR}}$ |  | 45 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK25 low to $\overline{\text { BGACK }}$ |  | 45 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK25 low to $\overline{\text { NBACK }}$ |  | 45 | ns |
| ${ }^{\text {tpd }}$ | Propagation delay time, CLK25 low to $\overline{\mathrm{XBR}}$ |  | 50 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK25 low to $\overline{\mathrm{XBG}}$ |  | 50 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\mathrm{BG}}$ to $\overline{\mathrm{XBG}}$ |  | 50 | ns |
| ${ }^{\text {t }} \mathrm{pd}$ | Propagation delay time, CLK25 low to XBACK |  | 45 | ns |
| tpd | Propagation delay time, CLK25 low to MHZ10 high |  | 12 | ns |
| $\mathrm{t}_{\text {pd }}$ | Propagation delay time, CLK75 low to MHZ10 low |  | 15 | ns |

[^13]switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)
buffer interface signals ${ }^{\dagger}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \ddagger$

|  | PARAMETER | MIN TYP§ MAX | UNIT |
| :---: | :---: | :---: | :---: |
| ipd | Propagation delay time, CLK25 low to NBDIEL | 50 | ns |
| tpd | Propagation delay time, CLK25 low to NBDIEH | 50 | ns |
| ${ }^{\text {tpd }}$ | Propagation delay time, CLK25 low to NBDOE | 29 | ns |
| ${ }^{\text {tpd }}$ | Propagation delay time, CLK75 high to NBAIC high | 20 | ns |
| $t_{\text {pd }}$ | Propagation delay time, CLK75 high to NBAIC low | 30 | ns |
| ${ }^{\text {t pd }}$ | Propagation delay time, CLK75 high to NBDIC high | 20 | ns |
| ${ }^{\text {t }} \mathrm{pd}$ | Propagation delay time, CLK75 high to NBDIC low | 30 | ns |
| ${ }^{\text {tpd }}$ | Propagation delay time, CLK75 low to STCYC | 27 | ns |

memory control signals ${ }^{\dagger}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \ddagger$

| PARAMETER |  | MIN | TYP§ MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{\mathrm{AS}}, \mathrm{A} 21-\mathrm{A} 23$ to $\overline{\mathrm{ROM}}$ |  | 30 | ns |
| $t_{\text {pd }}$ | Propagation dalay time, CLK75 low to RASL | 15 |  | ns |
| $t_{\text {pd }}$ | Propagation delay time, $\overline{\text { ASTRB }}$ low to $\overline{\text { RTASL }}$ |  | 25 | ns |
| $t_{\text {pd }}$ | Propagation delay time, CLK75 low to $\overline{\text { RASH }}$ | 15 |  | ns |
| $t_{\text {pd }}$ | Propagation delay time, A19, A20 to RA10 |  | 30 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\text { CAS }} \times$ low to RA10 | 10 |  | ns |
| $\mathrm{t}_{\text {pd }}$ | Propagation delay time, $\overline{\mathrm{AS}}$ low to $\overline{\text { AASH }}$ |  | 25 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK75 low to CASH |  | 25 | ns |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, CLK75 low to $\overline{\text { CASL }}$ |  | 25 | ns |
| ${ }^{\text {tpd }}$ | Propagation delay time, CLK75 low to MUX |  | 25 | ns |

$\dagger$ For 3-state outputs, the maximum propagation delay times shown are also valid for $t_{\mathrm{en}}$ and $\mathrm{t}_{\text {dis }}$ switching characteristics.
$\ddagger$ See Parameter Measurement Information for load circuit and voltage waveforms.
§All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## PARAMETER MEASUREMENT INFORMATION


${ }^{\dagger} C_{L}$ includes probe and test fixture capacitance.
Figure 8

$\dagger$ During ROM read cycles, one wait state is inserted by the 'ACT2441 MCP controller via DTACK.
$\neq$ The timing diagram assumes the asynchronous inputs $F C 1-F C 0, \overline{B G}, \overline{X B R}, \overline{X B A C K}$ and $\overline{I O I R}$ are recognized at the next falling CLK edge.
Figure 9. 68K Read Cycles

$\dagger$ The timing diagram assumes the asynchronous inputs $\operatorname{FC1-FC0}, \overline{\mathrm{BG}}, \overline{\mathrm{XBR}}, \overline{\mathrm{XBACK}}$, and $\overline{\mathrm{IOIR}}$ are recognized at the next falling CLK edge.
Figure 10. 68K Write Cycles

## APPLICATION INFORMATION

(
Figure 11. 32-Bit NuBus ${ }^{\text {TM }}$ DRAM Read Cycle


Figure 13. 16-Bit Nus ${ }^{\text {TM }}$ ROM Read Cycle

APPLICATION INFORMATION

Figure 14. 32-Bit NuBus ${ }^{\text {TM }}$ ROM Read Cycle

APPLICATION INFORMATION


APPLICATION INFORMATION

Figure 16. 8-Bit NuBus ${ }^{\text {TM }}$ CR Read Cycle

## APPLICATION INFORMATION



APPLICATION INFORMATION


Figure 19. 8-Bit NuBus'" DRAM/CR Read Cycle


MCP NuBus ${ }^{\text {™ }}$ INTERFACE CONTROLLER

Figure 21．8－Bit NuBus ${ }^{\text {TM }}$ DRAM／CR Write Cycle



- Designed to Support NuBus ${ }^{\text {TM }}$ Block Slave Address Generation as Defined by ANSI/IEEE Std 1196-1987
- Interfaces Directly to Texas Instruments 'ACT2440 (NuBus'" Controller) and 'BCT2420 (NuBus ${ }^{\text {'" }}$ Transceivers)
- Package Options Include 20-Pin PLCC


## description

A common method for improving NuBus ${ }^{\text {TM }}$ transfer performance is through block transfers. A block transfer is a read or write transaction in which multiple data values are transferred during each NuBus ${ }^{\text {™ }}$ ownership sequence. The IEEE specification for NuBus ${ }^{\text {TM }}$ allows block transfers in lengths of $2,4,8$, or 16 words.


The 'ALS2442 is designed to support NuBus'm block slave transfers as defined by ANSI/IEEE Std 1196-1987. The 'ALS2442 interfaces directly with the 'ACT2440 NuBus ${ }^{\text {TM }}$ controller and the 'BCT2420 NuBus ${ }^{\text {™ }}$ transceivers. Figure 6 shows a typical NuBus'm interface when using the 'ALS2442 with the 'ACT2440 and 'BCT2420.

When a block read or block write request occurs on the NuBus ${ }^{\text {w }}$, the BLOCK output on the 'ALS2442 is driven high. If the block transfer is directed at the local board, as detected by the Slave External Request (SEREQ) output on the 'ACT2440, the 'ALS2442 is then responsible for generating the starting block address and all additional addresses in the transfer sequence. If the transfer request is a normal nonblock cycle, then the 'ACT2442 simply passes the A5 through A2 addresses onto the local address bus.
Table 1 defines the block starting address and the count sequence as generated by the 'ALS2442. Figures 1 and 2 represent a typical timing diagram for a slave block-read and a slave block-write transfer cycle ( 4 words), respectively. Figures 3 and 4 represent a typical timing diagram for a normal nonblock read and a normal nonblock write transfer cycle, respectively. For additional details on block transfers, consult the Application Report, Supporting NuBus ${ }^{\text {™ }}$ Block Slave Transfers using Texas Instruments SN74ACT2440, SN74BCT2420, and SN74ALS2442.

[^14]
## logic symbol $\dagger$


$\dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984.
TABLE 1. COUNTING SEQUENCE

| $\begin{gathered} \text { BLOCK } \\ \text { SIZE } \end{gathered}$ | INPUT CONDITIONS $\ddagger$ |  |  |  | STARTING ADDRESS |  |  |  | COUNT SEQUENCE $\ddagger$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A5 | A4 | A3 | A2 | AB5 | AB4 | AB3 | AB2 |  |  |  |  |
| 2 | X | X | X | L | A5 | A4 | A3 | L | XXXL | XXXH |  |  |
| 4 | X | X | L | H | A5 | A4 | L | L | XXLL | XXLH | XXHL | XXHH |
| 8 | X | L | H | H | A5 | L | L | L | $\begin{aligned} & \text { XLLL } \\ & \text { XHLL } \end{aligned}$ | $\begin{aligned} & \text { XLLH } \\ & \text { XHLH } \end{aligned}$ | $\begin{aligned} & \text { XLHL } \\ & \text { XHHL } \end{aligned}$ | XLHH <br> XHHH |
| 16 | L | H | H | H | L | L | L | L | LLLL <br> LHLL <br> HLLL <br> HHLL | LLLH <br> LHLH <br> HLLH <br> HHLH | LLHL <br> LHHL <br> HLHL <br> HHHL | LLHH <br> LHHH <br> HLHH <br> HHHH |

$\ddagger \times$ denotes the value that was applied to the input terminal; i.e., the value of A5 is seen on AB5, and so on. Count sequence moves from left to right, then top to bottom.

## Terminal Functions

| PIN NAME | DESCRIPTION |
| :---: | :---: |
| A5-AO | Buffered NuBus ${ }^{\text {m }}$ Address Inputs. These six address inputs are available from the 'BCT2420s and are used by the 'ALS2442 to decode the existence of and size of a NuBus'm block transfer. If the NuBus ${ }^{\text {Tm }}$ transfer is a normal read or write, the A5-A2 address inputs are simply passed to the AB5-AB2 outputs. |
| AB5-AB0 | Block Address Outputs. These four address output lines provide the starting and additional block addresses during block transfers. |
| $\overline{\text { AINC }}$ | Address Increment. This active-low input is used by the 'ALS2442 to control the address increment function during block transfers. When low, the block address will increment on each rising edge of $\overline{N C L K}$, assuming the BLOCK output is also high. During nonblock transfer's, this input has no effect. |
| BLOCK | Block. This active-high combinataional output is decoded from the AO, A1, and NLTMO inputs (AO $=\mathrm{L}, \mathrm{A} 1=\mathrm{H}$, NLTMO $=\mathrm{L}$ ). When a block transfer is detected, this output will be high. When a nonblock transfer is detected, this output will be low. |
| $\overline{\text { BSTART }}$ | Block Start. An active-low output that signals the occurrence of a block transfer sequence. When the SLVBSY input is driven low, this output will be driven low on the next low-to-high clock edge during block transfers. During nonblock transfers, this output will be inactive (high). |
| $\overline{\text { DONE }}$ | Done. An active-low output that signals when the block transfer has reached its next-to-last address. During nonblock transfers ( $\mathrm{BLOCK}=\mathrm{L}$ ), this output is active (low). This output is valid only during the transfer sequence and should be sampled only when SLVBSY is low. |
| $\overline{\text { NCLK }}$ | Buffered NuBus ${ }^{\text {ru }}$ Clock. This input clock signal is driven by the 'ACT2440 and transitions on the low-to-high clock edge. |
| NLTMO | NuBus ${ }^{\text {m }}$ Latched Transfer Mode. This input signal is used by the 'ALS2442, along with the A0 and A1 address inputs, to decode block transfers. The NLTMO input is directly driven from the NLTMO output on the 'ACT2440. |
| $\overline{O E}$ | Output Enable. When active (low), AB5-AB2, $\overline{\mathrm{DONE}}$, and $\overline{\mathrm{BSTART}}$ outputs are enabled. When inactive (high), these same outputs will be at high impedance. |
| $\overline{\text { SLVBSY }}$ | Slave Busy. This active-low input is used by the 'ALS2442 to indicate when the local board is ready to respond to the slave transfer request. This input is typically driven low after detecting the slave external request (SEREQ) signal from the 'ACT2440 NuBus ${ }^{\text {TM }}$ controller. The SLVBSY input should not be taken active (low) until the first rising clock edge after the BLOCK output is valid. This input should be held low until the last transfer has been completed as indicated by a NuBus ${ }^{\text {™ }}$ acknowledge. |



FIGURE 1. TYPICAL BLOCK READ TRANSFER (4 WORDS)


FIGURE 2. TYPICAL BLOCK WRITE TRANSFER (4 WORDS)


FIGURE 3. TYPICAL NONBLOCK READ TRANSFER CYCLE


FIGURE 4. TYPICAL NONBLOCK WRITE TRANSFER CYCLE
absolute maximum ratings over operating free-air temperature range (unless otherwise noted) ${ }^{\dagger}$
Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) ..... 7 V
Input voltage ..... 5.5 V
Voltage applied to a disabled output ..... 5.5 V
Operating free-air temperature range ..... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range ..... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment.

## recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, VCC |  | 4.75 | 5 | 5.25 | V |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ |  | 2 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.8 | V |
| High-level output current, IOH |  |  |  | -3.2 | mA |
| Low-level input current, loL |  |  |  | 24 | mA |
| Pulse duration, $\mathrm{t}_{\text {w }}$ | NCLK high | 8 |  |  | ns |
|  | NCLK low | 8 |  |  |  |
| Setup time, $\mathrm{t}_{\text {su }}$ | $\overline{\text { SLVBSY }}$, $\overline{\text { AINC }}$ before $\overline{\text { NCLK }} \uparrow$ | 10 |  |  | ns |
|  | A5-A0, NLMTO before $\overline{\text { NCLK }} \uparrow$ | 10 |  |  |  |
| Hold time, th | SLVBSY, AINC after $\overline{\text { NCLK }} \uparrow$ | 0 |  |  | ns |
|  | A5-A0, NLTMO after NCLK $\dagger$ | 0 |  |  |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  |  | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IK }}$ | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$, | $1 \mathrm{OH}=-3.2 \mathrm{~mA}$ |  | 2.4 | 3 |  | V |
| VOL | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$, | $\mathrm{IOL}=24 \mathrm{~mA}$ |  |  | 0.3 | 0.5 | V |
| II | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  |  | 0.2 | mA |
| $1 \mathrm{OZH}^{\text {¢ }}$ | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| 10ZL ${ }^{\text {¢ }}$ | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $11 H^{5}$ | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 25 | $\mu \mathrm{A}$ |
| ${ }_{1 / 2}{ }^{\text {§ }}$ | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.25 | mA |
| $10^{11}$ | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  | -30 |  | -130 | mA |
| ICC | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{1}=0$, | Outputs open |  | 140 | 180 | mA |


§ I/O leakage is the worst case of $I_{\mathrm{OZL}}$ and $l_{I L}$ or $\mathrm{l}_{\mathrm{OZH}}$ and $\mathrm{l}_{\mathrm{IH}}$.
${ }^{7}$ This parameter approximates los. The condition $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ takes tester noise into account. Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.
switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS ${ }^{\dagger}$ | MIN TYP $\ddagger$ MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }} \mathrm{pd}$ | A0, A1, NLTMO | BLOCK | $\begin{aligned} & \mathrm{R} 1=200 \Omega, \\ & \mathrm{R} 2=390 \Omega \end{aligned}$ | 10 | ns |
| ${ }^{\text {tpd }}$ | $\overline{\text { NCLK } \uparrow}$ | ABx |  | 8 | ns |
| $t_{\text {pd }}$ | NCLK $\uparrow$ | $\overline{\text { DONE }}$ |  | 8 | ns |
| ${ }_{\text {t }}{ }^{\text {d }}$ | $\overline{\text { NCLK }} \uparrow$ | BSTART |  | 8 | ns |
| ${ }_{\text {ten }}$ | $\overline{\mathrm{OE}}$ | ABx, DONE, BSTART |  | 10 | ns |
| ${ }^{\text {d }}$ dis | $\overline{\mathrm{OE}}$ | ABx, $\overline{\text { DONE, }}$ BSTART |  | 10 | ns |

[^15]
## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT FOR 3-STATE OUTPUTS


VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES
 PULSE DURATION


VOLTAGE WAVEFORMS
ENABLE AND DISABLED TIMES, 3-STATE OUTPUTS

NOTES: A. $C_{L}$ includes probe and jig capacitance and is 50 pF for $\mathrm{t}_{\mathrm{pd}}$ and ten, 5 pF for $\mathrm{t}_{\text {dis- }}$.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses have the following characteristics: $P R R \leq 1 M H z, t_{f}=t_{f}=2 \mathrm{~ns}$, duty cycle $=50 \%$.
D. When measuring propagation delay times of 3 -state outputs, switch S1 is closed.

FIGURE 5


| General Information | 1 |
| :--- | :--- |
| NuBus ${ }^{\mathrm{TM}}$ Device Data Sheets | 2 |
| Application Reports | 3 |
| Explanation of Logic Symbols | 4 |
| Mechanical Data | 5 |
| ESD Guidelines | 6 |

## Contents

Page
Supporting NuBus ${ }^{T m}$ Block Slave Transfers Using Texas Instruments SN74ACT2440, SN74BCT2420, and SN74ALS2442 ..... 3-3
Designing Simple NuBus ${ }^{\text {Tw }}$ Slave-Only Applications Using Texas Instruments SN74ACT2440 and SN74BCT2420 ..... 3-25
Memory Interleave/Interface Applications Using Texas Instruments SN74BCT2423 and SN74BCT2424 ..... 3-53

# Supporting NuBus ${ }^{\text {TM }}$ Block Slave Transfers <br> SN74ACT2440, SN74BCT2420, and SN74ALS2442 

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current.

TI warrants performance of its semiconductor products to current specifications in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed.

TI assumes no liability for Tl applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Texas Instruments products are not intended for use in life support appliances, devices or systems. Use of a TI product in such applications without the written consent of the appropriate TI officer is prohibited.

Copyright © 1990, Texas Instruments Incorporated

## Contents

Title Page
Introduction ..... 3-7
Block Slave Support ..... 3-7
Overview of Operation ..... 3-12
Slave PAL ${ }^{\circledR}$ Details ..... 3-12
Appendix
NuBus ${ }^{\text {™ }}$ Block Transfer Slave PAL ${ }^{\circledR}$ ..... 3-21

## List of Illustrations

Figure Page
1 Typical NuBus ${ }^{\text {TM }}$ Slave Block-Read Transfer Cycles Using 'ACT2420 ..... 3-8
2 NuBus ${ }^{\text {TM }}$ Slave Block-Write Transfer Cycles Using 'ACT2440 ..... 3-9
3
Typical NuBus ${ }^{\text {TM }}$ Block Slave Application ..... 3-10
4 Normal (Nonblock) Read Cycle ..... 3-14
5 Normal (Nonblock) Write Cycle ..... 3-15
6 Block Read Transfer (4 Words) ..... 3-16
7 Block Write Transfer (4 Words) ..... 3-17
8 NuBus ${ }^{\text {TM }}$ ROM Read Cycle ..... 3-18
9 DRAM Refresh Sequence ..... 3-19
10 Slave PAL ${ }^{\circledR}$ State Diagram ..... 3-20

## Introduction

A common method for improving NuBus ${ }^{\mathrm{TM}}$ transfer performance is via block transfers. A block transfer is a read or write transaction in which multiple data values are transferred during each NuBus ${ }^{\text {TM }}$ ownership sequence. The IEEE specification for $\mathrm{NuBus}{ }^{\mathrm{TM}}$ 1987 allows block transfers in lengths of $2,4,8$, or 16 words.

The purpose of this application report is to demonstrate how block slave transfers can be supported using Texas Instruments 'ACT2440, 'BCT2420, and 'ALS2442 NuBus ${ }^{\text {TM }}$ chipset:

In order for a NuBus ${ }^{\text {TM }}$ slave to support block transfers, it must first be capable of detecting the type (read or write) and size of a block transfer as communicated by the NuBus ${ }^{\mathrm{TM}}$ master. The number of data words transferred is controlled by the master and is communicated during the start cycle via $\overline{\mathrm{AD}} 5-\overline{\mathrm{AD}} 2$. The type of NuBus ${ }^{\mathrm{TM}}$ transfer is communicated via $\overline{\mathrm{TM}} 1, \overline{\mathrm{TM}} 0, \overline{\mathrm{AD}} 1$, and $\overline{\mathrm{AD}} 0$. Table 1 shows the block starting address and the required slave decoding as presented by the 'ACT2440 and 'BCT2420.

## Block Slave Support

Table 1. Block Starting Address and Required Slave Decoding

| A5 | A4 | A3 | A2 | A1 | A0 | NTM1 | NTM0 | BLOCK <br> SIZE | CYCLE <br> TYPE | STARTING <br> ADDRESS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | L | H | L | H | L | 2 | WRITE | (A31-A3) 0 | A1 | A0 |
| X | X | L | H | H | L | H | L | 4 | WRITE | (A31-A4) 00 | A1 | A0 |
| X | L | H | H | H | L | H | L | 8 | WRITE | (A31-A5) 000 | A1 | A0 |
| L | H | H | H | H | L | H | L | 16 | WRITE | (A31-A6) 0000 | A1 | A0 |
| X | X | X | L | H | L | L | L | 2 | READ | (A31-A3) 0 | A1 | A0 |
| X | X | L | H | H | L | L | L | 4 | READ | (A31-A4) 00 | A1 | A0 |
| X | L | H | H | H | L | L | L | 8 | READ | (A31-A5) 000 | A1 | A0 |
| L | H | H | H | H | L | L | L | 16 | READ | (A31-A6) 0000 | A1 | A0 |

During block transfers, intermediate data cycles (all except the last transfer) are acknowledged via $\overline{T M} 0$. The 'ACT $2440 \mathrm{NuBus}{ }^{\mathrm{TM}}$ controller has a special input called Slave Interim Acknowledge that is used for generating the interim acknowledge signal. Figures 1 and 2 show a typical timing diagram for a slave block read and a slave block write when using the 'ACT2440/'BCT2420 NuBus ${ }^{\text {TM }}$ chipset.

Notice from these timing diagrams that the Slave External Request output ( $\overline{\mathrm{SEREQ}}$ ) on the 'ACT2440 provides a handshake between the NuBus ${ }^{\mathrm{TM}}$ controller and the local board during interim acknowledge cycles. Also notice that the final data transfer ends with a normal acknowledge via the Local Acknowledge input ( $\overline{\mathrm{LACK}}$ ).

Figure 3 represents a typical NuBus ${ }^{\mathrm{TM}}$ block slave application. In this example, dynamic memory is addressable from a NuBus ${ }^{\mathrm{TM}}$ cardslot using either block or normal accesses. In addition to dynamic memory, 256 bytes of read-only-memory (ROM) is available for system configuration.


Figure 1. Typical NuBus ${ }^{\text {TM }}$ Slave Block-Read Transfer Cycles Using 'ACT2420

${ }^{\dagger}$ The BLOCK signal is supplied by the 'ALS2442.
Figure 2. Typical NuBus ${ }^{\text {TM }}$ Slave Block-Write Transfer Cycles Using 'ACT2440


Figure 3. Typical NuBus ${ }^{\text {Tu }}$ Block Slave Application


Figure 3. Typical NuBus ${ }^{\text {TM }}$ Block Slave Application (continued)

## Overview of Operation

The 'ALS2442 shown in Figure 3 is responsible for generating the starting block address and all additional addresses according to the block size communicated by the NuBus ${ }^{\text {TM }}$ master. During normal read or write cycles (where only one word is transferred), the 'ALS2442 simply outputs the same address applied to the A5-A2 inputs. An output from the 'ALS2442 (DONE) signals the Slave PAL ${ }^{\circledR}$ when a block transfer is complete.

The Slave PAL $^{\circledR}$ shown in Figure 3 is responsible for detecting when a local NuBus ${ }^{\text {Th }}$ request has occurred. Upon detecting a local NuBus ${ }^{\text {TM }}$ request, the Slave PAL ${ }^{\circledR}$ proceeds to generate the appropriate sequence to carry out the transfer. The NuBus ${ }^{T M}$ request may be a block read, block write, normal read, normal write, or simple ROM read. The Slave PAL ${ }^{\circledR}$ is also responsible for handling DRAM refresh cycles.

Table 2 will further explain the function of each control pin on the Slave PAL ${ }^{\circledR}$.

## Slave PAL ${ }^{\circledR}$ Details

Figures 4 through 9 represent timing diagrams for the six cycles supported by the Slave PAL ${ }^{\circledR}$. Figure 10 shows a state diagram for the Slave PAL ${ }^{\circledR}$. A listing of the ABEL file developed for the Slave PAL ${ }^{\circledR}$ is attached at the end of this application note. The ABEL file can be used to generate the JEDEC file required for programming the Slave PAL ${ }^{\circledR}$.

Notice in Figure 3 that the $\overline{\text { RAS }}$ signal from the Slave PAL ${ }^{\circledR}$ is taken through a delay line before feeding into the 'ALS6301 Memory Controller. This helps ensure the row address setup time is met for the dynamic memory. A delay line is also used to generate the MUX control signal that is used for selecting between row and column addresses. These two delay times can be adjusted to match the particular DRAM specifications in use.

Notice from the timing diagram shown in Figure 9 that a $\overline{\mathrm{CAS}}$ before $\overline{\mathrm{RAS}}$ refresh sequence is being used. The type of DRAM selected must be capable of supporting this type of refresh cycle. Also notice that static column mode of operation is being used to improve transfer performance. The timing sequences developed for the Slave PAL ${ }^{\circledR}$ assume the DRAMs can support this type of timing, such as the Texas Instruments TMS44C256.

Table 2. Slave PAL ${ }^{\circledR}$ Pin Description

| PIN NAME | DESCRIPTION |
| :---: | :---: |
| BLOCK |  |
| $\overline{\text { CAS }}$ | Column Address Strobe. An active low output used to drive the DRAM $\overline{\text { CAS }}$ signal via the byte control circuitry and to enable the address increment function ( $\overline{\operatorname{AINC}}$ ) on the 'ALS2442. This $\overline{\mathrm{CAS}}$ signal is also used by the 'BCT2420 to control the data latch enable function. |
| $\overline{\text { DONE }}$ | An active low input generated by the 'ALS2442 that signals when the block transfer is one address from completion. During nonblock transfers, the 'ALS2442 drives this input low as long as a nonblock condition exists. |
| LACK | Local Acknowledge. An active low output used to drive the local acknowledge input on the 'ACT2440. When low, the NuBus ${ }^{\text {TM }}$ Controller ('ACT2440) issues an acknowledge on the NuBus ${ }^{\text {TM }}$. |
| $\overline{\text { MEM }}$ | Memory Decode. An active low input that identifies a DRAM access from a ROM access. When low, a DRAM access is indicated. |
| $\overline{\text { NLTM1 }}$ | NuBus ${ }^{\text {™ }}$ Latched Transfer Mode 1. An input signal provided by the 'ACT2440 NuBus ${ }^{\text {™ }}$ controller that is used by the Slave $\mathrm{Pal}{ }^{(8}$ to decode read or write cycles. |
| $\overline{\text { RAS }}$ | Row Address Strobe. An active low output signal used to drive the DRAM $\overline{\text { RAS }}$ input signals. |
| $\overline{\text { REFREQ }}$ | Refresh Request. An active low input generated by the 'ALS6300 refresh timer and used by the Slave $\mathrm{Pal}{ }^{\circledR}$ tto signal when a refresh cycle is required. |
| $\overline{\text { RESET }}$ | An active low input used to reset the Slave $\left.\mathrm{Pa}\right\|^{\left({ }^{\circledR}\right)}$ tstate machine during NuBus ${ }^{\text {TM }}$ reset cycles. |
| $\overline{\text { RFC }}$ | Refresh Complete. An active high output generated by the Slave Pal ${ }^{\circledR}$ tto signal when it has completed a refresh cycle. The 'ALS6300 will respond to this signal by negating the refresh request signal (REFREQ). |
| SEREQ | Slave External Request. An active low input generated by the NuBus ${ }^{\text {m }}$ controller ('ACT2440) to signal the occurrence of a slave request to the local board from the NuBus ${ }^{\text {™ }}$. |
| $\overline{\text { SGNTA }}$ | Slave Grant Access. An active low output used to drive the slave grant access input ( (SGNTA) on the 'ACT2440. When low, it informs the NuBus ${ }^{\text {TM }}$ controller that slave resources are ready to respond to a transfer request. The input is typically held low on slave-only boards to maximize transfer performance; however, it must be cycled high each transfer sequence in order to negate the slave external request signal (SEREQ) on the NuBus ${ }^{\text {tw }}$ controller ('ACT2440). |
| SIACK | Slave Interim Acknowledge. An active low output that drives the SIACK input on the 'ACT2440, which causes an interim acknowledge signal on the NuBus ${ }^{\text {™ }}$. |
| $\overline{\text { SLVBSY }}$ | Slave Busy. An active low output generated by the Slave $\mathrm{Pa}{ }^{\circledR}{ }^{\circledR}$ tto signal the occurrence of a transfer request to the local board. The output will remain low until the transfer sequence is complete. |



Figure 4. Normal (Nonblock) Read Cycle


Figure 5. Normal (Nonblock) Write Cycle


Figure 6. Block Read Transfer (4 Words)


Figure 7. Block Write Transfer (4 Words)


Figure 8. NuBus ${ }^{\text {TM }}$ ROM Read Cycle


Figure 9. DRAM Refresh Sequence


Figure 10. Slave PAL ${ }^{\circledR}$ State Diagram

## Appendix A

```
Module SLAVEPAL flag '-r3'
    title 'NuBus Elock Transfer SLAVE PAL
    Robert K. Breuning̣er, TEXAS INSTRUMENTS, APFIL 27, 1989*
    NESLAVE device 'P16R8';
" input pin a5signments
\begin{tabular}{lll} 
NCLK___ & PIN 1; & "Buffered NuBus clock \\
RESET_- & PIN 2; & "Buffered NuBus reset \\
SEREQ_ & PIN 3; & "Slave External Request \\
DONE_ & PIN 4; & "Transfer Complete \\
MEM_ & PIN 5; & "DRAM decode \\
REFREQ_ & PIN 6; & "Refresh Request \\
BLOCK & PIN 7; & "Block transfer decode \\
NLTM1 & PIN 8; & "NuBus Latched TM1 \\
& &
\end{tabular}
\begin{tabular}{lll} 
SGNTA_ & PIN 12; & "Inverted Slave Grant Access \\
LACK_ & PIN 13; & "Local Acknowledge \\
RFC_- & PIN 14; & "Refresh Complete \\
SIACK_ & PIN 15; & "Slave Interim Acknowledge \\
S1_ & PIN 16; & "State Identifier \\
CAS_ & PIN 17; & "Column Address Strobe \\
RAS_ & PIN 18; & "Row Address Strobe \\
SLVBSY_ & PIN 19; & "Slave Busy
\end{tabular}
"intermediate declaration
H,L,C,X = 1,0,.C.,.X.;
equations
```

```
SGNTA_ := !RAS_ & !SLVBSY_ & S1_ &!LACK_ & !SGNTA_ & !MEM_ & RESET_
        # RAS_ & !SLVBSY_ & S1_ & !LACK_ & !SGNTA_ & MEM_ & RESET_
    # SGNTA_ & !LACK_ & !SEREQ_ & RESET_;
!LACK_ := !SLVBSY_ &!DONE_ & !RAS_ & !CAS_ & SIACK_ & SI_ & LACK_ & RESET_
    # !LACK_ & !SEREQ_ & RESET_
    # !RAS_ & !SLVBSY_ & CAS_ & SIACK_ & S1_ & !DONE_ & RESET_
    # !SLVBSY_ & RAS_ & CAS_ & SIACK_ & S1_ & LACK_ & RESET
    # !RAS_ & !SLVBSY_ & CAS_ & SIACK_ & S1_ &!LACK_ & RESET_;
!RFC_ := !REFREQ_& RFC_ & SLVBSY_ & RESET_
    # !RFC_ & !CAS_ & RESET_;
!SIACK_ := REFREQ_& RFC_& !SEREQ_ & ELOCK & MMEM_ & SLVBSY_ & NLTM1 & FESET_
    # !RAS_&!CAS_& !SLVBSY_& SIACK_& LACK_& DONE_ & RESET_
    # !RAS_ & CAS & !SLVBSY_ !SI_ & SIACK_ & LACK_ & RESET_
    # !RAS_ & CAS_ & !SLVBSY_ & SIACK_ & DONE_ & LACK_ & RESET;
!S1_ := REFREQ_ & BLOCK & !SEREQ_ & !NLTM1 & S1_ &SLVBSY_ & MEM_ & RFC_ & DONE_ & RESET_
    # SIACK_ & !SLVBSY_ & !S1_ &!RAS_ & CAS_ & RESET
    # !RAS_ & !CAS_ & !SLVBSY_ & SIACK_ & SI_ & DONE_ & LACK_ & RESET_;
```

```
!CAS_ := !REFREQ_ & SLVBSY_ & CAS_ & FFC_ & RESET_
    # !RFC_ & !CAS_ & RAS_ & RESET_
    # !RAS_ &!SLVBSY_ & CAS_ & RESET
    # !CAS_& !LACK_ & !SEFED_ & RESET
    # SSLVBSY_& RAS__ & CAS_ & SI_ & SIACK_ & RFC_ & RESET_;
!RAS_ := REFFEQ_ & SEREQ_ & MMEM_ & RFC_ & SLVBSY_ & RESET_
    # !RAS_& !SLVBSY_ & LACK_ & RESET_
    # !RAS_ & !LACK_ & !SLVBSY_ & CAS_ & RESET_
    # !RFC_ & RAS_ & !CAS_ & RESET_
    # !RAS_ & !CAS _ & !LACK_ & !SLVMBSY & S!_ &!SEREQ_ & RESET_;
```



```
    # !SLVESY_ !SEREQ_& RESET_
    # !SLVBSY_ & LACK_ & RESET_
    # !SLVBSY_ *!LACK_ & !RAS_ & CAS_ * S1_ & FESET_;
```

test_vectors 'RESET TEST'

test_vectors 'NORMAL NON-FLOCK DRAM READ TRANSFERS'

test_vectors 'NORMAL NON-BLOCK DRAM WRITE TRANSFERS'

test_vectors 'NORMAL NON-BLOCK. ROM READ TRANSFERS'

test_vectors 'ELOCK READ TRANSFERS (2 WORDS)'

test_vectors 'ELOCK READ TRANSFERS (4 WORDS)'

|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| [ C | , H | , H | , $\times$ | , X | H |  | $\chi$ |  | ]-> | H |  |  |  |  | H |  |  |  | , H ]; |
| [ 0 | H | , L | $\chi$ | , L | H |  | H | , L | L ]->[ | L |  | H | , L | L | H |  |  |  | ]; |
| [ C | , H | , L | , H | , L | H |  | H | , L | ]->[ | L |  | L | , L |  | L |  | H |  | H , H J; |
| [ $¢$ | H | , H | H | , L | H |  | H | , L | L J->[ | L |  | , | , L |  | H |  |  |  | ${ }^{\text {H }}$ |
| [ C | , H | , L | , H | , L | H | , | H |  | L ]->[ | L |  |  | , L |  |  |  |  |  | H, H |
| 1 C | H | , H | , H | L | H | , | H | , L | L ]->[ | L | , L |  | , L |  | H |  |  |  | H , H $]$; |
| [ $¢$ | , H | H, L | , H | L | H | , | H | , L | L ]->[ | L | , L |  | , L |  | , L |  | H |  | H, H ] |
| [ $¢$ | , H | H |  | , L |  |  | H |  | L ]->[ |  | L |  |  |  |  |  |  |  | H , H ]; |
|  |  | , L |  | , L |  |  | H |  | L ]-> |  | , L |  |  |  |  |  |  |  | H |
| 1 c |  |  |  | , L, |  |  | H |  | L ]-> |  |  |  |  |  | H |  |  |  |  |
| [ $¢$ | , H | H |  | L |  |  | H |  | L ]->[ | H | , H |  | , L |  | H |  |  |  | H, H F ; |
|  |  |  |  |  |  |  | H |  | L ]->[ |  |  |  |  |  |  |  |  |  |  |

test_vectors 'ELDCK WRITE TRANSFERS (2 WORDS)'

test_vectors 'ELDCK WRITE TRANSFERS (4 WORDS) '


| (INC |  |  | , SERE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | K, LA |  |  | ,S1_J) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| [ C | , | H | , H | $\chi$ | , X |  | H | , | X | , | X | ]->[ | H | , H | , H | L |  | H | H |  |  | , H ]; |
| [ 1 | , | H | , H | , X | , $x$ |  | L |  | X |  | X | ]->[ | H | , H | , L | , L |  | - H | , H |  |  | , H J; |
| [ C | , | H | H | $x$ | , $x$ |  | L | , | X | , | $\chi$ | ]->[ | H | , L | , L | , L |  | , H | , H |  |  | , H J; |
| [ C | , | H | , H | , $X$ | , $x$ |  | H |  | X |  | $x$ | ]->[ | H | , H | , H | , L |  | , H | , H |  |  | , H ]; |
| C | , | H | , H | $\chi$ | , X |  | H |  | $\chi$ |  | $\chi$ | ]->[ | H | , H | , H | L |  | H | , H |  |  | , H J; |

test_vectors 'SIMULTANEOUS REFRESH REQUEST/BLOCK READ (4 WORDS)'

test_vectors 'BLOCK WRITE TRANSFERS (4 WORDS)/REFRESH REQUEST'


# Designing Simple NuBus"' Slave-Only Applications 

Using TI's SN74ACT2440 and SN74BCT2420

Larry Moriarty, Robert K. Breuninger
with contributions from Kyle Neuman

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. Tl advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current.

TI warrants performance of its semiconductor products to current specifications in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed.

TI assumes no liability for TI applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of Tl covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Texas Instruments products are not intended for use in life support appliances, devices or systems. Use of a TI product in such applications without the written consent of the appropriate TI officer is prohibited.

## Contents

Title Page
Introduction ..... 3-29
Slave-Only Example ..... 3-29
Overview of Operation ..... 3-29
Memory Decode ..... 3-32
Memory Controller ..... 3-32
NuBus ${ }^{\mathrm{TM}}$ Controller ..... 3-33
NuBus ${ }^{\text {TM }} /$ Memory Controller ..... 3-33
DRAM Read Cycle ..... 3-34
DRAM Write Cycle ..... 3-34
ROM Read Cycle ..... 3-34
Invalid Access ..... 3-34
Software Support ..... 3-36
Summary ..... 3-36
Appendix
A ..... 3-41
B ..... 3-47

## List of Illustrations

Figure Page
1 Typical NuBus ${ }^{\mathrm{TM}}$ Slave Only Application ..... 3-30
2 State Diagram for NuBus ${ }^{\mathrm{TM}} / \mathrm{Memory}$ Controller (82S167) ..... 3-35
3 DRAM Slave-Read Cycle ..... 3-37
4 DRAM Slave-Write Cycle ..... 3-38
5 ROM Slave-Read Cycle ..... 3-39
6 Slave-Access Error ..... 3-40

## Introduction

With the recent introduction of 32-bit microprocessors, new 32-bit back-plane bus structures have also been developed. These new bus structures have been designed to exploit the higher performance offered by these new microprocessors. One such bus structure is found in the NuBus ${ }^{T M}$ product family.

Texas Instruments has recently introduced two devices, the SN74ACT2440 and the SN74BCT2420, which have been designed to support the NuBus ${ }^{\text {TM }}$ architecture. These devices are intended to allow a simple general-purpose interface to $N u B u{ }^{\top T M}$ the architecture. Typical configurations include master-only, slave-only, and master/slave.

The purpose of this application report is to demonstrate a simple NuBus ${ }^{\text {TM }}$ slave-only application that utilizes the 'BCT2420 and 'ACT2440. From this example, the reader will learn what type of logic is necessary to implement a NuBus ${ }^{\text {TM }}$ slave-only card. In addition, this application report also highlights three new products from Texas Instruments: the TIBPAD18N8 Programmable Address Decoder, the TIB82S167 Programmable Logic Sequencer, and the SN74ACT4503 Dynamic RAM Controller.

## Slave-Only Example

When a NuBus ${ }^{\text {TM }}$ application does not require ownership of the bus, it is said to be slave-only. The intended application is either written to or read from, but does not initiate a NuBus ${ }^{\mathrm{TM}}$ transaction. Figure 1 shows a typical NuBus ${ }^{\mathrm{TM}}$ slave-only application. In this example, 1 M byte of dynamic memory ( 256 K by 32 -bits wide) is addressable from a NuBus ${ }^{\text {TM }}$ card slot. In addition to DRAM memory, 1 K byte of read-only-memory (ROM) is available for system configuration.

## Overview of Operation

The 'ACT2440 NuBus ${ }^{\text {TM }}$ controller is easily configured for slave-only applications and, as shown in Figure 1, requires very few interface signals. The 'TIB82S167 Programmable Logic Sequencer provides all the control signals necessary for interfacing the NuBus ${ }^{\mathrm{TM}}$ controller with DRAM or ROM.

The SN74ACT4503 Dynamic Memory Controller handles address multiplexing, access timing, and refresh arbitration for the DRAM memory. Address decoding is handled by the Programmable Address Decoder 'TIBPAD16N8. Byte control is implemented via the SN74ACT11032, in conjunction with the byte control signals provided by the 'ACT2440 NuBus ${ }^{\text {TM }}$ Controller.

NuBus is a trademark of Texas Instruments Incorporated.


Figure 1. Typical NuBus ${ }^{\text {Tu }}$ Slave Only Application


Figure 1. Typical NuBus ${ }^{\mathrm{TM}}$ Slave Only Application (continued)

## Memory Decode

The NuBus ${ }^{\text {TM }}$ architecture allows a full 32-bit address, which corresponds to 4G bytes of possible address space. The upper one-sixteenth ( 256 megabytes) of address space is normally referred to as super-slot space. Super-slot space is further divided into 16 regions of 16 M bytes each. This address space is referred to as slot space. Each slot space is identified by a 4 -bit ID code. NuBus ${ }^{\text {TM }}$ addresses of the form $\$$ F(ID)xx xxxx refer to the slot space that belongs to each ID code.

All the circuitry required for decoding super-slot space and normal-slot space is contained on the 'ACT2420 NuBus ${ }^{\text {TM }}$ Address/Data Transceivers. The $\overline{\text { IDEQ output is used }}$ for signaling the NuBus ${ }^{T M}$ controller when it is being accessed by the NuBus ${ }^{T M}$.

Table 1 shows the address decoding scheme used on the NuBus ${ }^{\mathrm{TN}}$ slave-only example shown in Figure 1.

Table 1. Address Decoding Scheme

| DEVICE | ADDRESS RANGE |  |
| :---: | :---: | :---: |
|  | STARTING ADDRESS | FINAL ADDRESS |
| DRAM | F(ID)000000 | F(ID)00 FFFF |
| ROM | F(ID)F80000 | F(ID)F8 03FC |
| - | All other addresses invalid |  |

Addresses A0 and A1 are used by the 'ACT2440 for byte decoding. When a valid address has been presented on the NuBus ${ }^{\mathrm{TM}} \overline{\mathrm{AD}}_{\mathrm{x}}$ lines, two outputs are provided by the 'TIBPAD16N8 Programmable Address Decoder for signaling the '82S167. The $\overline{\text { ROM }}$ output goes active (low) when ROM is being accessed. The MEM output goes active (low) when DRAM is being accessed. When both $\overline{\text { ROM }}$ and $\overline{M E M}$ are inactive, an invalid address is indicated.

## Memory Controller

The 'ACT4503 Dynamic Memory Controller handles all of the address multiplexing, access timing, and refresh arbitration for the the DRAMs. The 'ACT4503 can be directly clocked by the buffered NuBus ${ }^{\text {Th }}$ clock output signal ( $\overline{\mathrm{NCLK}}$ ) as provided by the 'ACT2440.

Refresh rate is selectable on the 'ACT4503 via the FS0 and FS1 input pins. In addition to selecting the refresh rate, the FS0 and FS1 input pins determine which clock edge is used for refresh/access arbitration. In order to guarantee refresh/access arbitration, the 'ACT4503 requires that the falling edge of access request (ALE) must not occur within 20 ns before to 0 ns after the arbitration clock edge. Since the NuBus ${ }^{\mathrm{TN}} /$ memory controller ('82S167) generates the access request control signal (ALE) and operates off the same clock ( $\overline{\mathrm{NCLK}}$ ), then the best choice for the arbitration clock edge is low-to-high. This condition guarantees that the above requirement is not violated.

In the 'ACT4503, when FS0 is high and FS1 is low, refresh cycles are initiated internally and access arbitration occurs on the low-to high clock edge. Therefore, the best
choice for refresh rate, when using a $10-\mathrm{MHz}$ clock, is with FS0 high and FS1 low. Since both refresh rate and access arbitration require the same input conditions, FS0 can be tied permanently high and FS1 can be tied permanently low. If these two input conditions were not the same, the ' 82 S167 would have to generate the correct input signals during reset and normal operation.

When the ALE input is taken high-to-low, access cycles are generated on the 'ACT4503. Byte control signals are generated by gating the CAS output signal with the byte control signals (BT0-BT3) provided by the 'ACT2440. A Ready (RDY) output signal on the 'ACT4503 signals the occurrence of an access grant cycle. This type of cycle occurs when an internal refresh request and an access request occur simultaneously. In this situation, the RDY output goes low, indicating that the access cycle will be delayed until the refresh cycle is completed. When the refresh cycle has completed, RDY goes high.

## NuBus ${ }^{\text {TM }}$ Controller

As shown Figure 1, only three input signals $\overline{\text { SGNTA }}, \overline{\text { LACK }}$, and $\overline{\text { LOCTM0 }}$ are used for controlling the 'ACT2440 and four outputs signals SEREQ, NLTM1, $\overline{\text { NLRST, and }}$ $\overline{\mathrm{NCLK}}$ are used for monitoring NuBus ${ }^{7 M}$ status. As mentioned previously, the buffered NuBus ${ }^{\text {TM }}$ clock output ( $\overline{\mathrm{NCLK})}$ ) is used for clocking the $\mathrm{NuBus}{ }^{\text {TM }} /$ Memory controller ('82S167) and the DRAM controller ('ACT4503). Using the same clock synchronizes both devices to the NuBus ${ }^{\text {TM }}$ memory and the NuBus ${ }^{T M}$ controller. The significance of all seven signals will be covered in more detail under the NuBus ${ }^{\mathrm{TM}} /$ Memory controller section.

Addresses A0 and A1 are decoded by the 'ACT2440 to generate the byte control signals $\overline{\mathrm{BT}} 0$ through $\overline{\mathrm{BT}} 3$. The $\overline{\mathrm{IDEQ}}$ output from the ' BCT 2420 is connected to the 'ACT2440. This identification signal informs the local board when it is being accessed by the NuBus ${ }^{\text {Tw }}$ controller. Refer to the Memory Decode section for additional information.

The NuBus ${ }^{\text {TM }}$ buffer control signals ( $\overline{\mathrm{ACLK}}, \overline{\mathrm{DCLK}}, \overline{\mathrm{DEN}}, \overline{\mathrm{A}} / \overline{\mathrm{D}}$, and $\overline{\mathrm{ADEN}}$ ) required by the 'BCT2420s are automatically generated by the 'ACT2440 NuBus ${ }^{\text {TM }}$ Controller. As shown in Figure 1, the Address Enables ( $\overline{\mathrm{AEN}}$ ) on the 'BCT2420s are tied permanently low instead of being driven by the 'ACT2440. In slave-only applications, addresses can be enabled onto the local board sooner by tying $\overline{\text { AEN }}$ low. This can be an advantage in applications which are sensitive to access time, such as dynamic memory. In NuBus ${ }^{\text {TM }}$ master applications, the $\overline{\mathrm{AEN}}$ pin must be controlled by the NuBus ${ }^{74}$ controller.

## NuBus ${ }^{\text {TM }} /$ Memory Controller

The interface between DRAM memory and the NuBus ${ }^{\text {TM }}$ interface controller is handled by the NuBus ${ }^{\text {TM }} /$ Memory controller ('82S167). The NuBus ${ }^{T M} /$ Memory controller samples all of the input control signals being supplied by the NuBus ${ }^{\text {TM }}$ controller ('ACT2440), DRAM memory controller ('ACT4503), and the memory decoder ('TIBPAD16N8). The NuBus ${ }^{\text {TM }} /$ Memory controller then proceeds to generate the appropriate control signals as required by the type of access.

Figure 2 shows the state diagram for the $\mathrm{NuBus}^{\mathrm{TM}} /$ Memory controller. When a reset occurs on the NuBus ${ }^{\mathrm{TM}}$, the 'ACT2440 will generate a latched version ( $\overline{\mathrm{NLRST}}$ ) of the NuBus ${ }^{\text {™ }} \overline{\text { RESET }}$ signal. The $\overline{\text { NLRST }}$ signal is used to reset the NuBus ${ }^{\text {TM }} /$ Memory controller and the DRAM memory controller. A reset signal applied to the $\mathrm{NuBus}{ }^{\mathrm{TM}} /$ Memory controller forces the device into the IDLE state (S0) as described in the flow chart. As long as NLRST remains active (low), the NuBus ${ }^{\mathrm{TM}} /$ Memory Controller will be forced into this state.

After $\overline{\text { NLRST }}$ high, the NuBus ${ }^{\text {TM }} /$ Memory controller waits for one of four possible input conditions to occur, a DRAM read cycle, a DRAM write cycle, a ROM read cycle, or an invalid access. The following paragraphs provide a brief description of each type of access cycle.

## DRAM Read Cycle

When the Slave External Request ( $\overline{\text { SEREQ }}$ ) signal is driven low and the NuBus ${ }^{\mathrm{TM}}$ latched TM1 (NLTM1) signal is driven low, a DRAM read is indicated. The NuBus ${ }^{\text {TM }}$ /Memory controller knows it is a DRAM read because the memory decode signal $(\overline{\mathrm{MEM}})$ has been driven low and the ROM decode signal $(\overline{\mathrm{ROM}})$ has been driven high. When the above conditions are met, the NuBus ${ }^{\text {TM }} /$ Memory controller forces ALElow, which causes the 'ACT4503 to initiate a DRAM access cycle.

Before the NuBus ${ }^{\mathrm{TM}} /$ Memory controller signals the NuBus ${ }^{\mathrm{TM}}$ controller to acknowledge the read request, the $\mathrm{NuBus}{ }^{\mathrm{TM}} /$ Memory controller checks the RDY line for a refresh cycle (RDY low). If a refresh cycle is not in progress, the read request is acknowledged by forcing the $\overline{\text { LACK }}$ output low. If a refresh cycle is in progress, then the NuBus ${ }^{\text {TM }}$ controller holds until RDY goes high. Figure 3 is a detailed timing diagram of the DRAM read cycle.

## DRAM Write Cycle

The DRAM write cycle is identical to the DRAM read cycle except that the latched TM1 (NLTM1) signal is driven high by the NuBus ${ }^{\mathrm{TM}}$ controller which indicates a NuBus ${ }^{\text {TM }}$ write cycle. During DRAM write cycles, the NuBus ${ }^{\text {TM }} /$ Memory controller forces the write output pin $(\overline{\mathrm{W}})$ low. During DRAM read cycles, this output remains high for the entire cycle. Figure 4 is a detailed timing diagram of the DRAM write cycle.

## ROM Read Cycle

A ROM read cycle is indicated when the $\overline{\text { SEREQ }}$ control line goes low and the memory decode indicates a ROM access ( $\overline{\mathrm{ROM}}$ low, $\overline{\mathrm{MEM}}$ high). The NLTM1 control line must also be low to indicate a read cycle. Figure 5 is a detailed timing diagram of the ROM read cycle.

## Invalid Access

An invalid access can occur when another master issues a valid card-slot address but resources are not available on the local board to respond to the request. In this situation, the $\mathrm{NuBus}{ }^{\mathrm{TM}} / \mathrm{Memory}$ controller must respond to the access request with an error message. An invalid access is indicated when the two memory decode lines are both high ( $\overline{\mathrm{ROM}}$ high and $\overline{\mathrm{MEM}}$ high) or when a ROM write is requested ( $\overline{\mathrm{NLTM}} 1$ high).


Figure 2. State Diagram for NuBus ${ }^{\mathrm{TM}}$ /Memory Controller ('82S167)

When an invalid access occurs, the NuBus ${ }^{\text {TM }}$ controller must acknowledge an error (TM1 low and $\overline{\mathrm{TM}} 0$ high) on the NuBus ${ }^{\mathrm{TM}} \mathrm{ADx}$ lines. Figure 6 is a detailed timing diagram of how the error message is communicated.

## Software Support

The 'TIB82S167 and the 'TIBPAD16N8 are supported by two software packages. The software packages are CUPL, which is supported by Logical Devices Inc., and ABEL, which was created by and is supported by Future Net, a division of Data I/O Corp. Both of these software packages can be used to reduce equations and generate the fuse maps necessary to program the devices. Appendixes A and B show the CUPL source files, which can be used to generate the JEDEC files necessary for programming.

## Summary

The NuBus ${ }^{\text {™ }}$ architecture offers the system designer improved performance when expanding into the world of 32-bit microprocessors. By using the SN74ACT2440 and SN74BCT2420 NuBus ${ }^{\text {ru }}$ chip set, a system designer can easily take advantage of the improved performance offered by the NuBus ${ }^{\text {™ }}$ architecture. The example covered in this application report shows the type of logic that is necessary to implement a simple slave-only NuBus ${ }^{\text {Tu }}$ card.


Figure 3. DRAM Slave-Read Cycle


Figure 4. DRAM Slave-Write Cycle


Figure 5. ROM Slave-Read Cycle


Figure 6. Slave-Access Error

## Appendix A

## DECODE

CUPL
Device Created Name
Partno
Revision
Date
Designer
Company
Assembly
Location
2.50a Serial\# MD-250-3238
pl6n8 Library DLIB-h-24-1
Mon Nov 13 15:20:47 1989
DECODE
TIBPAD16N8-7
01
10/06/88
KYLE NEMAN
TEXAS INSTRUMENTS
None
DALLAS, TEXAS

## Expanded Product Terms

```
MEM_ =>
    !A20 \& !A21 \& !A22 \& !A23 \& ! IDEQ
ROM_ =>
    ! A10 \& !A11 \& ! A12 \& !A13 \& !A14 \& !A15 \& !A16 \& ! Al7 \& !A18 \&
    A19 \& A20 \& A21 \& A22 \& A23 \& ! IDEQ
A19.oe =>
    0
A20.0e =>
    0
A21.0e \(=>\)
    0
A22.Oe \(=>\)
    0
A23.oe \(=>\)
    0
IDEQ \({ }_{\mathbf{0}}\). Oe \(=>\)
MEM_.oe =>
    1
ROM_, oe =>
```

Symbol Table

| Pin Variable <br> Pol Name | Ext | Pin | Type | Pterms Used | $\begin{aligned} & \text { Max } \\ & \text { Pterms } \end{aligned}$ | $\begin{aligned} & \text { Min } \\ & \text { Level } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A10 |  | 1 | V | - | - | - |
| A11 |  | 2 | V | - | - | - |
| A12 |  | 3 | V | - | - | - |
| A13 |  | 4 | V | - | - | - |
| A14 |  | 5 | V | - | - | - |
| A15 |  | 6 | V | - | - | - |
| A16 |  | 7 | V | - | - | - |
| A17 |  | 8 | v | - | - | - |
| A18 |  | 9 | V | - | - | - |
| A19 |  | 13 | V | - | - | - |
| A20 |  | 14 | V | - | - | - |
| A21 |  | 15 | V | - | - | - |
| A22 |  | 16 | V | - | - | - |
| A23 |  | 17 | V | - | - | - |
| IDEQ |  | 18 | V | - | - | - |
| MEM |  | 12 | V | 1 | 1 | 1 |
| ROM ${ }^{-}$ |  | 19 | V | 1 | 1 | 1 |
| A19 | oe | 13 | D | 1 | 1 | 0 |
| A20 | oe | 14 | D | 1 | 1 | 0 |
| A21 | oe | 15 | D | 1 | 1 | 0 |
| A22 | oe | 16 | D | 1 | 1 | 0 |
| A23 | oe | 17 | D | 1 | 1 | 0 |
| IDEQ | oe | 18 | D | 1 | 1 | 0 |
| MEM | oe | 12 | D | 1 | 1 | 0 |
| ROM ${ }_{-}$ | oe | 19 | D | 1 | 1 | 0 |
| LEGEND $F:$ field <br>  $N:$ node <br>  $V:$ variable | D $:$ I X : | ault | iable <br> var riabl | $\begin{array}{ll} & M \\ T \\ & U\end{array}$ | extend functi undefi |  |



```
Fuse Plot
```



```
Pin #19
    0000
    0032 -x-x-x-x-xx--xx--xx--xx--xx--x--
Pin #18
```




```
Pin #17
    0128 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
    0160 xxxXxXXXXXXXXXXXXXXXXXXXXXXXXXXX
Pin #16
```




```
Pin #15
```



```
    0288 xxxxxxxxxxxxxxxxxxxxxxmxxxxxxxxx
Pin #14
    0320 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
```



```
Pin #13
    0384 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx
```



```
Pin #12
    0448
    0480 -------x---x---x---x---x-----------
LEGEND \(X\) : fuse not blown
                            - : fuse blown
```



```
Partno IBPAD16N8-7;
Name DECODE;
Date1 0/06/88;
Revision 01;
Designer KYLE NEMAN;
Company TEXAS INSTRUMENTS;
Assembly None;
Location DALLAS, TEXAS;
/***********************************************************************/
/* ADDRESS DECODER FOR NUBUS SLAVE APPLICATION */
/* USING ACT2440 AND BCT2420 NUBUS CONTROLLERS */
/*******************************************************************/
/* TARGET DEVICE TYPE: TIBPAD16N8-7 */
/****************************************************************/
```

/** Inputs **/
$\operatorname{pin}[1 . .9]=[$ A10..A18] ; /* ADDRESS LINES 10 THRU 18* /
pin [13..17] $=$ [A19..A23] ; /* ADDRESS LINES 19 THRU 23* /
pin 18 = IDEQ_ ; /* SIGNAL FROM BCT2420 TO SIGNAL /
/* NUBUS CONTROLLER WHEN BEING */
/* ACCESSED BY NUBUS */
/** Outputs **/
pin 12 = MEM_ ; /* ACTIVE LOW FOR DRAM ACCESS */
pin 19 / ROM_ ; * ACTIVE LOW FOR ROM ACCESS */
/** Logic Equations **/
MEM_ $=!(!$ A23 \& !A22 \& !A21 \& !A20 \& !IDEQ_) ;/* RAM DECODES AT
HEX 0 */
/* (A23...A20) */
ROM_ $=!($ A23 \& A22 \& A21 \& A20 \& A19 \& ! A18
\& !A17 \& !A16 \& !A15 \& ! A14 \& !A13 \& !A12
\& !A11 \& !A10 \& ! IDEQ_) ;/* ROM DECODES AT HEX 3E00 */
/* (A23...A10) */


## Appendix B

NUBUS167
CUPL
Device Created
Name
Partno
Revision
Date
Designer Company
Assembly Location
f167 Library DLIB-h-24-23 NUBUS167
2.50a Serial\# MD-250-3238

Mon Nov 13 15:08:46 1989
82S167
01
10/06/88
KYLE NEWMAN
TEXAS INSTRUMENTS
None
DALLAS, TEXAS

```
Partno
82S167;
Name NUBUS167;
Date 10/06/88;
Revision 01;
Designer KYLE NEWMAN;
Company TEXAS INSTRUMENTS;
Assembly None;
Location DALLAS, TEXAS;
/*************************************************************************/
/* DYNAMIC MEMORY CONTROLLER */
/* USING ACT4503 */
/* FOR NUBUS SLAVE APPLICATION */
/***************************************************************************
/* Allowable Target Device Types: TIB82S167B */
/**********************************************************************/
/** Inputs **/
pin 1 = NCLK_;
pin 2 = RDY;
pin 19 = SEREQ_;
pin 20 = NLRST_;
pin 21 = NLTM1_;
pin 22= MEM_;
pin 23 = ROM-;
/** Outputs -**/
pin 9 = W_;
pin 10 = ALE;
pin 11 = LOCTMO_; /** local transfer mode control **/
pin 13 = LACK_; /** local acknowledge **/
pin 14 = SGNTA_; /** slave grant access **/
/** Internal Node Group - STATE bits declared as nodes **/
node [P3,P2,P1,P0];
/** Intermediate Variable Definitions **/
Field STATE = [P3,P2,P1,P0];$define ST0 'b'0000
$define ST1 'b'0001
$define ST2 'b'0010
$define ST3 'b'0011.
$define ST4 'b'0100
$define ST5 'b'0101
$define ST6 'b'0110
$define ST7 'b'0111
$define ST8 'b'1000
$define ST9 'b'1001
$define ST10 'b'1010/** Logic Equations **/Sequence STATE {
Present ST0 IF NLRST_ & !SEREQ_ & !MEM_ & ROM_ & !NLTM1_ NEXT
ST1
    OUT [!ALE];
IF NLRST__ & !SEREQ_ & !MEM_ & ROM_ & NLTM1_ NEXT ST4
                        OUT [!ALE,!W_];
IF NLRST_& !SEREQ_&- MEM_ & !ROM_ & !NLTM1_ NEXT ST7
                        OUT [!LACK_];
IF NLRST_& !SEREQ_& MEM_& ROM
    # NL\overline{RST_ & !SEREQ_ & ! \}OM_ & NLTM1_ NEXT ST9
    OUT [!LOCTMO_,!LACK_];
IF !NLRST NEXT STO;
DEFAULT NEXT STO OUT [!SGNTA_,!LOCTMO_,ALE,W_,LACK_];
/** DRAM READ CYCLE **/
Present ST1 IF !RDY & NLRST_ NEXT ST1 OUT [!ALE];
    IF !NLRST_ NEXT STO;
    DEFAULT NEXT ST2 OUT [!LACK_];
```

Present ST2 IF ! NLRST_NEXT ST0;
DEFAULT NEXT ST3 OUT [LACK_, SGNTA_];
Present ST3 IF ! NLRST_NEXT STO ;
DEFAULT NEXT STO OUT [!SGNTA_,!LOCTMO_,ALE,W_,LACK_];
/** DRAM WRITE CYCLE **/
Present ST4 IF !RDY \& NLRST_ NEXT ST4 OUT [!ALE,!W_]; IF ! NLRST_ NEXT STO; DEFAULT -NEXT ST5 OUT [!LACK_];
Present ST5 IF !NLRST_NEXT ST0;
DEFAULT NEXT ST6 OUT [LACK_,SGNTA_];
Present ST6 IF !NLRST_ NEXT STO ; DEFAULT NEXT STO- OUT [!SGNTA_,!LOCTMO_,ALE, W_,LACK_];
/** ROM READ CYCLE **/
Present ST7 IF ! NLRST_NEXT ST0;
DEFAULT NEXT ST8 OUT [SGNTA_,LACK_];
Present ST8 IF !NLRST_NEXT STO ; DEFAULT NEXT STO OUT [!SGNTA_,!LOCTMO_,ALE,W_,LACK_];
/** INVALID ACCESS CYCLE **/
Present ST9 IF !NLRST_ NEXT ST0; DEFAULT NEXT ST10 OUT [SGNTA_,LACK_];
Present ST10 IF !NLRST_ NEXT STO ;
DEFAULT NEXT STO OUT [!SGNTA_,!LOCTMO_,ALE,W_,LACK_];\}
APPEND SGNTA_-R = ! NLRST_;
APPEND LOCTM $\overline{0}-$ - $=$ ! NLRST_;
APPEND ALE.S ${ }^{-}=$!NLRST_; $^{-}$
APPEND W_.S $=$ ! NLRST_;
APPEND LĀCK_.S = !NLRST_;
APPEND PO.R $=$ ! NLRST_;
APPEND P1.R = ! NLRST;
APPEND P2.R = !NLRST_;
APPEND P3.R $=!$ NLRST_

| Partno | 82S167; |
| :--- | :--- |
| Name | NUBUS167; |
| Date | $10 / 06 / 88 ;$ |

Revision 01;
Designer KYLE NEWMAN;
Company TEXAS INSTRUMENTS;
Assembly None;
Location DALLAS, TEXAS;


| /* | DYNAMIC TIMING CONTROLLER | (/ |
| :--- | :---: | :---: |
| /* | SIMULATION FILE | */ |
| /* | FOR NUBUS SLAVE APPLICATION | $* /$ |

/************************************************************************)
/* Allowable Target Device Types: TIB82S167B */

ORDER:
 W_, 83 , ALE, 84 , LOCTMO_, 87, LACK_, 85, SGNTA_, 86, STATE;
BASE: DECIMAL;VECTORS:
\$msg" DRAM READ CYCLE";
\$msg" ";
\$msg"------------INPUT

\$msg"NCLK_ RDY SEREQ_ NLRST_ NLTM1_ MEM_ ROM_ W_ ALE LOCTMO_ LACK_ SGNTA STATTE";
\$msg"

| $\begin{aligned} & \text { /*RST*/ C } \\ & \text { "0" } \end{aligned}$ | X | X | 0 | X | X | X | H | H | L | H | L |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| /*S0 */ C | X | 0 | 1 | 0 | 0 | 1 | * | L | * | * | * |
| "1" |  |  |  |  |  |  |  |  |  |  |  |
| /*S1 */ C | 0 | X | 1 | X | X | X | * | L | * | * | * |
| "1" |  |  |  |  |  |  |  |  |  |  |  |
| /*S1 */ C | 1 | X | 1 | X | X | X | * | * | * | L | * |
| "2" |  |  |  |  |  |  |  |  |  |  |  |
| /*S2 */ C | X | X | 1 | X | X | X | * | * | * | H | H |
| "3" |  |  |  |  |  |  |  |  |  |  |  |
| /*S3 */ C | X | X | 1 | X | X | X | H | H | L | H | L |
| "0" |  |  |  |  |  |  |  |  |  |  |  |
| /*S0 */ C | X | X | 0 | X | X | X | H | H | L | H | L |
| "0" |  |  |  |  |  |  |  |  |  |  |  |

\$msg" DRAM WRITE CYCLE";
\$msg" ";

\$msg"NCLK_ RDY SEREQ_ NLRST_ NLTM1_ MEM_ ROM_ W_ ALE LOCTMO_ LACK_ SGNTA_STATTE";
\$msg"

" 0 "
\$msg" ROM READ CYCLE";
$\$ \mathrm{msg}{ }^{\prime}$

\$msg"NCLK_ RDY SEREQ_ NLRST_NLTM1_ MEM_ ROM_ W_ALE LOCTMO_ LACK_ SGNTA STATE";
\$msg"

\$msg". INVALID ACCESS CYCLE";
\$msg" ";
 \$msg"NCLK_ RDY SEREQ_ NLRST_ NLTM1_ MEM_ ROM_ W_ ALE LOCTMO_ LACK_ SGNTA_STATE";
\$msg"


# The SN74BCT2423 and SN74BCT2424 in Memory Interleave/Interface Applications 

Bertrand Leigh

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. Tl advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current.

Tl warrants performance of its semiconductor products to current specifications in accordance with Tl 's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed.

Tl assumes no liability for Tl applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Texas Instruments products are not intended for use in life support appliances, devices or systems. Use of a TI product in such applications without the written consent of the appropriate TI officer is prohibited.

Copyright © 1990, Texas Instruments Incorporated

## Contents

Title Page
Memory Interleave Applications ..... 3-57
Memory Interface Applications ..... 3-60

## List of Illustrations

Figure ..... Page
1 Typical DRAM Access Cycle Timing ..... 3-57
2 Two-Way DRAM Access Cycle Timing ..... 3-58
3 Memory Interleave System Interface ..... 3-59
4 Use of SN74BCT2423 and SN74BCT2424 in DRAM Interface Applications ..... 3-60

## Memory Interleave Applications

Memory interleaving is an organizing technique for Dynamic RAMs that results in significantly reduced memory access cycle times. When even-address words of memory are located in one bank of DRAM and odd-address words of memory are located in the other bank, sequential accesses from the memory will be requested from alternating banks. This organization scheme takes advantage of the fact that when memory banks are accessed alternatively, the access cycles can be overlapped to avoid the DRAM's $\overline{\text { RAS }}$ precharge time.

A typical access cycle timing of a $100-\mathrm{ns}$ DRAM is shown in Figure 1. For this type of access cycle without memory interleave, the subsequent access cycle to the DRAM cannot begin until the $\overline{\text { RAS }}$ precharge time of 80 ns has expired. Based on this timing diagram, every access cycle takes 180 ns.


Figure 1. Typical DRAM Access Cycle Timing
In an interleaved memory organization, BANK0 of the DRAM is accessed by $\overline{\text { RAS }} 0$ and $\overline{\mathrm{CAS}} 0$ signals and BANK1 is accessed by $\overline{\mathrm{RAS}} 1$ and $\overline{\mathrm{CAS}} 1$ signals as shown in Figure 2. When the DRAM banks are accessed alternatively, the access cycle to the next bank need not wait for the previous bank's $\overline{\mathrm{RAS}}$ precharge time. Based on this timing, each access cycle takes 100 ns . The reduction in memory access time for this ideal case is:
\% time improvement for interleaving $=\frac{180 n s-100 n s}{180 n s}=44 \%$


Figure 2. Two-Way DRAM Access Cycle Timing
Realistically, these two types of access cycles will be interspersed because of the sequential nature of the instruction fetches and random nature of the operand (data) accesses. A typical breakdown between these two types of access cycle is $50 \%$. Under this assumption, the following calculations can be made:

$$
\text { Access cycles without interleave }=180 \mathrm{~ns}
$$

Interspersed access cycles $=(180 n s \times 50 \%)+(100 n s \times 50 \%)=140 n s$
\% time improvement for interleaving $=\frac{180 n s-140 n s}{180 n s}=22 \%$
Figure 3 shows how the 'BCT2423/24 can be used to implement a memory interleave organization. Since the access cycles of the memory are overlapped, the need for latches arises. The 'BCT2423/24's input latches are available to meet this need. The multiplexed operation of the 'BCT2423/24 makes the device ideal for any memory interleave application where 2 n banks of memory data must be multiplexed onto one bus. In addition to the multiplexing feature, 'BCT2423/24's large output drive capability eliminates the need for bus drivers to interface to the processor bus. The BiCMOS process used on 'BCT2423/24 greatly reduces the standby power of the device, which is an attractive feature when power consumption and noise problems are major concerns for the memory design.


Figure 3. Memory Interleave System Interface

## Memory Interface Applications

In addition to memory interleave application, the 'BCT2423's and 'BCT2424's multiplexing function can also be used to multiplex the memory address into row and column address of the DRAM. As the DRAM sizes get larger, more address signals are needed to access the memory. Figure 4 shows how the 'BCT2423 or 'BCT2424 is used in a typical address multiplexing of the 4M DRAMs in a discrete logic implementation of the DRAM control logic. To generate the refresh address that is normally provided by the counter internal to the multiplexer, one can make use of the $\overline{\mathrm{CAS}}$-before- $\overline{\mathrm{RAS}}$ refresh feature of the DRAM, where refresh addresses are generated by the DRAM.

${ }^{\dagger}$ Use the $\overline{\mathrm{CAS}}$-before-RAS refresh feature of the DRAM to take advantage of the DRAM's internal refresh counter.
Figure 4. Use of SN74BCT2423 and SN74BCT2424 in DRAM Interface Applications


# Explanation of Logic Symbols by F.A. Mann <br> <br> Contents 

 <br> <br> Contents}
Section Page
1 Introduction ..... 4-7
2 Symbol Composition ..... 4-7
3 Qualifying Symbols ..... 4-9
3.1 General Qualifying Symbols ..... 4-9
3.2 Qualifying Symbols for Inputs and Outputs ..... 4-11
3.3 Symbols Inside the Outline ..... 4-13
4 Dependency Notation ..... 4-15
4.1 General Explanation ..... 4-15
4.2 G (AND) Dependency ..... 4-16
4.3 Conventions for the Application of Dependency Notation in General ..... 4-17
$4.4 \quad V$ (OR) Dependency ..... 4-18
$4.5 \quad N$ (Negate) (Exclusive-OR) Dependency ..... 4-18
$4.6 \quad Z$ (Interconnection) Dependency ..... 4-19
$4.7 \quad \mathrm{X}$ (Transmission) Dependency ..... 4-19
$4.8 \quad C$ (Control) Dependency ..... 4-21
$4.9 \quad \mathrm{~S}$ (Set) and R (Reset) Dependency ..... 4-23
4.10 EN (Enable) Dependency ..... 4-23
4.11 M (Mode) Dependency ..... 4-24
4.11.1 M Dependency Affecting Inputs ..... 4-24
4.11.2 M Dependency Affecting Outputs ..... 4-25
4.12 A (Address) Dependency ..... 4-27
5 Bistable Elements ..... 4-30
6 Coders ..... 4-31
7 Use of a Coder to Produce Affecting Inputs ..... 4-33
8 Use of Binary Grouping to Produce Affecting Inputs ..... 4-33
9 Sequence of Input Labels ..... 4-33
10 Sequence of Output Labels ..... 4-35

## List of Tables

Table Page
1 General Qualifying Symbols ..... 4-10
2 Qualifying Symbols for Inputs and Outputs ..... 4-12
3 Symbols Inside the Outline ..... 4-14
4 Summary of Dependency Notation ..... 4-29

## List of Illustrations

Figure Page
1 Symbol Composition ..... 4-8
2 Common-Control Block ..... 4-9
3 Common-Output Element ..... 4-9
4 G Dependency Between Inputs ..... 4-16
5 G Dependency Between Outputs and Inputs ..... 4-16
6 G Dependency with a Dynamic Input ..... 4-17
7 ORed Affecting Inputs ..... 4-17
8 Substitution for Numbers ..... 4-18
9 V (OR) Dependency ..... 4-18
10 N (Negate) (Exclusive-OR) Dependency ..... 4-19
11 Z (Interconnection) Dependency ..... 4-20
12 X (Transmission) Dependency ..... 4-20
13. CMOS Transmission Gate Symbol and Schematic ..... 4-20
14 Analog Data Selector (Multiplexer/Demultiplexer) ..... 4-21
15 C (Control) Dependency ..... 4-22
16 S (Set) and R (Reset) Dependencies ..... 4-23
17 EN (Enable) Dependency ..... 4-24
18 M (Mode) Dependency Affecting Inputs ..... 4-25
19 Type of Output Determined by Mode ..... 4-26
20 An Output of the Common-Control Block ..... 4-26
21 Determining an Output's Function ..... 4-26
22 Dependent Relationships Affected by Mode ..... 4-27
23 A (Address) Dependency ..... 4-28
24 Array of 16 Sections of Four Transparent Latches with 3-State Outputs Comprising a 16 -Word $\times 4$-Bit Random-Access Memory ..... 4-29
25 Four Types of Bistable Circuits ..... 4-30
26 Coder General Symbol ..... 4-31
27 An X/Y Code Converter ..... 4-32
28 An X/Octal Code Converter ..... 4-32
29 Producing Various Types of Dependencies ..... 4-33
30 Producing One Type of Dependency ..... 4-33
31 Use of the Binary Grouping Symbol ..... 4-34
32 Input Labels ..... 4-34
33 Factoring Input Labels ..... 4-35
34 Placement of 3-State Symbols ..... 4-35
35 Output Labels ..... 4-36
36 Factoring Output Labels ..... 4-36

## Explanation of Logic Symbols ${ }^{\dagger}$

## 1 Introduction

The International Electrotechnical Commission (IEC) has been developing a very powerful symbolic language that can show the relationship of each input of a digital logic circuit to each output without showing explicitly the internal logic. At the heart of the system is dependency notation, which will be explained in section 4.

The system was introduced in the USA in a rudimentary form in IEEE/ANSI Standard Y32.14-1973. Lacking at that time a complete development of dependency notation, it offered little more than a substitution of rectangular shapes for the familiar distinctive shapes for representing the basic functions of AND, OR, negation, etc. This is no longer the case.

Internationally, IEC Technical Committee TC-3 has approved a new document (Publication 617-12) that consolidates the original work started in the mid 1960s and published in 1972 (Publication 117-15) and the amendments and supplements that have followed. Similarly for the USA, IEEE Committee SCC 11.9 has revised the publication IEEE Std 91/ANSI Y32.14. Now numbered simply IEEE Std 91-1984, the IEEE standard contains all of the IEC work that has been approved, and also a small amount of material still under international consideration. Texas Instruments is participating in the work of both organizations, and this document introduces new logic symbols in accordance with the new standards. When changes are made as the standards develop, future editions will take those changes into account.

The following explanation of the new symbolic language is necessarily brief and greatly condensed from what the standards publications now contain. This is not intended to be sufficient for those people who will be developing symbols for new devices. It is primarily intended to make possible the understanding of the symbols used in various data books and the comparison of the symbols with logic diagrams, functional block diagrams, and/or function tables to further help that understanding.

## 2 Symbol Composition

A symbol comprises an outline or a combination of outlines together with one or more qualifying symbols. The shape of the symbol is not significant. As shown in Figure 1, general qualifying symbols are used to tell exactly what logical operation is performed by the elements. Table 1 shows general qualifying symbols defined in the new standards. Input lines are placed on the left, and output lines are placed on the right. When an exception is made to that convention, the direction of signal flow is indicated by an arrow as shown in Figure 11.

[^16]
*Possible positions for qualifying symbols relating to inputs and outputs
Figure 1. Symbol Composition
All outputs of a single, unsubdivided element always have identical internal logic states determined by the function of the element except when otherwise indicated by an associated qualifying symbol or label inside the element.

The outlines of elements may be abutted or embedded in which case the following conventions apply. There is no logic connection between the elements when the line common to their outlines is in the direction of signal flow. There is at least one logic connection between the elements when the line common to their outlines is perpendicular to the direction of signal flow. The number of logic connections between elements will be clarified by the use of qualifying symbols, and this is discussed further under that topic. If no indications are shown on either side of the common line, it is assumed there is only one connection.

When a circuit has one or more inputs that are common to more than one element of the circuit, the common-control block may be used. This is the only distinctively shaped outline used in the IEC system. Figure 2 shows that, unless otherwise qualified by dependency notation, an input to the commoncontrol block is an input to each of the elements below the common-control block.

A common output depending on all elements of the array can be shown as the output of a common-output element. Its distinctive visual feature is the double line at its top. In addition, the common-output element may have other inputs as shown in Figure 3. The function of the common-output element must be shown by use of a general qualifying symbol.


Figure 2. Common-Control Block


Figure 3. Common-Output Element

## 3 Qualifying Symbols

### 3.1 General Qualifying Symbols

Table 1 shows general qualifying symbols defined by IEEE Standard 91. These characters are placed near the top center or the geometric center of a symbol or symbol element to define the basic function of the device represented by the symbol or of the element.

## Table 1. General Qualifying Symbols

| SYMBOL | DESCRIPTION | CMOS EXAMPLE | TTL EXAMPLE |
| :---: | :---: | :---: | :---: |
| \& | AND gate or function. | 'HCOO | SN7400 |
| $\geq 1$ | OR gate or function. The symbol was chosen to indicate that at least one active input is needed to activate the output. | 'HCO2 | SN7402 |
| $=1$ | Exclusive OR. One and only one input must be active to activate the output. | 'HC86 | SN7486 |
| $=$ | Logic identity. All inputs must stand at the same state. | 'HC86 | SN74180 |
| 2k | An even number of inputs must be active. | 'HC280 | SN74180 |
| $2 k+1$ | An odd number of inputs must be active. | 'HC86 | SN74ALS86 |
| 1 | The one input must be active. | 'HCO4 | SN7404 |
| $\checkmark$ or $\triangleleft$ | A buffer or element with more than usual output capability (symbol is oriented in the direction of signal flow). | 'HC240 | SN74S436 |
| $\square$ | Schmitt trigger; element with hysteresis. | 'HC132 | SN74LS18 |
| $X / Y$ | Coder, code converter (DEC/BCD, BIN/OCT, BIN/7-SEG, etc.). | 'HC42 | SN74LS347 |
| MUX | Multiplexer/data selector. | 'HC151 | SN74150 |
| DMUX or DX | Demultiplexer. | 'HC138 | SN74138 |
| $\Sigma$ | Adder. | 'HC283 | SN74LS385 |
| $\mathrm{P}-\mathrm{Q}$ | Subtracter. | $\dagger$ | SN74LS385 |
| CPG | Look-ahead carry generator. | 'HC182 | SN74182 |
| $\pi$ | Multiplier. | $\dagger$ | SN74LS384 |
| COMP | Magnitude comparator. | 'HC85 | SN74LS682 |
| ALU | Arithmetic logic unit. | 'HC181 | SN74LS381 |
| $\square$ | Retriggerable monostable. | 'HC123 | SN74LS422 |
| $1 \Omega$ | Nonretriggerable monostable (one-shot). | 'HC221 | SN74121 |
| $\mathrm{G}_{\mathrm{G}}^{-}$ | Astable element. Showing waveform is optional. | $\dagger$ | SN74LS320 |
| !G | Synchronously starting astable. | $\dagger$ | SN74LS624 |
| $\stackrel{\mathrm{G}!}{\Omega}$ | Astable element that stops with a completed pulse. | $\dagger$ | $\dagger$ |
| SRGm | Shift register. $m=$ number of bits. | 'HC164 | SN74LS595 |
| CTRm | Counter. $m=$ number of bits; cycle length $=2 \mathrm{~m}$. | 'HC590 | SN54LS590 |
| CTR DIVm | Counter with cycle length $=\mathrm{m}$. | ' HC 160 | SN74LS668 |
| RCTRm | Asynchronous (ripple-carry) counter; cycle length $=2 \mathrm{~m}$. | 'HC4020 | $\dagger$ |

## Table 1. General Qualifying Symbols (Continued)

SYMBOL
ROM
RAM
FIFO
$\mathrm{I}=0$
$\mathrm{I}=1$
$\Phi$

DESCRIPTION
Read-only memory. Random-access read/write memory. First-in, first-out memory.
Element powers up cleared to 0 state.
Element powers up set to 1 state.
Highly complex function; "gray box" symbol with limited detail shown under special rules.
$\begin{array}{cc}\text { CMOS } & \text { TTL } \\ \text { EXAMPLE } & \text { EXAMPLE }\end{array}$
$\dagger$ SN74187
'HC189 SN74170
$\dagger$ SN74LS222
$\dagger$ SN74AS877
'HC7022 SN74AS877
'ACT2140 SN74LS608
${ }^{\dagger}$ Not all of the general qualifying symbols have been used in TI's CMOS and TTL data books, but they are included here for the sake of completeness.

### 3.2 General Qualifying Symbols for Inputs and Outputs

Qualifying symbols for inputs and outputs are shown in Table 2, and many will be familiar to most users, a likely exception being the logic polarity symbol for directly indicating active-low inputs and outputs. The older logic negation indicator means that the external 0 state produces the internal 1 state. The internal 1 state means the active state. Logic negation may be used in pure logic diagrams; in order to tie the external 1 and 0 logic states to the levels $H$ (high) and L (low), a statement of whether positive logic ( $1=H, O=L$ ) or negative logic ( $1=\mathrm{L}, \mathrm{O}=\mathrm{H}$ ) is being used is required or must be assumed. Logic polarity indicators eliminate the need for calling out the logic convention and are used in various data books in the symbology for actual devices. The presence of the triangular polarity indicator indicates that the $L$ logic level will produce the internal 1 state (the active state) or that, in the case of an output, the internal 1 state will produce the external $L$ level. Note how the active direction of transition for a dynamic input is indicated in positive logic, negative logic, and with polarity indication.

The internal connections between logic elements abutted together in a symbol may be indicated by the symbols shown in Table 2. Each logic connection may be shown by the presence of qualifying symbols at one or both sides of the common line, and, if confusion can arise about the number of connections, use can be made of one of the internal connection symbols.

The internal (virtual) input is an input originating somewhere else in the circuit and is not connected directly to a terminal. The internal (virtual) output is likewise not connected directly to a terminal. The application of internal inputs and outputs requires an understanding of dependency notation, which is explained in section 4.

## Table 2. Qualifying Symbols for Inputs and Outputs



Logic negation at input. External 0 produces internal 1.
Logic negation at output. Internal 1 produces external 0.
Active-low input. Equivalent to - in positive logic.
Active-low output. Equivalent to -in positive logic.
Active-low input in the case of right-to-left signal flow.
Active-low output in the case of right-to-left signal flow.
Signal flow from right to left. If not otherwise indicated, signal flow is from left to right.
$\longrightarrow$ Bidirectional signal flow.

 Dynamic
inputs
active
on
indicated
transition


POLARITY INDICATION not used



Nonlogic connection. A label inside the symbol will usualty define the nature of this pin.

Input for analog signals (on a digital symbol) (see Figure 3-14).
Input for digital signals (on an analog symbol) (see Figure 3-14).


Internal connection. 1 state on left produces 1 state on right.

Negated internal connection. 1 state on left produces 0 state on right.

Dynamic internal connection. Transition from 0 to 1 on left produces transitory 1 state on right.


Internal input (virtual input). It always stands at its internal 1 state unless affected by an overriding dependency relationship.
--- Internal output (virtual output). Its effect on an internal input to which it is ...-.

In an array of elements, if the same general qualifying symbol and the same qualifying symbols associated with inputs and outputs would appear inside each of the elements of the array, then these qualifying symbols are usually shown only in the first element. This is done to reduce clutter and to save time in recognition. Similarly, large identical elements that are subdivided into smaller elements may each be represented by an unsubdivided outline. The SN54HC242 or SN54LS440 symbol illustrates this principle.

### 3.3 Symbols Inside the Outline

Table 3 shows some symbols used inside the outline. Note particularly that open-collector (open-drain), open-emitter (open-source), and 3-state outputs have distinctive symbols: An EN input affects all the external outputs of the element in which it is placed, plus the external outputs of any elements shown to be influenced by that element. It has no effect on inputs. When an enable input affects only certain outputs, affects outputs located outside the indicated influence of the element in which the enable input is placed, and/or affects one or more inputs, a form of dependency notation will indicate this (see 4.10).

- The effects of the EN input on the various types of outputs are shown.

It is particularly important to note that a D input is always the data input of a storage element. At its internal 1 state, the $D$ input sets the storage element to its 1 state, and at its internal 0 state, it resets the storage element to its 0 state.

The binary grouping symbol will be explained more fully in section 8 . Binaryweighted inputs are arranged in order, and the binary weights of the least significant and the most significant lines are indicated by numbers. In this document, weights of input and output lines will usually be represented by powers of two only when the binary grouping symbol is used; otherwise, decimal numbers will be used. The grouped inputs generate an internal number on which a mathematical function can be performed or that can be an identifying number for dependency notation (Figure 31). A frequent use is in addresses for memories.

Reversed in direction, the binary grouping symbol can be used with outputs. The concept is analogous to that for the inputs, and the weighted outputs will indicate the internal number assumed to be developed within the circuit.

Other symbols are used inside the outlines in accordance with the IEC/IEEE standards but are not shown here. Generally, these are associated with arithmetic operations and are self-explanatory.

When nonstandardized information is shown inside an outline, it is usually enclosed in square brackets [like these]. The square brackets are omitted when associated with a nonlogic input, which is indicated by an $X$ superimposed on the connection line outside the symbol.

## Table 3. Symbols Inside the Outline



J, K, R, S


Counting up (down) inputs, $m=1,2,3$, etc. If $m=1$, it is usually not shown.
Postponed output (of a pulse-triggered flip-flop). The output changes when input initiating change (e.g., a C input) returns to its initial external state or level. See paragraph 5.

Bi-threshold input (input with hysteresis)
N-P-N open-collector or similar output that can supply a relatively low-impedance $L$ level when not turned off. Requires external pull-up. Capable of positive-logic wiredAND connection.

Passive-pull-up output is similar to N-P-N open-collector output but is supplemented with a built-in passive pull-up.

N-P-N open-emitter or similar output that can supply a relatively low-impedance H level when not turned off. Requires external pull-down. Capable of positive-logic wiredOR connection.

Passive-pull-down output is similar to N-P-N open-emitter
 output but is supplemented with a built-in passive pull-down.

Three-state output
Output with more than usual output capability (symbol is oriented in the direction of signal flow).

Enable input
When at its internal 1 -state, all outputs are enabled.
When at its internal 0 -state, open-collector and open-emitter outputs are off, three-state outputs are in the high-impedance state, and all other outputs (i.e., totem-poles) are at the internal 0 -state.

Usual meanings associated with flip-flops (e.g., $R=$ reset to 0 , $S=$ reset to 1 ).

Toggle input causes internal state of output to change to its complement.

Data input to a storage element equivalent to:


Shift right (left) inputs, $m=1,2,3$, etc. If $m=1$, it is usually not shown.

Binary grouping. $m$ is highest power of 2 .

## Table 3. Symbols Inside the Outline (Continued)

$\longrightarrow C T=15$
$C T=9 \longmapsto$


The contents-setting input, when active, causes the content of a register to take on the indicated value.

The content output is active if the content of the register is as indicated.

Input line grouping . . . indicates two or more terminals used to implement a single logic input.
e.g., The paired expander inputs of SN7450. $\bar{X} \bar{X} \rightarrow] E$

Fixed-state output always stands at its internal 1 state. For example, see SN74185.

## 4 Dependency Notation

### 4.1 General Explanation

Dependency notation is the powerful tool that sets the IEC symbols apart from previous systems and makes compact, meaningful symbols possible. It provides the means of denoting the relationship between inputs, outputs, or inputs and outputs without actually showing all the elements and interconnections involved. The information provided by dependency notation supplements that provided by the qualifying symbols for an element's function.

In the convention for the dependency notation, use will be made of the terms "affecting" and "affected." In cases where it is not evident which inputs must be considered as being the affecting or the affected ones (e.g., if they stand in an AND relationship), the choice may be made in any convenient way.

So far, eleven types of dependency have been defined, and all of these are used in various TI data books. X dependency is used mainly with CMOS circuits. They are listed below in the order in which they are presented and are summarized in Table 4 at the end of section 4.

| Section | Dependency Type or Other Subject |
| :--- | :--- |
| 4.2 | G, AND |
| 4.3 | General Rules for Dependency Notation |
| 4.4 | V, OR |
| 4.5 | N, Negate (Exclusive-OR) |
| 4.6 | Z, Interconnection |
| 4.7 | X, Transmission |
| 4.8 | C, Control |
| 4.9 | S, Set and R, Reset |
| 4.10 | EN, Enable |
| 4.11 | M, Mode |
| 4.12 | A, Address |

### 4.2 G (AND) Dependency

A common relationship between two signals is to have them ANDed together. This has traditionally been shown by explicitly drawing an AND gate with the signals connected to the inputs of the gate. The 1972 IEC publication and the 1973 IEEE/ANSI standard showed several ways to show this AND relationship using dependency notation. While ten other forms of dependency have since been defined, the ways to invoke AND dependency are now reduced to one.

In Figure 4 input $\mathbf{b}$ is ANDed with input $\mathbf{a}$, and the complement of $\mathbf{b}$ is ANDed with $\mathbf{c}$. The letter $G$ has been chosen to indicate AND relationships and is placed at input $\mathbf{b}$, inside the symbol. A number considered appropriate by the symbol designer ( 1 has been used here) is placed after the letter $G$ and also at each affected input. Note the bar over the 1 at input c.



Figure 4. G Dependency Between Inputs

In Figure 5, output b affects input a with an AND relationship. The lower example shows that it is the internal logic state of $\mathbf{b}$, unaffected by the negation sign, that is ANDed. Figure 6 shows input a to be ANDed with a dynamic input b.



Figure 5. G Dependency Between Outputs and Inputs


Figure 6. G Dependency with a Dynamic Input
The rules for $G$ dependency can be summarized thus:
When a Gm input or output ( $m$ is a number) stands at its internal 1 state, all inputs and outputs affected by Gm stand at their normally defined internal logic states. When the $\mathrm{G} m$ input or output stands at its 0 state, all inputs and outputs affected by Gm stand at their internal 0 states.

### 4.3 Conventions for the Application of Dependency Notation in General

The rules for applying dependency relationships in general follow the same pattern as was illustrated for $G$ dependency.

Application of dependency notation is accomplished by:

1) labeling the input (or output) affecting other inputs or outputs with the letter symbol indicating the relationship involved (e.g., G for AND) followed by an identifying number, appropriately chosen, and
2) labeling each input or output affected by that affecting input (or output) with that same number.

If it is the complement of the internal logic state of the affecting input or output that does the affecting, then a bar is placed over the identifying numbers at the affected inputs or outputs (Figure 4).

If two affecting inputs or outputs have the same letter and the same identifying number, they stand in an OR relationship to each other (Figure 7).


Figure 7. ORed Affecting Inputs
If the affected input or output requires a label to denote its function (e.g., " $D$ "), this label will be prefixed by the identifying number of the affecting input (Figure 15).

If an input or output is affected by more than one affecting input, the identifying numbers of each of the affecting inputs will appear in the label
of the affected one, separated by commas. The normal reading order of these numbers is the same as the sequence of the affecting relationships (Figure 15).

If the labels denoting the functions of affected inputs or outputs must be numbers (e.g., outputs of a coder), the identifying numbers to be associated with both affecting inputs and affected inputs or outputs may be replaced by another character selected to avoid ambiguity, e.g., Greek letters (Figure 8).


Figure 8. Substitution for Numbers

### 4.4 V (OR) Dependency

The symbol denoting OR dependency is the letter $V$ (Figure 9).
When a Vm input or output stands at its internal 1 state, all inputs and outputs affected by $V m$ stand at their internal 1 states. When the Vm input or output stands at its internal 0 state, all inputs and outputs affected by Vm stand at their normally defined internal logic states.


Figure 9. V (OR) Dependency

## 4.5 $\quad \mathrm{N}$ (Negate) (Exclusive-OR) Dependency

The symbol denoting negate dependency is the letter $N$ (Figure 10). Each input or output affected by an Nm input or output stands in an Exclusive-OR relationship with the Nm input or output.

When an Nm input or output stands at its internal 1 state, the internal logic state of each input and each output affected by Nm is the complement of what it would otherwise be. When an Nm input or output stands at its internal 0 state, all inputs and outputs affected by Nm stand at their normally defined internal logic states.


$$
\begin{array}{ll}
\text { If } a=0, & \text { then } \mathrm{c}=\mathrm{b} \\
\text { If } \mathrm{a}=1, & \text { then } \mathrm{c}=\bar{b}
\end{array}
$$

Figure 10. N (Negate) (Exclusive-OR) Dependency

### 4.6 Z (Interconnection) Dependency

The symbol denoting interconnection dependency is the letter $Z$.
Interconnection dependency is used to indicate the existence of internal logic connections between inputs, outputs, internal inputs, and/or internal outputs.

The internal logic state of an input or output affected by a Zm input or output will be the same as the internal logic state of the Zm input or output, unless modified by additional dependency notation (Figure 11).

## 4.7 $X$ (Transmission) Dependency

The symbol denoting transmission dependency is the letter X .
Transmission dependency is used to indicate controlled bidirectional connections between affected input/output ports (Figure 12).

When an Xm input or output stands at its internal 1 state, all input-output ports affected by this Xm input or output are bidirectionally connected together and stand at the same internal logic state or analog signal level. When an $\mathrm{X} m$ input or output stands at its internal 0 state, the connection associated with this set of dependency notation does not exist.

Although the transmission paths represented by $X$ dependency are inherently bidirectional, use is not always made of this property. This is analogous to a piece of wire, which may be constrained to carry current in only one direction. If this is the case in a particular application, then the directional arrows shown in Figures 12, 13, and 14 are omitted.


Figure 11. Z (Interconnection) Dependency


If $\mathrm{a}=1$, there is a bidirectional connection between $b$ and $c$.

If $\mathrm{a}=0$, there is a bidirectional connection between $c$ and $d$.

Figure 12. $X$ (Transmission) Dependency


Figure 13. CMOS Transmission Gate Symbol and Schematic


Figure 14. Analog Data Selector (Multiplexer/Demultiplexer)

### 4.8 C (Control) Dependency

The symbol denoting control dependency is the letter C .
Control inputs are usually used to enable or disable the data (D, J, K, R, or S) inputs of storage elements. They may take on their internal 1 states (be active) either statically or dynamically. In the latter case, the dynamic input symbol is used as shown in the third example of Figure 15.

When a Cm input or output stands at its internal 1 state, the inputs affected by $\mathrm{C} m$ have their normally defined effect on the function of the element; i.e., these inputs are enabled. When a Cm input or output stands at its internal 0 state, the inputs affected by Cm are disabled and have no effect on the function of the element.


Note AND relationship of $a$ and $b$


Input $\mathbf{c}$ selects which of $\mathbf{a}$ or $\mathbf{b}$ is stored when d goes low.
Figure 15. C (Control) Dependency

### 4.9 S (Set) and R (Reset) Dependencies

The symbol denoting set dependency is the letter S . The symbol denoting reset dependency is the letter R.

Set and reset dependencies are used if it is necessary to specify the effect of the combination $\mathrm{R}=\mathrm{S}=1$ on a bistable element. Case 1 in Figure 16 does not use S or R dependency.

When an $\mathrm{S} m$ input is at its internal 1 state, outputs affected by the Sm input will react, regardless of the state of an R input, as they normally would react to the combination $S=1$, $R=0$. See cases 2, 4, and 5 in Figure 16.

When an $\mathrm{R} m$ input is at its internal 1 state, outputs affected by the Rm input will react, regardless of the state of an S input, as they normally would react to the combination $S=0$, $R=1$. See cases 3,4 , and 5 in Figure 16.

When an Sm or Rm input is at its internal 0 state, it has no effect.

Note that the noncomplementary output patterns in cases 4 and 5 are only pseudo stable. The simultaneous return of the inputs to $S=R=0$ produces an unforeseeable stable and complementary output pattern.

### 4.10 EN (Enable) Dependency

The symbol denoting enable dependency is the combination of letters EN.
An ENm input has the same effect on outputs as an EN input, see 3.3, but it affects only those outputs labeled with the identifying number $m$. It also affects those inputs labeled with the identifying number $m$. By contrast, an EN input affects all outputs and no inputs. The effect of an ENm input on an affected input is identical to that of a Cm input (Figure 17).


$$
\text { If } a=0, b \text { is disabled and } d=c
$$

If $a=1, c$ is disabled and $d=b$

Figure 17. EN (Enable) Dependency

When an EN $m$ input stands at its internal 1 state, the inputs affected by EN $m$ have their normally defined effect on the function of the element, and the outputs affected by this input stand at their normally defined internal logic states; i.e., these inputs and outputs are enabled.

When an EN $m$ input stands at its internal 0 state, the inputs affected by ENm are disabled and have no effect on the function of the element, and the outputs affected by EN $m$ are also disabled. Open-collector outputs are turned off, three-state outputs stand at their normally defined internal logic states but externally exhibit high impedance, and all other outputs (e.g., totem-pole outputs) stand at their internal 0 states.

### 4.11 M (MODE) Dependency

The symbol denoting mode dependency is the letter $M$.
Mode dependency is used to indicate that the effects of particular inputs and outputs of an element depend on the mode in which the element is operating.

If an input or output has the same effect in different modes of operation, the identifying numbers of the relevant affecting Mm inputs will appear in the label of that affected input or output between parentheses and separated by solidi (Figure 22).

### 4.11.1 M Dependency Affecting Inputs

$M$ dependency affects inputs the same as $C$ dependency. When an $M m$ input or Mm output stands at its internal 1 state, the inputs affected by this Mm input or Mm output have their normally defined effect on the function of the element; i.e., the inputs are enabled.

When an Mm input or Mm output stands at its internal O state, the inputs affected by this Mm input or Mm output have no effect on the function of the element. When an affected input has several sets of labels separated by solidi (e.g., $\mathrm{C} 4 / 2 \rightarrow / 3+$ ), any set in which the identifying number of the Mm input or Mm output appears has no effect and is to be ignored. This represents disabling of some of the functions of a multifunction input.

The circuit in Figure 18 has two inputs, $\mathbf{b}$ and $\mathbf{c}$, that control which one of four modes ( $0,1,2$, or 3 ) will exist at any time. Inputs $d, e$, and $f$ are $D$ inputs subject to dynamic control (clocking) by the a input. The numbers 1 and 2 are in the series chosen to indicate the modes so inputs e and $f$ are only enabled in mode 1 (for parallel loading), and input $\mathbf{d}$ is only enabled in mode 2 (for serial loading). Note that input a has three functions. It is the clock for entering data. In mode 2, it causes right shifting of data, which means a shift away from the control block. In mode 3, it causes the contents of the register to be incremented by one count.


Note that all operations are synchronous.
In MODE $0(b=0, c=0)$, the outputs remain at their existing states as none of the inputs has an effect.

In MODE 1 ( $b=1, c=0$ ), parailel loading takes place thru inputs $e$ and $f$.

In MODE $2(b=0, c=1)$, shifting down and serial loading thru input d take place.
In MODE 3 (b = c = 1), counting up by increment of 1 per clock pulse takes place.

Figure 18. M (Mode) Dependency Affecting Inputs

### 4.11.2 M Dependency Affecting Outputs

When an Mm input or Mm output stands at its internal 1 state, the affected outputs stand at their normally defined internal logic states; i.e., the outputs are enabled.

When an Mm input or Mm output stands at its internal O state, at each affected output any set of labels containing the identifying number of that Mm input or Mm output has no effect and is to be ignored. When an output has several different sets of labels separated by solidi (e.g., $2,4 / 3,5$ ), only those sets in which the identifying number of this Mm input or $\mathrm{M} m$ output appears are to be ignored.

Figure 19 shows a symbol for a device whose output can behave as either a 3-state output or an open-collector output depending on the signal applied to input a. Mode 1 exists when input a stands at its internal 1 state, and, in that case, the three-state symbol applies, and the open-element symbol has no effect. When $\mathbf{a}=0$, mode 1 does not exist so the three-state symbol has no effect, and the open-element symbol applies.


Figure 19. Type of Output Determined by Mode
In Figure 20, if input a stands at its internal 1 state establishing mode 1, output $\mathbf{b}$ will stand at its internal 1 state only when the content of the register equals 9 . Since output $\mathbf{b}$ is located in the common-control block with no defined function outside of mode 1 , the state of this output outside of mode 1 is not defined by the symbol.


Figure 20. An Output of the Common-Control Block
In Figure 21, if input a stands at its internal 1 state establishing mode 1, output b will stand at its internal 1 state only when the content of the register equals 15. If input a stands at its internal 0 state, output $\mathbf{b}$ will stand at its internal 1 state only when the content of the register equals 0 .


Figure 21. Determining an Output's Function
In Figure 22, inputs $\mathbf{a}$ and $\mathbf{b}$ are binary weighted to generate the numbers 0 , 1,2 , or 3 . This determines which one of the four modes exists.


Figure 22. Dependent Relationships

## Affected by Mode

At output $\mathbf{e}$, the label set causing negation (if $\mathbf{c}=1$ ) is effective only in modes 2 and 3 . In modes 0 and 1, this output stands at its normally defined state as if it had no labels. At output $f$, the label set has effect when the mode is not 0 so output $\mathbf{e}$ is negated (if $\mathbf{c}=1$ ) in modes 1,2 , and 3 . In mode 0 , the label set has no effect so the output stands at its normally defined state. In this example, $\overline{0}, 4$ is equivalent to $(1 / 2 / 3) 4$. At output $g$, there are two label sets: the first set, causing negation (if $\mathbf{c}=1$ ), is effective only in mode 2 ; the second set, subjecting $\mathbf{g}$ to AND dependency on $\mathbf{d}$, has effect only in mode 3.

Note that in mode 0 none of the dependency relationships has any effect on the outputs, so $\mathbf{e}, \mathbf{f}$, and $\mathbf{g}$ will all stand at the same state.

### 4.12 A (Address) Dependency

The symbol denoting address dependency is the letter $A$.
Address dependency provides a clear representation of those elements, particularly memories, that use address control inputs to select specified sections of a multidimensional array. Such a section of a memory array is usually called a word. The purpose of address dependency is to allow a symbolic presentation of the entire array. An input of the array shown at a particular element of this general section is common to the corresponding elements of all selected sections of the array. An output of the array shown at a particular element of this general section is the result of the OR function of the outputs of the corresponding elements of selected sections.

Inputs that are not affected by any affecting address input have their normally defined effect on all sections of the array, whereas inputs affected by an address input have their normally defined effect only on the section selected by that address input.

An affecting address input is labeled with the letter $A$ followed by an identifying number that corresponds with the address of the particular section of the array selected by this input. Within the general section presented by the symbol, inputs and outputs affected by an Am input are labeled with the letter A, which stands for the identifying numbers, i.e., the addresses, of the particular sections.

Figure 23 shows a 3-word by 2-bit memory having a separate address line for each word and uses EN dependency to explain the operation. To select word 1 , input a is taken to its 1 state, which establishes mode 1. Data can now be clocked into the inputs marked "1,4D." Unless words 2 and 3 are also selected, data cannot be clocked in at the inputs marked " $2,4 \mathrm{D}$ " and " $3,4 \mathrm{D}$." The outputs will be the OR functions of the selected outputs; i.e., only those enabled by the active EN functions.


Figure 23. A (Address) Dependency

The identifying numbers of affecting address inputs correspond with the addresses of the sections selected by these inputs. They need not necessarily differ from those of other affecting dependency inputs (e.g., G, V, N, . . .), because, in the general section presented by the symbol, they are replaced by the letter $A$.

If there are several sets of affecting Am inputs for the purpose of independent and possibly simultaneous access to sections of the array, then the letter $A$ is modified to $1 \mathrm{~A}, 2 \mathrm{~A}, \ldots$. Since they have access to the same sections of the array, these sets of $A$ inputs may have the same identifying numbers. The symbols for 'HC170 or SN74LS170 make use of this.

Figure 24 is another illustration of the concept.


Figure 24. Array of 16 Sections of Four Transparent Latches with State Outputs Comprising a 16 -Word $\times 4$-Bit Random-Access Memory

Table 4. Summary of Dependency Notation

| TYPE OF DEPENDENCY | LETTER SYMBOL* | AFFECTING INPUT AT ITS 1-STATE | AFFECTING INPUT AT ITS O-STATE |
| :---: | :---: | :---: | :---: |
| Address | A | Permits action (address selected) | Prevents action (address not selected) |
| Control | C | Permits, action | Prevents action |
| Enable | EN | Permits action | Prevents action of inputs ©outputs off Doutputs at external high impedance, no change in internal logic state Other outputs at internal 0 state |
| AND | G | Permits action | Imposes 0 state |
| Mode | M | Permits action (mode selected) | Prevents action (mode not selected) |
| Negate (Ex-OR) | N | Complements state | No effect |
| Reset | R | Affected output reacts as it would to $S=0, R=1$ | No effect |
| Set | S | Affected output reacts as it would to $S=1, R=0$ | No effect |
| OR | $\checkmark$ | Imposes 1 state | Permits action |
| Transmission | X | Bidirectional connection exists | Bidirectional connection does not exist |
| Interconnection | z | Imposes 1 state | Imposes 0 state |

* These letter symbols appear at the AFFECTING input (or output) and are followed by a number. Each input (or output) AFFECTED by that input is labeled with that same number. When the labels EN, R, and S appear at inputs without the following numbers, the descriptions above do not apply. The action of these inputs is described under "Symbols Inside the Outline," see 3.3 .


## 5 Bistable Elements

The dynamic input symbol, the postponed output symbol, and dependency notation provide the tools to differentiate four main types of bistable elements and make synchronous and asynchronous inputs easily recognizable (Figure 25). The first column shows the essential distinguishing features; the other columns show examples.


TRANSPARENT
LATCHES


EDGE.TRIGGERED


PULSE-TRIGGERED


DATA-LOCKOUT


1/2 SN74HC75


1/2 SN74HC74
1/2 SN74HC107


1/2 SN74107


1/2 SN74111

Figure 25. Four Types of Bistable Circuits

Transparent latches have a level-operated control input. The $D$ input is active as long as the $C$ input is at its internal 1 state. The outputs respond immediately. Edge-triggered elements accept data from D, J, K, R, or S inputs on the active transition of $C$. Pulse-triggered elements require the setup of data before the start of the control pulse; the C input is considered static since the data must be maintained as long as $C$ is at its 1 state. The output is postponed until $C$ returns to its 0 state. The data-lockout element is similar to the pulse-triggered version except that the $C$ input is considered dynamic in that, shortly after C goes through its active transition, the data inputs are disabled, and data does not have to be held. However, the output is still postponed until the C input returns to its initial external level.

Notice that synchronous inputs can be readily recognized by their dependency labels (1D, 1J, $1 \mathrm{~K}, 1 \mathrm{~S}, 1 \mathrm{R}$ ) compared to the asynchronous inputs ( $\mathrm{S}, \mathrm{R}$ ), which are not dependent on the $C$ inputs.

## 6 Coders

The general symbol for a coder or code converter is shown in Figure 26. $X$ and $Y$ may be replaced by appropriate indications of the code used to represent the information at the inputs and at the outputs, respectively.


Figure 26. Coder General Symbol

Indication of code conversion is based on the following rule:
Depending on the input code, the internal logic states of the inputs determine an internal value. This value is reproduced by the internal logic states of the outputs, depending on the output code.

The indication of the relationships between the internal logic states of the inputs and the internal value is accomplished by:
1.) labeling the inputs with numbers. In this case, the internal value equals the sum of the weights associated with those inputs that stand at their internal 1 -state, or by
2) replacing $X$ by an appropriate indication of the input code and labeling the inputs with characters that refer to this code.

The relationships between the internal value and the internal logic states of the outputs are indicated by:

1) labeling each output with a list of numbers representing those internal values that lead to the internal 1 -state of that output. These numbers shall be separated by solidi as in Figure 27. This labeling may also be applied when $Y$ is replaced by a letter denoting a type of dependency

TRUTH TABLE

| INPUTS |  |  | OUTPUTS |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathbf{c}$ | $\mathbf{b}$ | $\mathbf{a}$ | $\mathbf{g}$ | $\mathbf{f}$ | $\mathbf{e}$ | $\mathbf{d}$ |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 | 0 | 1 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 |

Figure 27. An X/Y Code Converter
(see section 7). If a continuous range of internal values produces the internal 1 state of an output, this can be indicated by two numbers that are inclusively the beginning and the end of the range, with these two numbers separated by three dots (e.g., $4 \ldots 9=4 / 5 / 6 / 7 / 8 / 9$ ) or by
2) replacing $Y$ by an appropriate indiction of the output code and labeling the outputs with characters that refer to this code as in Figure 28.

TRUTH TABLE


| INPUTS |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{c}$ | $\mathbf{b}$ | $\mathbf{a}$ | $\mathbf{j}$ | $\mathbf{i}$ | $\mathbf{h}$ | $\mathbf{g}$ | $\mathbf{f}$ | $\mathbf{e}$ | $\mathbf{d}$ |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\mathbf{0}$ | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |

Figure 28. An X/Octal Code Converter

Alternatively, the general symbol may be used together with an appropriate reference to a table in which the relationship between the inputs and outputs is indicated. This is a recommended way to symbolize a PROM after it has been programmed.

## 7 Use of a Coder to Produce Affecting Inputs

It often occurs that a set of affecting inputs for dependency notation is produced by decoding the signals on certain inputs to an element. In such a case, use can be made of the symbol for a coder as an embedded symbol (Figure 29).


Figure 29. Producing Various Types of Dependencies


Figure 30. Producing One Type of Dependency

If all affecting inputs produced by a coder are of the same type as their identifying numbers shown at the outputs of the coder, $Y$ (in the qualifying symbol $\mathrm{X} / \mathrm{Y}$ ) may be replaced by the letter denoting the type of dependency. The indications of the affecting inputs should then be omitted (Figure 30).

## 8 Use of Binary Grouping to Produce Affecting Inputs

If all affecting inputs produced by a coder are of the same type and have consecutive identifying numbers not necessarily corresponding with the numbers that would have been shown at the outputs of the coder, use can be made of the binary grouping symbol. $k$ external lines effectively generate $2^{k}$ internal inputs. The bracket is followed by the letter denoting the type of dependency followed by $\mathrm{m} 1 / \mathrm{m} 2$. The m 1 is to be replaced by the smallest identifying number and the m 2 by the largest one, as shown in Figure 31.

## 9 Sequence of Input Labels

If an input having a single functional effect is affected by other inputs, the qualifying symbol (if there is any) for that functional effect is preceded by the labels corresponding to the affecting inputs. The left-to-right order of these preceding labels is the order in which the effects or modifications must be applied. The affected input has no functional effect on the element if the logic state of any one of the affecting inputs, considered separately, would cause the affected input to have no effect, regardless of the logic states of other affecting inputs.


Figure 31. Use of the Binary Grouping Symbol

If an input has several different functional effects or has several different sets of affecting inputs, depending on the mode of action, the input may be shown as often as required. However, there are cases in which this method of presentation is not advantageous. In those cases, the input may be shown once with the different sets of labels separated by solidi (Figure 32). No meaning is attached to the order of these sets of labels. If one of the functional effects of an input is that of an unlabeled input to the element, a solidus will precede the first set of labels shown.

If all inputs of a combinational element are disabled (caused to have no effect on the function of the element), the internal logic states of the outputs of the element are not specified by the symbol. If all inputs of a sequential element are disabled, the content of this element is not changed, and the outputs remain at their existing internal logic states.

Labels may be factored using algebraic techniques (Figure 33).






Figure 32. Input Labels


Figure 33. Factoring Input Labels

## 10 Sequence of Output Labels

If an output has a number of different labels, regardless of whether they are identifying numbers of affecting inputs or outputs or not, these labels are shown in the following order:

1) If the postponed output symbol has to be shown, this comes first, if necessary preceded by the indications of the inputs to which it must be applied
2) Followed by the labels indicating modifications of the internal logic state of the output, such that the left-to-right order of these labels corresponds with the order in which their effects must be applied
3) Followed by the label indicating the effect of the output on inputs and other outputs of the element.

Symbols for open-circuit or 3-state outputs, where applicable, are placed just inside the outside boundary of the symbol adjacent to the output line (Figure 34).

If an output needs several different sets of labels that represent


Figure 34. Placement of 3-State Symbols alternative functions (e.g., depending on the mode of action), these sets may be shown on different output lines that must be connected outside the outline. However, there are cases in which this method of presentation is not advantageous. In those cases, the output may be shown once with the different sets of labels separated by solidi (Figure 35).


Figure 35. Output Labels

Two adjacent identifying numbers of affecting inputs in a set of labels that are not already separated by a nonnumeric character should be separated by a comma.

If a set of labels of an output not containing a solidus contains the identifying number of an affecting Mm input standing at its internal 0 state, this set of labels has no effect on that output.

Labels may be factored using algebraic techniques (Figure 36).


Figure 36. Fáctoring Output Labels

If you have questions on this Explantion of Logic Symbols, please contact:
Texas Instruments Incorporated
F.A. Mann, MS 3684
P.O. Box 655303

Dallas, Texas 75265
Telephone (214) 997-2489
IEEE Standards may be purchased from:
Institute of Electrical and Electronic Engineers, Inc.
IEEE Standards Office
445 Hoes Lane
P.O. Box 1331

Piscataway, N.J. 08855-1331
International Electrotechnical Commission (IEC) publications my be purchased from:
American National Standards Institute, Inc.
1430 Broadway
New York, N.Y. 10018

| General Information | 1 |
| :--- | :--- |
| NuBus™ Device Data Sheets | 2 |
| Application Reports | 3 |
| Explanation of Logic Symbols | 4 |
| Mechanical Data | 5 |
| ESD Guidelines | 6 |

## Contents

Page
Ordering Instructions ..... 5-3
NuBus" ${ }^{\text {T }}$ Products Mechanical Data ..... 5-6
IC Sockets ..... 5-9
Tape and Reel Program ..... 5-21

Electrical characteristics presented in this data book, unless otherwise noted, apply for circuit type(s) listed in the page heading regardless of package. The availability of a circuit function in a particular package is denoted by an alphabetical reference above the pin-connection diagram(s). These alphabetical references refer to mechanical outline drawings shown in this section.

Factory orders for circuits described in this catalog should include a four-part type number as explained in the following example.
Prefix
MUST CONTAIN TWO TO FOUR LETTERS
SN $\quad$ Standard Prefix
Unique Circuit Description - EXAMPLE:
MUST CONTAIN SIX TO NINE CHARACTERS

Examples: \begin{tabular}{l}
74BCT2420 <br>

$\quad$| 74BCT2423 |
| :--- | <br>

Package <br>
MUST CONTAIN ONE OR TWO LET2420 <br>
FN <br>
PO <br>
(Leadless Plastic Chip Carriers) <br>
(Plastic Quad Flat Pack) (JEDEC) <br>
(From pin-connection diagram on individual data sheet)
\end{tabular}

NuBus ${ }^{\text {™ }}$ Product
Mechanical Data Cross-Reference

| DEVICE | PACKAGE |  |
| :---: | :---: | :---: |
|  | PIN NO. | TYPE |
| SN74BCT2420 | 68 | FN |
| SN74BCT2423 | 68 | FN |
| SN74BCT2424 | 68 | FN |
| SN74BCT2425 | 100 | PQ |
| SN74ACT2440 | 68 | FN |
| SN74ACT2441 | 100 | PQ |
| SN74ALS2442 | 20 | FN |

## FN020, FNO28, FNO44, FN068, and FN084 plastic chip carrier packages

Each of these chip carrier packages consists of a circuit mounted on a lead frame and encapsulated within an electrically nonconductive plastic compound. The compound withstands soldering temperatures with no deformation, and circuit performance characteristics remain stable when the devices are operated in high-humidity conditions. The packages are intended for surface mounting on solder lands on 1,27 (0.050) centers. Leads require no additional cleaning or processing when used in soldered assembly.


NOTES: A. All dimensions conform to JEDEC Specification MO-047AA/AF. Dimensions and tolerancing are per ANSI Y14.5M-1982.
B. Dimensions $D_{1}$ and $E_{1}$ do not include mold flash protrusion. Protrusion shall not exceed $0.25(0.010)$ on any side.
C. Datums $D-E$ and $F-G$ for center leads are determined at datum $\square$
D. Datum $-\mathrm{H}-$ is located at top of leads where they exit plastic body.
E. Location to datums $-A-$ and $-B-$ to be determined at datum $-H-$
F. Determined at seating plane $-\mathrm{C}-$

FNO20, FNO28, FNO44, FNO68, and FNO84 plastic chip carrier packages (continued)

| JEDEC OUTLINE | NO. OF PINS | A |  | $A_{1}$ |  | D, E |  | $\mathrm{D}_{1}, \mathrm{E}_{1}$ |  | $\begin{gathered} D_{2}, E_{2} \\ \text { (See Note } F \text { ) } \end{gathered}$ |  | $\mathrm{D}_{3}, \mathrm{E}_{3}$ BASIC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |
| MO-047AA | 20 | $\begin{gathered} \hline 4.19 \\ \{0.165\} \end{gathered}$ | $\begin{gathered} 4,57 \\ (0.180) \end{gathered}$ | $\begin{gathered} 2.29 \\ (0.090) \end{gathered}$ | $\begin{gathered} 3,05 \\ (0.120) \end{gathered}$ | $\begin{gathered} 9,78 \\ (0.385) \end{gathered}$ | $\begin{gathered} 10,03 \\ (0.395) \end{gathered}$ | $\begin{gathered} 8,89 \\ (0.350) \end{gathered}$ | $\begin{gathered} 9.04 \\ (0.356) \end{gathered}$ | $\begin{gathered} 7.37 \\ (0.290) \end{gathered}$ | $\begin{gathered} 8,38 \\ (0.330) \end{gathered}$ | 5,08 (0.200) |
| MO-047AB | 28 | $\begin{gathered} 4,19 \\ (0,165) \end{gathered}$ | $\begin{gathered} 4,57 \\ (0,180) \end{gathered}$ | $\begin{gathered} 2.29 \\ (0.090) \end{gathered}$ | $\begin{gathered} 3.05 \\ (0.120) \end{gathered}$ | $\begin{aligned} & 12.32 \\ & (0.4851 \end{aligned}$ | $\begin{aligned} & 12.57 \\ & \quad 10.4951 \end{aligned}$ | $\begin{gathered} 11,43 \\ 10.450 \% \end{gathered}$ | $\begin{aligned} & 11.58 \\ & 10.456 \% \end{aligned}$ | $\begin{gathered} 9,91 \% \\ (0,390) \end{gathered}$ | $\begin{aligned} & 10,92 \\ & 10.430 \end{aligned}$ | 7.6210 .3001 |
| MO-047AC | 44 | $\begin{gathered} 4.19 \\ (0.165) \end{gathered}$ | $\begin{gathered} 4.57 \\ (0.180) \end{gathered}$ | $\begin{gathered} 2.29 \text { \% } \\ (0.090 \% \end{gathered}$ | $\begin{gathered} 3,05 \\ (0,120) \end{gathered}$ | $\begin{gathered} 17,40 \\ 10.6851 \end{gathered}$ | $\begin{gathered} 17,65 \\ 10,6951 \end{gathered}$ | $\begin{gathered} 16,51 \\ 10.6501 \end{gathered}$ | $\begin{aligned} & 16.66 \\ & 10.6561 \end{aligned}$ | $\begin{aligned} & 14.99 \\ & (0.590) \end{aligned}$ | $\begin{aligned} & 16.00 \\ & 10.630) \end{aligned}$ | $12.7010 .500)$ |
| MO-047AD | 52 | $\begin{aligned} & 4.19 ? \\ & 10.165 \% \end{aligned}$ | $\begin{aligned} & 5,08 \\ & 10.200 \end{aligned}$ | $\begin{array}{r} 2,29 \% \\ 0.0901 \end{array}$ | $\begin{gathered} 3,30 \\ 10.130) \end{gathered}$ | $\begin{aligned} & 19.94 \\ & 10.7851 \end{aligned}$ | $\begin{gathered} 20.19 \\ 10.7951 \end{gathered}$ | $\begin{aligned} & 19,05 \\ & 10.7501 \end{aligned}$ | $\begin{aligned} & 19.20 \\ & 10.7561 \end{aligned}$ | $\begin{aligned} & 17,53 \\ & 10.6901 \end{aligned}$ | $\begin{array}{r} 18.54 \\ (0.730) \end{array}$ | 15,24 10,600) |
| MO-047AE | 68 | $\begin{gathered} 4,19 \\ (0.165) \end{gathered}$ | $\begin{gathered} 5,08 \\ (0.200) \end{gathered}$ | $\begin{gathered} 2.29 \\ (0.090) \end{gathered}$ | $\begin{gathered} 3,30 \\ (0.130) \end{gathered}$ | $\begin{gathered} 25,02 \\ (0.985) \end{gathered}$ | $\begin{gathered} 25,27 \\ (0.995) \end{gathered}$ | $\begin{gathered} 24,13 \\ (0.950) \end{gathered}$ | $\begin{gathered} 24,33 \\ (0.958) \end{gathered}$ | $\begin{gathered} 22,61 \\ (0.890) \end{gathered}$ | $\begin{gathered} \hline 23,62 \\ (0.930) \end{gathered}$ | 20,32 (0.800) |
| MO:047AF | 84 | $\begin{aligned} & 4.19 \Rightarrow 1 \\ & 0.1651 \text {. } \end{aligned}$ | $\begin{gathered} 5,08 \\ 10.200 \end{gathered}$ | $\begin{array}{r} 2,29 \\ 10.090 \% \end{array}$ | $\begin{aligned} & 3,30 \\ & 10,130) \end{aligned}$ | $\begin{aligned} & 30.10 \\ & 1.1851 \end{aligned}$ | $\begin{gathered} 30,35 \\ 1,1951 . \end{gathered}$ | $\begin{aligned} & 29,21 \% \\ & 1,1501 \end{aligned}$ | $\begin{aligned} & 29.41 \\ & \quad(1.158) \end{aligned}$ | $\begin{aligned} & 27,69 \\ & 11,0901 \end{aligned}$ | $\begin{array}{r} 28,70 \\ 1.130 \end{array}$ | 25.40\%1.000) |

NOTES: A. All dimensions conform to JEDEC Specification MO-047AA/AF. Dimensions and tolerancing are per ANSI Y14.5M-1982.
F. Determined at seating plane $-\mathrm{C}-$

## PQ plastic quad flat package

This plastic package consists of a circuit mounted on a lead frame and encapsulated within an electrically nonconductive plastic compound. The compound withstands soldering temperatures with no deformation, and circuit performance characteristics remain stable when the devices are operated in high-humidity conditions. The package is intended for surface mounting on solder leads on 0,64(0.025) centers. Leads require no additional cleaning or processing when used in solder assembly.


NOTES: A.Datums $A-B$ and -D- to be determined where center leads exit plastic body at plane - H -.
B. Dimension to be determined at plane-C-
C. Dimension to be determined at plane-H-.
D. Dimension to be determined at plane -H-, dimension does not include 0,254 (0.010) maximum mold protrusion per side.
E. Dimensions and tolerance per ANSI Y14.5M-1982.
F. Tolerances: $X, X X \pm 0,12 \quad(X . X X X \pm 0.005$ )
$X, X X X \pm 0,050(X . X X X X \pm 0.002)$ unless otherwise specified.

## INTRODUCTION

Texas Instruments has developed solutions for today's high density packaging needs. The TI facility at Attleboro, Massachusetts (one of the world's largest suppliers of multimetal systems) provides leading-edge technology which, combined with reliable, high-volume, off-the-shelf interconnection products, allows TI to quickly meet volume commercial applications.

During the last decade, TI has produced one of the largest IC socket families. TI's sockets include every type and size socket in common use today and are available in a wide choice of contact materials and designs.

Our sockets are designed for:

- easy and efficient hand assembly
- compatibility with automatic assembly equipment
- maximum performance and board density

This section provides information on the following types of IC socket products.

| PRODUCTION SOCKETS | TYPE |
| :--- | :--- |
| Plastic Leaded Chip Carrier | PLCC |
| Single-In-Line Packages | SIP |
| Pin-Grid Arrays | PGA |
| Dual-In-Line | DIP |
| Dual-In-Line 0.070-inch spacing | Shrink Pack |
| Quad-In-Line | QUIP |
| BURN-IN/TEST SOCKETS | TYPE |
| Plastic Leaded Chip Carrier | PLCC |
| Pin Grid Array | PGA |
| Small Outliłne | J Lead |
| Dual-In-Line | DIP |
| Dual-In-Line 0.070-inch spacing | Shrink Pack |
| Small Outline | Flat Pack |
| Quad | Flat Pack |

Specially formulated alloys give the TI contact springs:

- Low Contact Resistance
- High Contact Strength (to stand up to repetitive insertions and withdrawals)
- High normal forces assure gas-tight reliability

A full line of reliable, readily available, low-cost interconnection systems means premium performance at an economical price.
Additional information on these and other TI products, including pricing and delivery quotations, may be obtained from your nearest authorized TI Distributor, TI Sales Representative or:

Texas Instruments Incorporated
Connector Systems Department, MS 14-3 Telephone: (617) 699-5242/5375
Attleboro, Massachusetts 02703

## PERFORMANCE SPECIFICATIONS

## Mechanical

Recommended PCB thickness range: 0.062 in to 0.092 in
Recommended PCB hole size range: 0.032 in to 0.042 in
Vibration: 15 G max
Shock: 100 G max
Insertion force: 0.59 lbs per position typ
Withdrawal force: 0.25 lbs per position typ
Normal force: 200 g min, 450 g typ
Wipe: 0.075 in min
Durability: 5 cycles min
Contact retention: $\mathbf{1 . 5} \mathrm{lbs}$ min

## Electrical

Current carrying capacity: 1 A per contact
Insulation resistance: $5000 \mathrm{M} \Omega \mathrm{min}$
Dielectric withstanding voltage: 1000 V ac rms min
Capacitance: 1 pF max

## Environmental

Operating temperature:
Operating: $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage: $-40^{\circ} \mathrm{C}$ to $95^{\circ} \mathrm{C}$
Temperature cycling with humidity: will conform to final EIA specifications

## MATERIALS

Body - Ryton R-4 (40\% glass) UL 94 V-0 rating
Contacts - CDA 510 spring temper
Contact finish - 90/10 tin/lead ( $200 \mu \mathrm{in}-400 \mu \mathrm{in}$ ) over $40 \mu$ in copper

Extraction tool available, consult factory
Contact factory for detailed information

## PLASTIC LEADED CHIP CARRIER CPR SERIES



NOTE: Socket electrical pin-out pattern represents component side of P.C.B. layout. (TYP. counter clockwise numbering pinout system.)



## PART NUMBER SYSTEM




| Pos | A | B | C |
| :---: | :---: | :---: | :---: |
| 44 | 21,43 <br> $(0.844)$ | 17,78 <br> $(0.700)$ | 12,70 <br> $(0.500)$ |
|  | 23,98 | 20,32 | 15,24 |
|  | $(0.944)$ | $(0.800)$ | $(0.600)$ |
| 68 | 29,06 | 25,40 | 20,32 |
|  | $(1.144)$ | $(1.000)$ | $(0.800)$ |
| 84 | 34,14 <br> $(1.344)$ | 30,48 <br> $(1.200)$ | 25,40 |

Dimensions in parentheses are in inches

## PRODUCT FEATURES

Can be loaded by top actuated insertion or press-in insertion, either manually or automatically
High reliability due to high pressure contact point
Open body and high stand-off design provide high efficiency in heat dissipation
High durability up to 10,000 cycles
Compact design

## PERFORMANCE SPECIFICATIONS

## Mechanical

Accommodates IC leads per specific IC device
Recommended PCB thickness range: 0.062 in to 0.092 in
Recommended PCB hole size range: 0.032 in to 0.042 in
Durability: 10,000 cycles $10 \mathrm{~m} \Omega$ max contact resistance change
Insertion force: Zero g
Withdrawal force: Zero $\mathrm{g}^{\dagger}$

## Electrical

Contact rating: 1 A per contact
Contact resistance: $20 \mathrm{~m} \Omega$ max initial
Insulation resistance: 1000 M $\Omega$ per MIL-STD 202, Method 302, Condition B
Dielectric withstanding voltage: 500 V ac rms per MIL-STD 202, Method 301

## Environmental

Thermal shock: 100 cycles, $-25^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Temperature soak: $150^{\circ} \mathrm{C}$ for 48 hours
Operating temperature: $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## MATERIALS

Body - ULTEM glass filled (UL 94 V-0)
Contact - copper alloy
Plating ${ }^{\ddagger}$ - overall gold plate $4 \mu$ in over min $70 \mu$ in nickel plating
${ }^{\dagger}$ After IC is unlocked from the socket
${ }^{\ddagger}$ For additional plating options contact factory For complete test report contact the factory

PLCC BURN-IN/TEST SOCKETS CPJ SERIES


Dimensions in parentheses are inches
Contact factory for detailed information


## PART NUMBER SYSTEM



## 18 PIN FOOTPRINT SHOWN



SIZES: 18 PIN 22 PIN


## PERFORMANCE SPECIFICATIONS ${ }^{\dagger}$

## Mechanical

Vibration: MIL-STD-202
Durability: 30 cycles
Insertion force: Zero g
Withdrawal force: Zero $\mathrm{g}^{\ddagger}$
Contact (normal) force: 200 g min
Contact retention force: 2 lbs per circuit min

## Electrical

Contact rating: 1 A
Contact resistance: $30 \mathrm{~m} \Omega$ max initial Insulation resistance: $1000 \mathrm{M} \Omega$ at 500 dc Dielectric strength: 1500 V ac rms
Capacitance: 2 pF max
$\dagger$ Values may vary due to test sequence and SIP module configuration
${ }^{\ddagger}$ After module is unlocked from the receptacle
For a complete test report, please contact factory

## Environmental

( $20 \mathrm{~m} \Omega$ max contact resistance change after all tests)
Operating and storage temperature: $-40^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$ Humidity: MIL-STD 202, Method 106D, 10 days
Temperature soak: $85^{\circ} \mathrm{C}$ for 160 hours
Thermal Shock: 5 cycles, $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ per
MIL-STD 202, Method 107E

## MATERIALS

Body - PES polyether sulfone, glass filled, UL 94 V-O Contact - Beryllium copper C17000; phosphor bronze alloy CA510
Contact finishes - Post plate min $200 \mu \mathrm{in}$ tin/lead over min $50 \mu$ in nickel overall
Post plate min $30 \mu$ in hard gold over min $75 \mu$ in nickel overall For additional plating options contact the factory.
dUAL ROW VERTICAL


Contact factory for detailed information


PART NUMBER SYSTEM


Consult factory for availability of configurations, materials, and sizes.

SINGLE ROW LOW PROFILE


| Ckt. <br> Size | A | B | C | D | E | F | G | H |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 30 | 96,52 <br> $(3.800)$ | 73,66 <br> $(2.900)$ | 82.14 <br> $(3.234)$ | 89.28 <br> $(3.515)$ | 80,52 <br> $(3.170)$ | 92,71 <br> $(3.650)$ | 2.79 <br> $(0.110)$ | 3,86 <br> $(0.152)$ |

Dimensions in parentheses are in inches

## PERFORMANCE SPECIFICATIONS

## Mechanical

Accommodates IC leads 0.015 in to 0.021 in diameter
Recommended PCB thickness range: 0.062 in to 0.092 in
Recommended PCB hole size range: 0.032 in to 0.042 in
Recommended hole grid pattern: 0.100 in $\pm 0.002$ in each direction
Vibration: $15 \mathrm{G}, 10-2000 \mathrm{~Hz}$ per MIL-STD 1344A, Method 2005.1 Test Condition III
Shock: 100 G , sawtooth waveform, 2 shocks each direction per MIL-STD 202, Method 213, Test Condition I
Durability: 5 cycles, $10 \mathrm{~m} \Omega$ max contact resistance change per MIL-STD 1344, Method 2016
Insertion force: $3.6 \mathrm{oz}(102 \mathrm{~g})$ per pin typ using 0.018 in diameter test pin
Withdrawal force: $0.5 \mathrm{oz}(14 \mathrm{~g})$ per pin min using 0.018 in diameter test pin

## Electrical

Contact rating: 1 A per contact
Contact resistance: $\mathbf{2 0} \mathbf{m} \Omega$ max initial
Insulation resistance: $1000 \mathrm{M} \Omega$ at 500 V dc per MIL-STD 1344, Method 3003.1
Dielectric withstanding voltage: 1000 V ac rms per MIL-STD 1344, Method 3001.1
Capacitance: 1 pF max per MIL-STD 202, Method 305

## Environmental

Operating temperature: $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, gold; $-40^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$, tin/lead
Corrosive atmosphere: $10 \mathrm{~m} \Omega$ max contact resistance change when exposed to $22 \%$ ammonium sulfide for 4 hours
Gas tight: $10 \mathrm{~m} \Omega$ max contact resistance change when exposed to nitric acid vapor for 1 hour
Temperature soak: $10 \mathrm{~m} \Omega \max$ contact resistance change when exposed to $105^{\circ} \mathrm{C}$ temperature for 48 hours

## MATERIALS

Body - PBT polyester UL 94 V-0
On request, G10/FR4 or Mylar film
Outer sleeve - Machined Brass (QQ-B-626)
Inner contact - Beryllium copper (QQ-C-530) heat treated Plating: (specified by part number)

## PIN GRID ARRAY




Inner contact - $30 \mu$ in gold over $50 \mu$ in nickel or $100 \mu \mathrm{in}$ tin/lead over $50 \mu$ in nickel
Outer sleeve $-10 \mu$ in gold over $50 \mu$ in nickel or $50 \mu \mathrm{in}$ tin/lead over $50 \mu \mathrm{in}$ nickel

## PART NUMBER SYSTEM



| Insulator Size | $\mathbf{A}$ <br> $\pm 0.010$ | $\mathbf{B}$ <br> $\pm 0.005{ }^{\dagger}$ |
| :---: | :---: | :---: |
| $9 \times 9$ | $(0.950) 24,13$ | $(0.800) 20,32$ |
| $10 \times 10$ | $(1.050) 26,67$ | $(0.900) 22,86$ |
| $11 \times 11$ | $(1.150) 29,21$ | $(1.000) 25,40$ |
| $12 \times 12$ | $(1.250) 31,75$ | $(1.100) 27,94$ |
| $13 \times 13$ | $(1.350) 34,29$ | $(1.200) 30,48$ |
| $14 \times 14$ | $(1.450) 36,83$ | $(1.300) 33,02$ |
| $15 \times 15$ | $(1.550) 39,37$ | $(1.400) 35,56$ |
| $16 \times 16$ | $(1.650) 41,91$ | $(1.500) 38,10$ |
| $17 \times 17$ | $(1.750) 44,45$ | $(1.600) 40,64$ |
| $18 \times 18$ | $(1.850) 46,99$ | $(1.700) 43,18$ |

[^17]
## PERFORMANCE SPECIFICATIONS

## Mechanical

Accommodates IC leads per specific IC device
Recommended PCB thickness range: 0.062 in to 0.092 in
Recommended PCB hole size range: 0.032 in to 0.042 in
Durability: 10,000 cycles, $20 \mathrm{~m} \Omega$ max contact resistance change
Insertion force: 1.3 oz per position max
Withdrawal force: 8.8 grams per position min

## Electrical

Contact rating: 1.0 A per contact
Contact resistance: $20 \mathrm{~m} \Omega$ max initial
Insulation resistance: $1000 \mathrm{M} \Omega$ per MIL-STD 202, Method 302, Condition B
Dielectric withstanding voltage: 700 V ac rms per MIL-STD 202, Method 301

## Environmental

Thermal shock: 100 cycles, $-25^{\circ} \mathrm{C}$ to $+180^{\circ} \mathrm{C}, 1$ hour Temperature soak: $180^{\circ} \mathrm{C}$ for 1000 hours, $80 \mathrm{~m} \Omega$ max change
Operating temperature: $-65^{\circ} \mathrm{C}$ to $+180^{\circ} \mathrm{C}$
MATERIALS
Body - PES glass filled UL 94 V-0
Contact - copper alloy
Plating - overall gold plate $\min 4 \mu$ in over $\min 70 \mu$ in nickel plating


02 VERSION SHOWN


Dimensions in parentheses are inches
Contact factory for detailed information


PART NUMBER SYSTEM


SIZES: $\mathbf{2 0}$ pin
26 pin

## 20-PIN (02 VERSION) FOOTPRINT SHOWN



PRODUCTION DATA documents contain information current as of publication date. Products conform to specificatiens per the terms of Texas Instruments standard warranty. Production processing doas not nocessarily include testing of all parameters.

## PERFORMANCE SPECIFICATIONS

## Mechanical

Accommodates IC leads $0.011 \pm 0.003$ in by $0.018 \pm 0.003$
Recommended PCB thickness range: 0.062 in to 0.092 in
Recommended PCB hole size range: 0.032 in to 0.042 in
Recommended hole grid pattern: 0.100 in $\pm 0.003$ in each direction
Vibration: 15 G, $10-2000 \mathrm{~Hz}$ per MIL-STD 1344A, Method 2005.1 Test Condition III.
Shock: 100 G , sawtooth waveform, 2 shocks each direction per MIL-STD 202, Method 213, Test Condition I
Durability: 5 cycles, $10 \mathrm{~m} \Omega$ max contact resistance change per MIL-STD 1344, Method 2016
Insertion force (C7X and C86): 16 oz (454 g) per pin max Withdrawal force: ( 40 g ) per pin min

## Electrical

Contact rating: 1 A per contact
Contact resistance: $20 \mathrm{~m} \Omega$ max initial
Insulation resistance: $1000 \mathrm{M} \Omega$ at 500 V dc per MIL-STD 1344, Method 3003
Dielectric withstanding voltage: 1000 V ac rms per MIL-STD 1344, Method 3001.1
Capacitance: 1 pF max per MIL-STD 202, Method 305

## Environmental

Operating temperature: $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, gold; $-40^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$, tin
Corrosive atmosphere: $10 \mathrm{~m} \Omega \max$ contact resistance change when exposed to $22 \%$ ammonium sulfide for 4 hours
Gas tight: $10 \mathrm{~m} \Omega$ max contact resistance change when exposed to nitric acid vapor for 1 hour
Temperature soak: $10 \mathrm{~m} \Omega$ max contact resistance change when exposed to $105^{\circ} \mathrm{C}$ temperature for 48 hours

## Materials (C7X and C86)

Body - PBT polyester UL 94 V-0
C7X Contacts - Outer sleeve: brass
Clip: BECU
Contact finish - clip $30 \mu$ in gold over $50 \mu$ in nickel or
Specified by $\quad 50 \mu \mathrm{in}$ tin/lead over $50 \mu$ in nickel
Part Number - sleeve $10 \mu \mathrm{in}$ gold over $50 \mu \mathrm{in}$ nickel or $50 \mu$ in tin/lead over $50 \mu$ in nickel
C86 Contacts - Phosphor bronze base metal
C86 Contact-finish - Tin plate $200 \mu$ in over copper flash

C7X SERIES - SCREW MACHINE


## C7X SERIES - SCREW MACHINE PART NUMBER SYSTEM

 Positions

X Variations
L_
Solder Tail : 9 Pin length 0.125 Typ
Wire Wrap : 3
Pin length 0.510

S - Single-in-line package (where applicable)
Screw Machine Socket
1 - wire wrap
2 - solder tail
C86 SERIES - STAMPED AND FORMED


C86 SERIES
PART NUMBER SYSTEM


DUAL-IN-LINE
C7X AND C86 SERIES


## DIPS

|  |  |  | $\begin{aligned} & \text { K } \\ & \sum_{0} \\ & \text { E } \end{aligned}$ | 10 <br> 0 <br> 0 <br> + <br> 0 <br> 0 <br> E <br> 0 |  |  | 0 <br> 0 <br> 0 <br> 0 <br> + <br> $\infty$ <br>  <br>  |  | 0 <br> 0 <br> 0 <br> 0 <br> + <br> 0 <br> 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6 | $\begin{array}{\|c\|} \hline 7,62 \\ 10.300, \end{array}$ | $\begin{array}{\|c\|} \hline 5,08 \\ 10.2000 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 10,16 \\ 10.400, \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 7,62 \\ 10.300 \\ \hline \end{array}$ | 24 | $\begin{array}{\|c\|} \hline 30,48 \\ 11.200) \end{array}$ | $\begin{array}{\|c\|} \hline 27.94 \\ 11.100, \\ \hline \end{array}$ | $\begin{gathered} 12,76 \\ 10.500) \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline 10.16 \\ 10.400 \\ \hline \end{array}$ |
| 8 | $\begin{array}{\|c\|} \hline 10.16 \\ 10.400) \end{array}$ | $\begin{array}{\|c\|} \hline 7.62 \\ 10.300) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 10,16 \\ 10.400) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 7.62 \\ 10.3001 \\ \hline \end{array}$ | 28 | $\begin{array}{\|c\|} \hline 35,56 \\ 11.400) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 33,02 \\ 11.300, \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 17,78 \\ 10.7001 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 15,24 \\ 10.600 \\ \hline \end{array}$ |
| 14 | $\begin{array}{\|c\|} \hline 17.78 \\ 10.7001 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 15,24 \\ (0.600) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 10.16 \\ 10.400) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 7.62 \\ (0.300) \\ \hline \end{array}$ | 32 | $\begin{array}{\|c\|} \hline 40,64 \\ 11.600) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 38,10 \\ (1.500) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 17.78 \\ 10.700) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 15,24 \\ 10.600) \\ \hline \end{array}$ |
| 16 | $\begin{array}{\|c\|} \hline 20,32 \\ 10,800) \\ \hline \end{array}$ | $\begin{array}{\|r\|} \hline 17.78 \\ 10.700 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 10,16 \\ (0.400) \end{array}$ | $\begin{array}{\|c\|} \hline 7,62 \\ (0.300) \\ \hline \end{array}$ | 34 | $\begin{array}{\|c\|} \hline 45,72 \\ (1,800) \end{array}$ | $\begin{array}{r} 43,18 \\ (1.700) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 17.78 \\ (0.700) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 15,24 \\ (0.600) \\ \hline \end{array}$ |
| 18 | $\begin{array}{\|c\|} \hline 22,86 \\ 10.900, \end{array}$ | $\left.\begin{array}{\|c\|} \hline 20,32 \\ (0.800 \end{array} \right\rvert\,$ | $\begin{array}{\|c\|} \hline 10,16 \\ \hline(0,400) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 7.62 \\ (0.300) \\ \hline \end{array}$ | 40 | $\begin{array}{\|c\|} \hline 50,80 \\ (2.000) \end{array}$ | $\begin{array}{r} 48,26 \\ (1.900) \\ \hline \end{array}$ | $(0.700)$ | $\begin{array}{\|c\|} \hline 15,24 \\ (0.600) \\ \hline \end{array}$ |
| 20 | $\begin{array}{\|c\|} \hline 25,40 \\ 11.000) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 22,86 \\ 10.900 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 10,16 \\ \hline(0.400) \\ \hline \end{array}$ | $\begin{gathered} 7.62 \\ 10.300) \\ \hline \end{gathered}$ | 48 | $\begin{array}{\|c\|} \hline 60,96 \\ (2,400) \\ \hline \end{array}$ | $\begin{array}{\|} \hline 58,42 \\ 12.300) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 17,78 \\ (0.700) \\ \hline \end{array}$ | $\begin{array}{\|c\|c\|} \hline 15,24 \\ \hline(0.600) \\ \hline \end{array}$ |
| 22 | $\begin{array}{\|c\|} \hline 27.94 \\ 11.100) \end{array}$ | $\begin{array}{\|c\|} \hline 25,40 \\ (1.000) \end{array}$ | $\left\lvert\, \begin{gathered} 12.76 \\ 10.500) \end{gathered}\right.$ | $\left\lvert\, \begin{gathered} 10.16 \\ (0.400) \end{gathered}\right.$ | 50 | $\begin{gathered} 63,50 \\ (2.500) \end{gathered}$ | $\begin{gathered} 60,96 \\ (2.400) \end{gathered}$ | $\begin{array}{\|c\|} \hline 25,40 \\ (1.000) \end{array}$ | $\begin{array}{\|c\|} \hline 7.62 \\ 10.900) \\ \hline \end{array}$ |
| 24 | $\begin{array}{\|c\|} \hline 30,48 \\ 1.200) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 27.94 \\ (1.100) \end{array}$ | $\begin{gathered} 17.78 \\ 10.700 \end{gathered}$ | $\begin{array}{\|c\|} \hline 15,24 \\ 10.600) \\ \hline \end{array}$ | 64 | $\begin{array}{\|c\|} \hline 81,28 \\ (3.200) \end{array}$ | $\begin{array}{r} 78,74 \\ (3.100) \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 25,40 \\ 11.000) \end{array}$ | $\begin{array}{\|c\|} \hline 22,86 \\ 10.900, \\ \hline \end{array}$ |
| ${ }^{+}$ | $\begin{array}{\|c\|} \hline 30,48 \\ 11.200, \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 27.94 \\ (1.100, \end{array}$ | $\begin{gathered} 10.16 \\ (0.400) \\ \hline \end{gathered}$ | $\begin{gathered} 7.62 \\ 10.300) \\ \hline \end{gathered}$ |  |  |  |  |  |

${ }^{\dagger}$ Nonstandard sizes
Not all sizes available in each series
Dimensions apply to all series

## C7X SERIES



C86 SERIES


## PERFORMANCE SPECIFICATIONS

## Mechanical

Accommodates IC leads 0.011 in by 0.018 in
Recommended PCB thickness range: 0.062 in to 0.092 in Recommended PCB hold size range: 0.032 in to 0.042 in Durability: 10 K cycles - CM Series, 5 K cycles - CP/CO
Electrical
Contact rating: 1 A per contact
Contact resistance: $20 \mathrm{~m} \Omega$ max initial
Insulation resistance: $1000 \mathrm{M} \Omega$ at 500 V dc
Dielectric withstanding voltage: 1000 V ac rms
Capacitance: 1 pF max per MIL-STD 202, Method 305

## Environmental

Operating temperature: $-65^{\circ} \mathrm{C}$ to $170^{\circ} \mathrm{C}-\mathrm{CP} / \mathrm{CM}$ Series,
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}-\mathrm{CQ}$ Series
Humidity: $10 \mathrm{~m} \Omega$ max contact resistance
Temperature Soak: $10 \mathrm{~m} \Omega$ max contact resistance change

## MATERIALS

Body - PPS (polyphenylen sulfide) UL 94 V-0
Contacts - Higher performance copper nickel alloy Plating: ${ }^{\dagger} 4 \mu$ in of gold min over $100 \mu$ in of nickel min
${ }^{\dagger}$ For additional plating options consult the factory

## BURN-IN/TEST DIP SOCKETS



CP37 SERIES


CM37 SERIES


PART NUMBER SYSTEM


CO37 SERIES

| Number of <br> Positions | A <br> $\pm 0.01$ <br> Length | $\mathbf{D}$ <br> $\pm 0.02$ | C <br> $\pm 0.01$ <br> Width | $\mathbf{B}$ <br> $\pm 0.01$ <br> Contact |
| :---: | :---: | :---: | :---: | :---: |
| 14 | $20,32(0.800)$ |  |  |  |
| 16 | $22,35(0.880)$ | 12,70 | 15,24 | 7.62 |
| 18 | $24,89(0.980)$ | $(0.500)$ | $(0.600)$ | $(0.300)$ |
| 20 | $27,43(1.080)$ |  |  |  |
| 24 | $32,51(1,280)$ |  |  |  |
| 28 | $37,59(1.480)$ | 19,05 | 22,86 | 15,24 |
| 40 | $52,83(2.080)$ | $(0.750)$ | $(0.900)$ | $(0.600)$ |
| 42 | $55,37(2.180)$ |  |  |  |

CP37 SERIES

| Number of <br> Positions | A <br> max <br> Length | B <br> $\pm 0.02$ | C <br> max <br> Width |
| :---: | :---: | :---: | :---: |
| 8 | $11,68(0.460)$ |  |  |
| 14 | $17,78(0.700)$ | 7.62 | 12,70 |
| 16 | $20,32(0.800)$ | $(0.300)$ | $(0.500)$ |
| 18 | $22,86(0.900)$ |  |  |
| 20 | $25,40(1.000)$ |  |  |
| 24 | $30,48(1.200)$ | 15,24 | 20,32 |
| 28 | $35,56(1.400)$ | $(0.600)$ | $(0.800)$ |
| 40 | $50,80(2.000)$ |  |  |

CM37 SERIES

| Number of <br> Positions | A <br> $\pm 0.016$ <br> Length | B <br> $\pm 0.02$ | C <br> $\pm 0.016$ <br> Width |
| :---: | :---: | :---: | :---: |
| 28 | $27,18(1.070)$ | 10,67 <br> $(0.420)$ | 17,20 <br> $(0.677)$ |
| 40 | $37,85(1.490)$ | 16,51 | 23,11 |
| 42 | $39,62(1.560)$ | $(0.650)$ | $(0.910)$ |
| 54 | $50,29(1.980)$ |  |  |
| 64 | $59,18(2.330)$ | 20,32 <br> $(0.800)$ | 26,92 <br> $(1.060)$ |

Dimensions in parentheses are inches
Contact factory for detailed information

## IC SOCKETS

## PERFORMANCE SPECIFICATIONS

Insertion force: 16 oz ( 454 g ) per pin max Withdrawal force: $1.5 \mathrm{oz}(42 \mathrm{~g})$ per pin min Operating temperature: $-40^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$, tin/lead Accommodates IC leads $0.011 \pm 0.0003$ in by

$$
0.018 \pm 0.003 \mathrm{in}
$$

Contact rating: 1 A per contact

## MATERIALS

Body - PBT polyester UL 94 V-O
C4S \& CxW Contacts - Copper alloy
Contact finish - Reflow tin plating, $40 \mu \mathrm{in}$ min


QUAD-IN-LINE (CxW SERIES)


## C4S SERIES

| Positions | A <br> Max <br> Length | B <br> Row to Row | C <br> Max <br> Width |
| :---: | :---: | :---: | :---: |
| 28 | 25,02 | 10,16 | 13,00 |
| $(0.985)$ | $(0.400)$ | $(0.512)$ |  |
| 40 | 35,69 | 15,24 | 17,98 |
| 64 | $(1.405)$ | $(0.600)$ | $(0.708)$ |
| 127,07 | 19,05 | 21,62 |  |
|  | $(0.750)$ | $(0.851)$ |  |

Dimensions in parentheses are inches
SHRINK PACK DIP (C4S SERIES)


Dimensions in parentheses are inches
Contact factory for detailed information

## PART NUMBER SYSTEM ${ }^{\dagger}$ FOR C4S SERIES



$$
\frac{\mathbf{s} \quad \frac{\mathbf{X X}}{}-02}{} \begin{array}{r}
\text { Number of contacts } \\
28,40,42,52,54,64
\end{array}
$$

Shrink Pack
(0.070 in pin-to-pin contact spacing)

TI Socket Series
${ }^{\dagger}$ Also available in screw machine contacts


## PERFORMANCE SPECIFICATIONS

## Mechanical

Accommodates IC leads per specific IC device
Recommended PCB thickness range: 0.062 in to 0.092 in
Recommended PCB hole size range: 0.032 in to 0.042 in
Durability: 5000 cycles, $10 \mathrm{~m} \Omega$ max contact resistance change per MIL-STD 1344, Method 2016

## Electrical

Contact rating: 1 A per contact
Contact resistance: $20 \mathrm{~m} \Omega$ max initial
Insulation resistance: $1 \mathrm{M} \Omega$ at 500 V dc per MIL-STD 1344, Method 3003.1
Dielectric withstanding voltage: 700 V ac rms per MIL-STD 1344, Method 3001.1
Capacitance: 1 pF max per MIL-STD 202, Method 305

## Environmental

Operating temperature: $-65^{\circ} \mathrm{C}$ to $170^{\circ} \mathrm{C}$
Humidity: $10 \mathrm{~m} \Omega$ max contact resistance change when tested per MIL-STD 202, Method 103B
Temperature soak: $10 \mathrm{~m} \Omega \mathrm{max}$ contact resistance change when exposed to $105^{\circ} \mathrm{C}$ temperature for 48 hours

## MATERIALS

Body - CFP Series - PES (polyether sulfone) glass filled UL 94 V-O
Temperature: $-65^{\circ} \mathrm{C}$ to $170^{\circ} \mathrm{C}$
Contact - Beryllium copper
Plating: ${ }^{\dagger}$ Overall gold plate $\min 4 \mu$ in over $\min 70 \mu$ in nickel plating
${ }^{\dagger}$ for additional plating option consult the factory.
Dimensional drawings available from factory.

## SMALL OUTLINE FLAT PACK (CFPH/K SERIES)



## PART NUMBER SYSTEM



## QUAD FLAT PACK (CFPM SERIES)



## PART NUMBER SYSTEM



## PIN GRID ARRAY (CZFW SERIES)



## PART NUMBER SYSTEM



| CFPH Series $14,16,18,20$ | Small Outline |
| :--- | :--- |
| CFPK Series 24, 28 | Flat Pack |
| CFPM Series 64,80 | Quad Flat Pack |
| CZFW Series $11 \times 11 \times 2$ | Pin Grid Array |

For more information contact your
local distributor or contact TI directly:
Texas Instruments Incorporated
CSD Marketing, MS 14.1
(617) 699-5242/5269

Attleboro, MA 02703

## Field Sales Offices

| Field Sales Offices |  |  |
| :---: | :---: | :---: |
| UNITED STATES <br> California <br> Irvine 91714 <br> 17891 Cartwright Road <br> Phone: (714) 660-8111 <br> San Diego 92123 <br> 4333 View Ridge Ave., Suite B <br> Phone (619) 278-9600/9603 <br> Torrence 90502 <br> 9505 Hamilton St. <br> Bldg. A, Suite One <br> Phone: (213) 217.7000 <br> Georgia <br> Norcross 30092 <br> 5515 Spaulding Drive <br> Phone: (404) 662-7861/7931 <br> Massachusetts <br> Attleboro 02703 <br> 34 Forest Street, MS 10-6/MS 14-3 <br> Phone: (617) 699-5206/1278/5213 <br> North Carolina <br> Charlotte 28210 <br> 8 Woodlawn Green <br> Suite 100 <br> Phone: (704) 527-0930 <br> Texas <br> Dallas 75265 <br> 7800 Banner Drive, MS 3936 <br> Phone: (214) 995-7550/7547/7548 <br> Texas Instruments provides customer assistance in varied technical areas. Since TI does not possess full access to data concerning all of the uses and applications of customers' products, responsibility is assumed by TI neither for customer product design nor for any intringement of patents or rights of others, which may result from 71 assistance. | INTERNATIONAL <br> Australia <br> Texas Instruments Australia, Ltd. <br> P.O. Box 63 <br> Elizabeth, South Australia 5112 <br> Phone: 61-8-255-2066 <br> England <br> Texas Instruments, Ltd. <br> Beffordia House <br> Prebend Stsreet <br> Bedford MK41 7PA <br> Phone: (0234) 63211, Ext. 1 <br> France <br> Texas Instruments, Ltd. <br> Metallurgical Materials Division <br> 8-10 Avenue Morane Saulnier <br> 78140 Velizy-Villacoublay, Paris <br> Phone: 333. 946. 9712 <br> Hong Kong <br> Texas Instruments Asia, Ltd. <br> Asia Pacific Division <br> 8th Floor, World Shipping Centre <br> Harbor City 7, Canton Road <br> Kowloon, Hong Kong <br> Phone: 852-3-722-1223 <br> Italy <br> Texas Instruments Italia SPA <br> Viale Europa, 40 <br> I-20093 Cologno Monzese <br> Milano <br> Phone: 011-39-2-25.300.1 | Japan <br> Texas Instruments Japan, Ltd. <br> 305 Tanagasnira <br> Oyama-Cho <br> Suntoh-Gun, Shizuoka-Ken <br> Japan 410-13 <br> Phone: (81) 550-81211 <br> Mexico <br> Texas Instruments de Mexico, SA <br> Av. Reforma No. 450-10 Piso <br> Col. Juarez <br> Delegacion: Cuauhtemoc <br> Mexico City, D.F. <br> Mexico 06600 <br> Phone: 52-5-514-3583 <br> Singapore <br> Texas Instruments Asia <br> \# 02-08, 12 Lorong Bakar Batu <br> Kolam Ayer Industrial Estate <br> Singapore 1334 <br> Republic of Singapore <br> Phone: 65-747-2255 <br> Taiwan <br> Texas Instruments Supply Co. <br> Taiwan Branch <br> Bank Tower <br> Room 903, 205 Tun Hwa N. Road <br> Taipei, Taiwan <br> Phone: 886-2-713-9311 <br> West Germany <br> Texas Instruments Deutschland GMBH <br> Metallurgical Materials Div. <br> Rosenkavalierplatz 15 <br> D-8000 Muenchen 81 <br> Phone: 011-49-89-915081 |

A new packaging system, SMitic Tape and Reel, has emerged along with the introduction of surface-mount semiconductor packages by Texas Instruments.

## Benefits

Features

SMti Tape and Reel not only offers a new shipping method that protects components from mechanical and electrical damage, but also includes the benefits of automated inventory control, ship to stock, and total compatibility with today's automated placement systems. SMti Tape and Reel continues the trend towards industry automation and cost reduction and contributes to the overall goal of electronic system quality and reliability.

The features of SMti Tape and Reel packaging are as follows.

- SMti Tape and Reel packaging is in full compliance with EIA Standard 481-A, '"Taping of Surface-Mount Components for Automatic Placement."
- Industry-compatible tape format allows second sourcing without costly and time-consuming equipment changeovers and record-keeping changes.
- Static-inhibiting materials, used in carrier tape manufacture, provide device protection from static damage.
- Rigid, dust-free polystyrene reels provide mechanical protection and clean room compatibility for optimum equipment operation and manufacturing yield.
- Completely compatible with dereeling equipment currently available on most high-speed automated placement systems.
- Medium-density Code 39 bar coding enables inventory and manufacturing automation, as well as complete component traceability prior to, during, and after system manufacture.
- Efficient packaging offers savings in storage space and manufacturing overhead. and SMti are trademarks of

Texas Instruments Incorporated.

SMti Tape and Reel offers users of surface-mounted semiconductor devices a new and efficient method of component handling. Tape and reel consists of three major elements: a carrier tape, a cover tape, and a reel.

Carrier Tape

Cover Tape

Reel
The entire assemblage is wound on a high-strength polystyrene based reel. The reel provides a means of easy storage and handling as well as a method for feeding large quantities of packages to high-speed placement systems. In addition, SMti Tape and Reel offers a factoryautomation alternative through the use of medium-density Code 39 bar coding on all reel assemblies. The bar code provides source, part number, date code, and quantity.

## Bar-Code Labeling

Figure 1

Each reel of SMti components is labeled with a "man-and-machine" readable label that uses a medium-density Code 39 bar code in combination with alphanumeric characters.


## Notes

1. Sample labels are available for system compatibility testing.

## Specification

SMti Tape and Reel components are available in formats that are compatible with most industry standard component loading and tape drive equipment. Figures 2 through 6 and Tables 1 through 6 provide information regarding these formats. All dimensions are given in millimeters.

Figure 2

## Tape Format



## Notes

1. Carrier tape is conductive with a resistivity value of less than $1 \times 10^{5} \mathrm{ohms}$ per square.
2. Cover tape is sealed over the entire length of the carrier tape.

Figure 3
Component Format (All components are packaged per Note 1.)



## Note

1. Pin \#1 orientation.

## Specification (Continued)

Variables are used in Figures 4 and 5 and Tables 1 and 2. The definitions for the variables are as follows: $W$ is tape width, $P$ is pocket pitch, $A_{0}$ is pocket width, $B_{0}$ is pocket length, $K_{0}$ is pocket depth, $K$ is maximum tape depth, and $F$ is the distance between the drive hole and the centerline of the pocket. All dimensions are given in millimeters.

Figure 4 Single-Sprocket Tape Dimensions


1. Tape widths are 12,16 , and 24 mm .
2. Camber per EIA Standard 481-A.
3. Minimum bending radius per EIA Standard 481-A.

Variables are used in Figures 4 and 5 and Tables 1 and 2. The definitions for the variables are as follows: $W$ is tape width, $P$ is pocket pitch, $A_{0}$ is pocket width, $B_{0}$ is pocket length, $K_{0}$ is pocket depth, $K$ is maximum tape depth, and $F$ is the distance between the drive hole and the centerline of the pocket. All dimensions are given in millimeters.

Table 1
Single-Sprocket Variable Tape Dimensions

| Package <br> Type | Package <br> Designator | Dimension <br> $\mathbf{W}$ |  | $\mathbf{P}$ | $\mathbf{A}_{0}$ | $\mathbf{B}_{0}$ | $\mathrm{~K}_{0}$ | K |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| SO-8 | D | 12 | 8 | 6.4 | 5.2 | 2.1 | 2.5 | $5.5^{*}$ |
| SỌ-14 | D | 16 | 8 | 6.5 | 9.5 | 2.1 | 2.5 | 7.5 |
| SO-16 | D | 16 | 8 | 6.5 | 10.3 | 2.1 | 2.5 | 7.5 |
| SO-16L | DW | 16 | 12 | 10.9 | 10.7 | 3.0 | 3.4 | 7.5 |
| SO-20L | DW | 24 | 12 | 10.9 | 13.2 | 3.0 | 3.4 | 11.5 |
| SO-24L | DW | 24 | 12 | 10.9 | 15.8 | 3.0 | 3.4 | 11.5 |
| SO-28L | DW | 24 | 12 | 10.9 | 18.3 | 3.0 | 3.4 | 11.5 |
| PLCC-18 | FP** | 24 | 12 | 8.7 | 12.2 | 3.75 | 4.1 | 11.5 |
| PLCC-18 | FM | 24 | 12 | 8.7 | 13.9 | 3.75 | 4.1 | 11.5 |
| PLCC-22 | FM | 24 | 12 | 8.7 | 13.9 | 3.75 | 4.1 | 11.5 |
| PLCC-32 | FM | 24 | 16 | 12.9 | 15.5 | 3.75 | 4.1 | 11.5 |
| PLCC-20 | FN | 16 | 12 | 10.3 | 10.3 | 4.9 | 5.3 | 7.5 |
| PLCC-28 | FN | 24 | 16 | 13.0 | 13.0 | 4.9 | 5.3 | 11.5 |
| Tolerance |  | $\pm 0.3$ | $\pm 0.1$ | $\pm 0.1$ | $\pm 0.1$ | $\pm 0.1$ | max | $\pm 0.1$ |

*Tolerance for this part is: $\pm 0.05$.
${ }^{* *} \mathrm{FP}$ is a package designator for TMS4164 and TMS4416.

## Specification (Continued)

Variables are used in Figures 4 and 5 and Tables 1 and 2. The definitions for the variables are as follows: $W$ is tape width, $P$ is pocket pitch, $A_{0}$ is pocket width, $B_{0}$ is pocket length, $K_{0}$ is pocket depth, $K$ is maximum tape depth, and $F$ is the distance between the drive hole and the centerline of the pocket. All dimensions are given in millimeters.

Figure 5 Double-Sprocket Tape Dimensions


Notes

1. Tape widths are 32,44 , and 56 mm .
2. Camber per EIA Standard 481-A.
3. Minimum bending radius per EIA Standard 481-A.

Variables are used in Figures 4 and 5 and Tables 1 and 2. The definitions for the variables are as follows: $W$ is tape width, $P$ is pocket pitch, $A_{0}$ is pocket width, $B_{0}$ is pocket length, $K_{0}$ is pocket depth, $K$ is maximum tape depth, and $F$ is the distance between the drive hole and the centerline of the pocket. All dimensions are given in millimeters.

Table 2
Double-Sprocket Variable Tape Dimensions

| Package Type | Package Designator | Dimen w | sion P | $\mathrm{A}_{0}$ | $\mathrm{B}_{0}$ | $\mathrm{K}_{0}$ | K | F |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PLCC-44 | FN | 32 | 24 | 18.0 | 18.0 | 4.9 | 5.3 | 14.2 |
| PLCC-52 | FN | 32 | 24 | 20.5 | 20.5 | 5.3 | 5.7 | 14.2 |
| PLCC-68 | FN | 44 | 32 | 25.6 | 25.6 | 5.3 | 5.7 | 20.2 |
| PLCC-84 | FN | 44 | 36 | 30.7 | 30.7 | 5.3 | 5.7 | 20.2 |
| PLCC-100 | FN | 56 | 40 | 35.8 | 35.8 | 5.3 | 5.7 | 26.2 |
| PLCC-124 | FN | 56 | 48 | 43.4 | 43.4 | 5.3 | 5.7 | 26.2 |
| Tolerance |  | $\pm 0.3$ | $\pm 0.1$ | $\pm 0.1$ | $\pm 0.1$ | $\pm 0.1$ | max | $\pm 0.1$ |

Variables are used in Figure 6 and Table 3. The definitions for the variables are as follows: G is the distance between the flanges, T is the maximum reel width, and $\mathbf{N}$ is the diameter of the reel hub. All dimensions are given in millimeters.

Figure 6
Reel Dimensions


Variables are used in Figure 6 and Table 3. The definitions for the variables are as follows: G is the distance between the flanges, T is the maximum reel width, and $\mathbf{N}$ is the diameter of the reel hub. All dimensions are given in millimeters.

## Table 3

## Variable Reel Dimensions

| Package Type | Package Designator | $\begin{aligned} & \text { Dimension } \\ & \mathrm{G} \quad \mathrm{~T} \end{aligned}$ |  | N |
| :---: | :---: | :---: | :---: | :---: |
| SO-8 | D | 12.4 | 18.4 | 100 |
| SO-14 | D | 16.4 | 22.4 | 100 |
| SO-16 | D | 16.4 | 22.4 | 100 |
| SO-16L | DW | 16.4 | 22.4 | 100 |
| SO-20L | DW | 24.4 | 30.4 | 100 |
| SO-24L | DW | 24.4 | 30.4 | 100 |
| SO-28L | DW | 24.4 | 30.4 | 100 |
| PLCC-18 | FP* | 24.4 | 30.4 | 100 |
| PLCC-18 | FM | 24.4 | 30.4 | 100 |
| PLCC-22 | FM | 24.4 | 30.4 | 100 |
| PLCC-32 | FM | 24.4 | 30.4 | 100 |
| PLCC-20 | FN | 16.4 | 22.4 | 100 |
| PLCC-28 | FN | 24.4 | 30.4 | 100 |
| PLCC-44 | FN | 32.4 | 40.4 | 100 |
| PLCC-52 | FN | 32.4 | 40.4 | 100 |
| PLCC-68 | FN | 44.4 | 52.4 | 150 |
| PLCC-84 | FN | 44.4 | 52.4 | 150 |
| PLCC-100 | FN | 56.4 | 64.4 | 150 |
| PLCC-124 | FN | 56.4 | 64.4 | 150 |
| Tolerance |  | +2.0 | max | $\pm 2.0$ |

[^18]Specification (Continued)

> All dimensions are given in millimeters.

Table 4
Tape and Reel Format Summary
$\begin{array}{llllllllll}\hline \begin{array}{l}\text { Package } \\ \text { Type }\end{array} & \begin{array}{l}\text { Package } \\ \text { Designator }\end{array} & \begin{array}{l}\text { Tape } \\ \text { Width }\end{array} & \begin{array}{l}\text { Package } \\ \text { Pitch }\end{array} & \begin{array}{l}\text { Pocket } \\ \text { Width }\end{array} & \text { Dimensions } \\ \text { Length }\end{array}$ Depth $\left.\begin{array}{l}\text { Reel } \\ \text { Diameter }\end{array} \begin{array}{l}\text { Reel Hub } \\ \text { Diameter }\end{array} \begin{array}{l}\text { Parts } \\ \text { Per Reel }\end{array}\right]$
*FP is a package designator for TMS4164 and TMS4416.

## Ordering Information

To order tape and reel components, you need to provide information about part numbers, quantities, shipping, and sample package applications.

Ordering by Part Number

Formats and Quantities

Shipping

When ordering tape and reel components, add the letter $\mathbf{R}$ as a suffix to the part number. An example of the ordering sequence follows.
 Must be designated by the letter $\mathbf{R}$

All orders for tape and reel packaging must be for whole reels. For example, if a customer requires 9,900 TL074's in Tape and Reel packaging, he needs to place the order for a quantity of $10,000 \mathrm{TL} 074$ 's. The order will be filled and shipped on four reels containing 2,500 parts per reel.

Note: TI reserves the right to provide a smaller quantity of devices per reel to preserve date code integrity.

A list of package and tape formats and the quantity of devicesper reel is provided in Table 5.

Taped and reeled components are shipped in individual packing boxes measuring approximately 14 " $\times 14$ ". The depth of each box is tailored to the tape width. Individual boxes are packed in a larger box whose size depends on the quantity of components ordered.

## Ordering Information (Continued)

All dimensions are given in millimeters.

## Table 5

Condensed Tape and Reel Formats

| Package Type | Package Designator | Tape Width | Package Pitch | Reel Diameter | Parts Per Reel |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SO-8 | D | 12 | 8 | 330 | 2500 |
| SO-14 | D | 16 | 8 | 330 | 2500 |
| SO-16 | D | 16 | 8 | 330 | 2500 |
| SO-16L | DW | 16 | 12 | 330 | 1000 |
| SO-20L | DW | 24 | 12 | 330 | 1000 |
| SO-24L | DW | 24 | 12 | 330 | 1000 |
| SO-28L | DW | 24 | 12 | 330 | 1000 |
| PLCC-18 | FP* | 24 | 12 | 330 | 1000 |
| PLCC-18 | FM | 24 | 12 | 330 | 1000 |
| PLCC-22 | FM | 24 | 12 | 330 | 1000 |
| PLCC-32 | FM | 24 | 16 | 330 | 1000 |
| PLCC-20 | FN | 16 | 12 | 330 | 1000 |
| PLCC-28 | FN | 24 | 16 | 330 | 750 |
| PLCC-44 | FN | 32 | 24 | 330 | 500 |
| PLCC-52 | FN | 32 | 24 | 330 | 400 |
| PLCC-68 | FN | 44 | 32 | 330 | 250 |
| PLCC-84 | FN | 44 | 36 | 330 | 250 |
| PLCC-100 | FN | 56 | 40 | 330 | 100 |
| PLCC-124 | FN | 56 | 48 | 330 | 100 |

[^19]Sample Package Applications

Sample components are available for a number of applications, such as standard mechanical sample packages, "daisy-chained" bars, and K-factor bars. Table 6 provides sample ordering information.

Table 6
Sample Package Applications

| Package <br> Type | Package <br> Designator | Mechanical <br> Sample | Daisy Chain | K Factor |
| :--- | :--- | :--- | :--- | :--- |
| SO-8 | D | SN102589 | SN102590 | N/A |
| SO-14 | D | SN72197 | SN200054 | SN200060 |
| SO-16 | D | SN72198 | SN200055 | SN200061 |
| SO-16L | DW | N/A | N/A | N/A |
| SO-20L | DW | SN72199 | SN200056 | SN200062 |
| SO-24L | DW | SN72200 | SN200057 | SN200063 |
| SO-28L | DW | N/A | N/A | N/A |
| PLCC-18 | $*$ | TMS1864MS | TMS1864DC | TMS1864KF |
| PLCC-18 | $*$ | TMS18256MS | TMS18256DC | TMS18256KF |
| PLCC-22 | $*$ | TMS22464MS | TMS22464DC | TMS22464KF |
| PLCC-32 | FM | N/A | N/A | N/A |
| PLCC-20 | FN | SN72201 | SN200058 | N/A |
| PLCC-28 | FN | SN72202 | SN200059 | N/A |
| PLCC-44 | FN | SN102767 | SN102768 | N/A |
| PLCC-52 | FN | N/A | N/A | N/A |
| PLCC-68 | FN | SN750002 | SN750003 | N/A |
| PLCC-84 | FN | N/A | N/A | N/A |
| PLCC-100 | FN | N/A | N/A | N/A |
| PLCC-124 | FN | N/A | N/A | N/A |

*The type of package is indicated by MS, DC, or KF at the end of the part number.

## More Information

As a major manufacturer of SMCs, TI is committed to helping you make the transition to surface-mount as easy and as economical as possible. Getting started in SMT-switching from older and less efficient methods of PCB fabrication-means learning some new manufacturing techniques, and it entails some capital outlay. But in volume production it can actually reduce your capital and space costs by up to 50 percent.

| Ship-to-Stock <br> Eliminates <br> Incoming <br> Inspection | As your usage per surface-mount component (SMC) grows, TI can implement its <br> ship-to stock program for you. With all the necessary quality-control <br> procedures built into our standard testing process, your SMCs can be shipped <br> directly to you in tape and reel or in factory-sealed boxes. Benefits to you: |
| :--- | :--- |
| - Incoming inspection, scrap, and rework reduced or eliminated. |  |
| - Inventory reduced. |  |
| -Quality levels maximized. |  |


| General Information | 1 |
| :--- | :--- |
| NuBus ${ }^{\text {mi }}$ Device Data Sheets | 2 |
| Application Reports | 3 |
| Explanation of Logic Symbols | 4 |
| Mechanical Data | 5 |
| ESD Guidelines | 6 |

# Guidelines for Handling Electrostatic-Discharge Sensitive (ESDS) Devices and Assemblies 

## SCOPE

This specification establishes the requirements for methods and materials used to protect electronic parts, devices, and assemblies (items) susceptible to damage or degradation from electrostatic discharge (ESD). The electrostatic charges referred to in this specification are generated and stored on surfaces of ordinary plastics, most common textile garments, ungrounded people's bodies, and many other commonly unnoticed static generators. The passage of these charges through an electrostaticsensitive part may result in catastrophic failure or performance degradation of the part.

The part types for which these requirements are applicable include, but are not limited to the following:

1) All discrete semiconductors and ICs
2) Hybrid microcircuits
3) Thin film passive devices.

## Definitions

1. Antistatic material: ESD protective material which minimizes the generation of static charges when rubbed against or separated from itself or other similar materials.
2. Static dissipative material: ESD protective material having surface resistivity between $10^{5}$ and $1012 \Omega /$ square.
3. Conductive material: ESD protective material having a surface resistivity of $10^{5} \Omega /$ square maximum.
4. Electrostatic discharge (ESD): A transfer of electrostatic charge between bodies at different electrostatic potentials caused by direct contact or induced by an electrostatic field.
5. Surface resistivity: An inverse measure of the conductivity of a material and is the resistance of unit length and unit width of a surface. Note: Surface resistivity of a material is numerically equal to the surface resistance between two electrodes forming opposite sides of a square. The size of the square is immaterial. Surface resistivity applies to both surface and volume conductive materials and has the dimension of $\Omega /$ square.
6. Volume resistivity: Also referred to as bulk resistivity. It is normally determined by measuring the resistance $(\mathrm{R})$ of a square of material (surface resistivity) and multiplying this value by the thickness (T).
7. Ionizer: Equipment that generates positive and negative ions, either by electrostatic means or by means of a radioactive energy source, in an airstream, and distributes a layer of low velocity ionized air over a work area to neutralize static charges.
8. Close proximity: For the purpose of this specification, is 6 inches or less.

## Device Sensitivity per Test Circuit of Method 3015, MIL-STD-883

1. For the purpose of this specification, all microelectronic devices are considered to be ESDS Class 1. ESDS Class 1 devices require minimum protective packaging of a conductive container or an antistatic container within an electrostatic field shielding barrier.
2. Devices are to be protected from ESD damage from receipt at incoming inspection through assembly, test and shipment of completed equipment.

## APPLICABLE REFERENCE DOCUMENTS

The following reference documents (of latest issue) can provide additional information on ESD controls:

1) MIL-M-38510 Microcircuits, General Specification
2) MIL-STD-883 Test Methods and Procedures for Microelectronics
3) MIL-S-19491 Semiconductor Devices, Packaging of
4) MIL-M-55565 Microcircuits, Packaging of
5) DOD-HDBK-263 Electrostatic Discharge Control Handbook for Protection
6) DOD-STD-1686 Electrostatic Discharge Control Program
7) NAVSEA SE 003-11-TRN-010 Electrostatic Discharge Training Manual
8) EIA-541 Packaging Material Standards for ESD Sensitive Items

## FACILITIES FOR STATIC-FREE WORK STATION

The minimum acceptable static-free work station shall consist of the work surface covered with static dissipative material attached to ground through a $1 \mathrm{M} \Omega \pm 10 \%$ resistor, an attached grounding wrist strap with integral $1 \mathrm{M} \Omega \pm 10 \%$ resistor for each operator, and air ionizer(s) of sufficient capacity for each operator. If no insulator materials are present at the work station, operators may wear static dissipative smocks in lieu of using an ionizer. The wrist strap shall be connected to the static dissipative material at the same metallic button or contact used to ground the material. Ground must utilize either earth ground or third wire (green) electrical ground, refer to Figure 1. Conductive floor tile along with conductive shoes may be used in lieu of the conductive wrist straps for nonseated personnel. The Site Safety Engineer must review and approve all electrical connections at the static-free work station prior to its implementation.

Air ionizers shall be positioned so that the devices at the static-free work stations are within a 4 -foot arc measured by a vertical line from the face of the ionizer and 45 degrees on each side of this line.

General grounding requirements are to be in accordance with Table 1.


All electrical equipment sitting on the static dissipative work surface must be hard grounded using a ground strap but must be isolated from the static dissipative work surface.
NOTE: Earth ground consists of a metal pipe or rod inserted at least three (3) feet into the earth.
Figure 1. Static-Free Work Station

Table 1. General Grounding Requirements

|  | ANTISTATIC, STATIC DISSIPATIVE <br> OR CONDUCTIVE MATERIAL | GROUNDED TO <br> COMMON POINT |
| :--- | :---: | :---: |
| Handling Eqipment/Handtools | X |  |
| Metal Parts of Fixtures <br> and Tools/Storage Racks |  | X |
| Handling Trays/Tubs | X |  |
| Soldering Irons/Bath |  | X |
| Table Tops/Floor Mats |  | X |
| Personnel |  | X Using Wrist Strap* |

*With $1 \mathrm{M} \Omega \pm 10 \%$ resistor.

## Usage of Antistatic Solution in Areas to Control the Generation of Static Charges

The use of antistatic chemicals (antistats) should be a supplemental part of an overall organized ESD program. Any antistatic chemical application shall be considered as a means to reduce or eliminate static charge generation on nonconductive materials in the manufacturing or storage areas.

The application of any antistatic chemical in a clean room of class 10,000 or less shall not be permitted. Accordingly, any user of antistatic solutions must consider the following precautions:

1. Do not apply antistatic spray or solutions in any form to energized electrical parts, assemblies, panels, or equipment.
2. Do not perform antistatic chemical applications in any area when bare chips, raw parts, packages, and/or personnel are exposed to spray mists and evaporation vapors.

The need for initial application and frequency of reapplication can only be established through routine electrostatic voltage measurements using an electrostatic voltmeter. The following durability schedule is a reasonable expectation:

1) Soft surfaces (carpet, fabric seats, foam padding, etc.): each 6 months or after cleaning, by spraying.
2) Hard abused surfaces (floors, table tops, tools, etc.): each week (or day for heavy use) and after cleaning, by wiping or mopping.
3) Hard unabused surfaces (cabinets, walls, fixtures, etc.): each 6 months or annually and after cleaning, by wiping or spraying.
4) Company-furnished and maintained clothing and smocks: after each cleaning, by spraying or adding antistatic concentrate to final rinse water when cleaned.

The use of antistatic chemicals, their application, and compliance with all appropriate specifications, precautions, and requirements shall be the responsibility of the Area Supervisor where antistatic chemicals are used.

## ESD Labels and Signs in Work Areas

ESD caution signs at work stations and labels on static-sensitive parts and containers shall be consistent in color, symbols, class, voltage sensitivity identification, and appropriate instructions. Signs shall be posted at all work stations performing any handling operations with static-sensitive items. These signs shall contain the following information or its equivalent.

## CAUTION

## STATIC CAN DAMAGE COMPONENTS

Do not handle ESDS items unless grounding wrist strap is properly worn and grounded. Do not let clothing or plain plastic materials contact or come in close proximity to ESDS items.

Labels shall be affixed to all containers containing static-sensitive items at a place readily visible and proper for the intended purpose. Additionally, labels must be consistently placed on containers and packages at a standard location to eliminate mishandling. Use only QC accepted and approved signs and labels to identify static-sensitive products and work areas. The use of ESD signs and labels, and their information content shall be the responsibility of the Area Supervisor to assure consistency and compatibility throughout the static-sensitive routing.

## Relative Humidity Control

Since relative humidity has a significant impact on the generation of static electricity, when possible, the work area should be maintained within the following relative humidity ranges: incoming/assembly/test/storage $40 \%-60 \%$.

## PREPARATION FOR WORKING AT STATIC-FREE WORK STATION

A work station with a static dissipative work surface connected to ground through a $1 \mathrm{M} \Omega \pm 10 \%$ resistor, a grounding wrist strap with the ground wire connected to the static dissipative work surface, and an ionizer constitute a static-free work station (Figure 1). An operator is properly grounded when the wrist strap is in snug (no slack) contact with the bare skin, usually positioned on the left wrist for a right-handed operator. The wrist strap must be worn the entire time an operator is at a static-free work station. If possible, operators should avoid touching leads or contacts even though grounded.

## CAUTION

Personnel shall never be attached to ground without the presence of the $1 \mathrm{M} \Omega \pm 10 \%$ series resistor in the ground wire.

An operator's clothing should never make contact or come in close proximity with static-sensitive items. They must be especially careful to prevent any static-sensitive items (being handled) from touching their clothing. Long sleeves must be rolled up or covered with antistatic sleeve protector banded to the bare wrist which shall "cage" the sleeve at least as far up as the elbow. Only antistatic finger cots, cotton gloves, antistatic gloves or conductive gloves (free of reactive elements such as chlorine, phosphorus, etc.) may be used when handling static-sensitive items.

Any person not properly prepared, while at or near the work station, shall not touch or come in close proximity with any static-sensitive items. It is the responsibility of the operator and the Area Supervisor to ensure that the static-free work area is clear of unnecessary static hazards, including such personal items as plastic coated cups or wrappers, plastic cosmetic bottles or boxes, combs, tissue boxes, cigarette packages, and vinyl or plastic purses. All work-related items, including information sheets, fluid containers, tools, and parts carriers must be those approved for use at the static-free work station.

## GENERAL HANDLING PROCEDURES AND REQUIREMENTS

1. All static-sensitive items must be received in an antistatic/conductive container and must not be removed from the container except at static-free work station. All protective folders or envelopes holding documentation (lot travelers, etc.) shall be made of nonstatic-generating material.
2. Each packing (outermost) container and package (internal or intermediate) shall have a warning label attached, stating the following information or equivalent:


The warning label shall be legible and easily readable to normal vision at a distance of 3 feet.
3. Static-sensitive items are to remain in their protective containers except when actually in work at the static-free station.
4. Before removing the items from their protective container, the operator should place the container on the static dissipative bench top and make sure the wrist strap fits snugly around the wrist and is properly plugged into the ground receptacle.
5. All operations on the items should be performed with the items in contact with the static dissipative bench top as much as possible. Do not allow conductive magazine to touch hard grounded test gear on bench top.
6. Ordinary plastic solder-suckers and other plastic assembly aids shall not be used.
7. In cases where it is impossible or impractical to ground the operator with a wrist strap, a conductive shoe/heel strap may be used along with conductive tile/mats.
8. When the operator moves from any other place to the static-free station, the start-up procedure shall be the same as in PREPARATION FOR WORKING AT STATIC-FREE WORK STATION.
9. The ionizer shall be in operation prior to presenting any static-sensitive items to the static-free station, and shall be in operation during the entire time period the items are at the station. (See exception in FACILITIES FOR STATIC-FREE WORK STATION.)
10. "Plastic snow" polystyrene foam, "peanuts," or other high-dielectric materials shall never come in contact with or be used around electrostatic sensitive items, unless they have been treated with an antistat (as evidenced by pink color and generation of less than $\pm 100$ volts).
11. Static-sensitive items shall not be transported or stored in trays, tote boxes, vials, or similar containers made of untreated plastic material unless items are protectively packaged in conductive material.

## PACKAGING REQUIREMENTS

Packaging of static-sensitive items is to be in accordance with Device Sensitivity, item 1). The use of tape and plain plastic bags are prohibited. All outer and inner containers are to be marked as outlined in GENERAL HANDLING PROCEDURES AND REQUIREMENTS, item 2, and conductive magazines/boxes may be used in lieu of conductive bags.

## SPECIFIC HANDLING PROCEDURES FOR STATIC-SENSITIVE ITEMS

## Stockroom Operations

1. Containers of static-sensitive items are not to be accepted into stock unless adequately identified as containing static-sensitive items.
2. Items may be removed from the protective container (magazine/bag, etc.) for the purpose of subdividing for order issue only be a properly grounded operator at an approved static-free station as defined in FACILITIES FOR and PREPARATIONS FOR WORKING AT STATIC-FREE WORK STATIONS.
3. All subdivided lots must be carefully repackaged in protective containers (magazine/bag, etc.) prior to removal from the static-free work station and labeled to indicate that the package(s) contain static-sensitive items. If it is suspected that a static-sensitive item is not adequately protected, do not transfer it to another container, return it to the originator for disposition unless the originator is a Customer. In that case, the QC Engineer should contact the Customer and negotiate an appropriate disposition.
4. It is the responsibility of the Stockroom Supervisor to ensure that all personnel assigned to this operation are familiar with handling procedures as outlined in this specification. A copy of this specification is to be posted in the vicinity so that it is accessible to the operators. Stock handlers and all others who might have occasion to move stock are to be instructed to avoid direct contact with unprotected static-sensitive items.

## Module and Subassembly Operations

1. Static-sensitive items are not to be received from a stockroom, kitting, or machine insertion area unless received in approved static-protective packaging, and properly labeled to indicate that its contents are static sensitive.
2. All single station, progressive line manual assembly operators, and visual inspectors prior to wave soldering operations are to be properly grounded with a grounding wrist strap when handling static-sensitive items.
3. Progressive lines used as single stations where operators will be working on a mix of boards, both static-sensitive and nonstatic-sensitive, will require that all operators working on the line be properly grounded. This is necessary to accommodate the sliding of static-sensitive boards along the assembly bench or across positions not engaged in the assembly of this type board.
4. It is the responsibility of the Area Supervisor to ensure that all personnel handling static-sensitive items are familiar with this procedure and fully aware of the damage or degradation of these units in the event of noncompliance. A periodic inspection should be made using an electrostatic voltmeter to assure that the staticfree stations are in proper working order and to ensure that operators are wearing grounding wrist straps properly (snugly in contact with bare skin).

## Soldering and Lead-Forming Operations

1. All soldering machines, conveyors, cleaning machines, and equipment shall be electrically grounded to ensure that they are at the same ground potential as the grounded operators working on their stations. No machine surfaces exposed to static-sensitive items are to be above the ground potential.
2. All processing equipment shall be grounded, including all loading and unloading stations, that is, the stations before and after each piece of processing equipment.
3. All nonmetallic, static-generating components in the handling systems shall be treated to ensure protection from static.
4. All stations shall be identified by posting signs as outlined in ESD Labels and Signs in Work Areas.
5. Operators are to be properly grounded with a grounding wrist strap during any handling, loading, unloading, inspection, rework, or proximity to static-sensitive items.
6. Unloading operators working at a grounded station shall place static-sensitive items into approved static-protective bags or containers.
7. All manual soldering, repair, and touch-up work stations on the solder line are to be static protected. Operators are to wear grounding wrist straps when working on static-sensitive items. Only grounded-tip soldering/desoldering irons are allowed when working on static-sensitive items.
8. It is the responsibility of the Area Supervisor to ensure that all personnel handling static-sensitive items are familiar with this procedure and fully aware of the damage or degradation of these units in the event of noncompliance. A periodic inspection should be made using an electrostatic voltmeter to assure that the staticfree stations are in proper working order and to ensure that operators are wearing grounding wrist straps properly (comfortably snug in contact with bare skin).

## Electrical Testing Operations

1. All electrical test stations shall be static protected. Operators shall be properly grounded when working on these items.
2. Reused antistatic magazines must be monitored for maintenance of antistatic characteristics.
3. Devices should be in an antistatic/conductive environment except at the moment when actually under test.
4. Devices should not be inserted into or removed from circuits or tester with the power on or with signals applied to inputs to prevent transient voltages from causing permanent damage.
5. All unused input leads should be biased if possible.
6. Device or module repairs must be performed at static-free stations with the operator attached to a grounding wrist strap. Grounded-tip soldering irons shall be used when working on static-sensitive items.
7. Static-sensitive items shall be handled through all electrical inspections in static protective containers. Removal of the items from the protective containers shall be done at a static-free work station as discussed in PREPARATION FOR WORKING AT A STATIC-FREE WORK STATION. The units must be returned to the containers before leaving the station.
8. All such items shall be shipped with an ESD warning label affixed as listed.
9. It is the responsibility of the Area Supervisor to ensure that all personnel handling static-sensitive items are familiar with this procedure and fully aware of the damage or possible degradation of these units in the event of noncompliance. A periodic inspection should be made using an electrostatic voltmeter to assure that the static-free stations are in proper working order and to ensure that operators are wearing grounding straps properly (snugly in contact with bare skin).

## Packing Operations

1. Static-sensitive items are not to be accepted into the packing area unless they are contained in a static-protected bag or conductive container.
2. A static-sensitive item delivered to the packer within an approved container or bag and found to be in order regarding identification shall be packed in the standard shipping carton or other regular packaging material. Containers are to be labeled in accordance with GENERAL HANDLING PROCEDURES AND REQUIREMENTS, item 2.
3. Any void-fillers shall be made of an antistatic material.

## Burn-In Operations

1. Burn-in board loading and unloading of static-sensitive items shall be done at a static-free station.
2. Shorting clips/shorted connectors shall be installed on the board plug-in tab prior to loading any units into the board sockets. The clip/connector shall be taken off just prior to plugging the board into the oven connector. The clip/connector shall be installed immediately upon removal of the board from the oven connector. Installation and removal of the clip/connector shall be done by a properly grounded operator.
3. All automatic or semiautomatic loading and unloading equipment shall be properly electrically grounded.
4. It is the responsibility of the Area Supervisor to ensure that all personnel handling static-sensitive items are familiar with this procedure and fully aware of the damage or possible degradation of these units in the event of noncompliance. A periodic inspection should be made using an electrostatic voltmeter to assure that the static-free stations are in proper working order and to ensure that operators are wearing grounding straps properly (snugly in contact with bare skin).

## CUSTOMER RETURNED ITEM HANDLING PROCEDURE

Receipt of ESDS-labeled items is to be done at a static-free work station and handled in accordance with applicable sections within this guideline.

## QUALITY CONTROL PROVISIONS

## Sampling

Each manufacturing, stockroom, and testing operation handling ESDS devices will be audited a minimum of once each quarter for compliance with all terms of this specification by the responsible process control or QRA organization. Ground continuity and the presence of uncontrolled static voltages are considered critical and shall be checked more frequently as specified below.

## Wrist Straps (once a day)

Wrist straps shall be checked for minimum resistance to provide operator safety and maximum resistance to insure that proper body contact is maintained to drain generated charges. A go-no-go tester may be used provided it checks to a minimum of no less than $500 \mathrm{k} \Omega$ and a maximum of no greater than $2 \mathrm{M} \Omega$.

## Ground Continuity (minimum of once a month)

Ground connections (grounding wrist strap, ground wires on cords, etc.) shall be checked for electrical continuity. The presence of a $1 \mathrm{M} \Omega \pm 10 \%$ resistor in the ground connections between both the operator wrist straps to the work surface and the work surface to ground connector must be verified.

## Grounded Conditions (minimum of once a week)

A visual inspection shall be made to determine full compliance with this specification at static-free work stations during handling of static-sensitive items, including operator being grounded as required, static-sensitive items not being handled in unprotected or unauthorized areas, and no static-generating materials at the grounded work station.

## Sleeve Protectors (minimum of once a week)

A visual check shall be made to determine that each operator wearing loose-fitting or long-sleeved clothing either has sleeves properly rolled or covered with sleeve protectors properly grounded to the bare skin at the wrist.

## Static Voltage Levels (minimum of once a week)

In addition to the visual inspections, a sample inspection using an electrostatic voltmeter will be used to check for uncontrolled electrostatic voltages at or near electrostatic-controlled work stations.

## Conductive Floor Tiles (minimum of once a month)

Conductive floors must have a resistance of not less than $100 \mathrm{k} \Omega$ from any point on the tile to earth ground. Also, resistance from any point-to-point on the tile floor 3 feet apart shall be not less than $100 \mathrm{k} \Omega$. The test methods to be used are ASTM-F-150-72 and NFPA 99.

## Records

Written records must be kept of all these QC audits.

## TRAINING

Training is applicable for all areas where individuals come in contact with ESDS (Class 1) devices. It is the responsibility of each Area Supervisor to make sure that his/her people receive ESD training initially and every 12 months thereafter to maintain proficiency. Training should include static fundamentals, a review of applicable parts of this specification, and actual applications in the work area.

## Asia Pacific Division APD Sales Offices

AUSTRALIA
Texas Instruments Australia Limited
6.10 Talavera Road

North Ryde, NSW
Sydney, Australia 2113
TEL: $\quad 01!+61+2+887-1122$
FAX: $\quad 011+61+2+888.3415$
TLX: AA 25685
Texas Instruments Australia Limited
418 St. Kilda Road
Melhourne, VIC 3004
Australia
TEL: $\quad 011+61+03+267-4677$
FAX: $011+61+03+267-6381$
TLX: AA 36410
HONG KONG
Texas Instruments Asia Lid.
8/F. World Shipping Centre
Harbour Ciry, 7 Canton Rd.
Kowloon, Hong Kong
TEL: $011+852+3+722-1223$
FAX: $\quad 011+852+3+724-4954$
TLX: 43809 ASIAT HX
PHILIPPINES
Texas Instruments Asia Ltd.
14th/F, BA-Lepanto Bldg
8747 Paseo De Roxas
Makati, Metro Manila,
Philippines
TEL: $011+63+2+817-6031$
TLX: 45337 ASIAT PM

## SINGAPORE

Texas Instruments Singapore (PTE) LTD.
Asia Pacific Division
101 Thomson Rd. \#23-01
Goldhill Square
Singapore 1130
TEL: $011+65+251-9818$
FAX: $011+65+253-6655$
TLX: RS36871
SOUTH KOREA
Texas Instruments Supply Co.
3/F, Saman Building
678-39, Yuksam-Dong,
Gangnam-Ku,
Seoul, Korea 135
TEL: $011+82+2+556-8661$
FAX: $011+82+2+555-6158$
TLX: TIKOR K29212
TAIWAN
Texas Instruments Supply Co.
903, 9/F, Bank Tower
205, Tung Hua N. Road
Taipei, Taiwan R.O.C.
TEL: $011+886+2+713-9311$
FAX: $\quad 011+886+2+716.9487$
TLX: 24903 TISCOTAI

## APD Regional Technology Centers

AUSTRALIA
Texas Instruments Australia Limited
6-10 Talavera Road
North Ryde, NSW
Sydney, Australia 2113
TEL: $011+61+2+887-1122$
FAX: $\quad 011+61+2+888-3415$
TLX: AA25685
Texas Instruments Australia Limited 418 St. Kilda Road
Melbourne, VIC 3004
Australia
TEL: $\quad 011+61+03+267-4677$
FAX: $011+61+03+267-6381$
TLX: AA36410

HONG KONG
Texas Instruments Asia Ltd.
8/F, World Shipping Centre
Harbour City, 7 Canton Rd.
Kowloon, Hong Kong
TEL: $\quad 011+852+3+722 \cdot 1223$
FAX: $\quad 011+852+3+724.4954$
TLX: 43809 ASIAT HX

## SINGAPORE

Texas Instruments Singapore (PTE) Ltd.
Asia Pacific Division
101 Thomson Rd. \#23-01
Goldhill Syuare
Singapore 1130
TEL: $011+65+251.9818$
FAX: $011+65+253-6655$
TLX: RS3687!

## SOUTH KOREA

Texas Instruments Supply Co.
3/F. Saman Building
678-39, Yuksam-Dong,
Gangnam-Ku,
Seoul, Korea 135
TEL: $011+82+2+556.8661$
FAX: $011+82+2+555-6158$
TLX: TIKOR K29212
TAIWAN
Texas Instruments Supply Co.
903. 9/F, Bank Tower

205, Tung Hua N. Ruad
Taipei, Taiwan R.O.C.
TEL: $\quad 011+886+2+713.9311$
FAX: $\quad 011+886+2+716-9487$
TLX: 24903 TISCOTAI

## APD Distributors

## AUSTRALIA

ACD/Itronics PTY Limited
106 Belmore Ruad
North Riverword, NSW 2210
TEL: (02) 5346200
FAX: (02) 5344910
TLX: AA121398
VSI Electronics (AUST) PTY Limited
16 Dickson Avenue
Artarmon, NSW 2064
VSI Electronics (N.Z.) Limited
7 Beasley Avenue
Penrose, Auckland
New Zealand
TEL: (649) 596603
FAX: (649) 593694
TLX: NZX60340
RIFA PTY Limited
202 Bell Street
Preston, VIC 3072
TEL: (03) 4801211
FAX: (03) 4846345
TLX: AA31001
Electronic Components \& Equipment PTY Ltd. 30-40 Hurtle Square Adelaide, S.A. 5000
TEL: (08) 2320001
FAX: (08) 2320670
TLX: AA89417

## HONG KONG

ATEK Electronics Co. Ltd.
RM 1301, 1302, 1309. Argyle Centre
Phase 1
688 Nathan Road
Kowloon. Hong Kong
TEL: 3.916833-4, 3.953165-0
FAX: 3-7779603
TLX: 37119 ATEK HX
Electrocon Products Lid
5th Floor, Perfect Commercial Building
20 Austin Avenue
Kowloon, Hong Kong
TEL: $\quad 3-687214,3.7392023$
FAX: 3.7220869
TLX: 39916 EPLET HX

## INDIA

Zenith Electronics PVT Ltd.
A to $Z$ Industrial Estate
A- 3 Annex Building, 3 rd Floor
Ganpatrao Kadam Marg.
Lower Parel
Bombay 400-013
India
TEL: 91-22-4946027, 4941677
TLX: 1173772 ZNTH, IN

## PHILIPPINES

DEE HWA Liong Elect. Equipment Corp.

## (DEECO)

607 Sales St., Quiapo, Manila
TEL: $\quad 011+63+2+401651 / 408859 / 475725 /$ 408134
TLX: 27691 DEEPH

## R\& I Electronics

1157 Quezon Avenue
Quezon City
TEL: $\quad 011+63+2+983344 / 985778$

## SINGAPORE

Transco Electronics PTE Ltd.
10 Jalan Besar
Sim Lim Tower, \#02-01 \& 02-02
Singapore 0820
TEL: $011+65+294-7127$
FAX: $011+65+296.7435$
TLX: RS 34550 TE

## SOUTH KOREA

Tong Baek Trading Co. Ltd.
New Hanil Building, 2nd Floor
156-1, Yeomri-Dong, Mapo-Ku
Seoul, Korea
TEL: 2.7166625, 2.7190817
FAX: 2.7190818
TLX: K28569 TBTRACO

## TAIWAN

Sertek Internation Co. L.td.
13F, No. 135 Sec .2
Chien Kuo North Road
Taipei, Taiwan
R.O.C.

TEL: 2.5010055
FAX: 2.5058414
TLX: 23756 SERTEK
World Peace Industrial Co. Led.
5F, No. 309 Sung Chiang Road
Taipei, Taiwan
TEL: 2-505-6345
FAX: 2-501-6026
TLX: 14030 WPINDCO

## THAILAND

Choakchai Electronic Supplies L.P.
128/22 Thanon Atsadang
Bangkok 2
Thailand
TEL: $66-2-221043,2215384,2223921,2227001$
FAX: 66-2-2247639
TLX: 84809 CESLP TH

## Latin America Division

## LAD Sales Offices

Texas Instrumentes Argentina
Viamonte 1119
1053 Capital Federal
Buenos Aires, Argentina
Tel: 541/748-3699
Texas Instrumentos Electronicos
Do Brasil LTDA
Rua Azarias de Melo, 648/660
Caixa Postal 988/86
13.090 Campinas, SP, Brasil

Tel: 55/192/51-8144
Texas Instruments de Mexico
Alfonso Reyes -115
Col. Hipexdromo Condesa
06120 Mexico, D.F., Mexicu
Tel: 525/525-3860

## LAD Distributors

ARGENTINA
ELECTROCOMPONENTES
Sulis 227
1078 Buenos Aires
Argentina
Tel: 45-1864
TECNOS
Av. Independencia 1861
1225 Buenss Aires
Argentina
Tel: 37-3793
DESAC
Santa Rosa 3803 - Florida
1602 Buenos Aires
Argentina
Tel: $760-5749$
UNION T.V.
Lavalle 350
5500 Mendoza
Argentina
Tel: (061)252231

## RAMBLERT

Santa Rosa 53!55
5000 Cordoha
Argentina
Tel: (051)27361
G.B. INGENIERIA ELECTRONICA

Mitre 1173 - Rosario
2000 Santa Fe
Argentina
Tel: (041)45890
MENDEZ COLLADO
Av. Corrientes 3500
1194 Buenos Aires
Argentina
Tel: 88-1152

ENEKA ARGENTINA
Tucuman 299
1049 Buenos Aires
Argentina
Tel: 311.3363
RODAR SEMICONDUCTORES
Parana 789
1017 Buenos Aires
Argentina
Tel: 45-6063
BRAZIL
ALFATRONIC S/A
Av. Rehoucas, 1028
05402 - Sao Paulo - SP
Brazil
Tel: (011) 852.8277
INTERTEK COMPONENTES
ELECTRONICOS LTDA
R. Miguel Casagrande, 200

02714 - Sao Paulo - SP
Brazil
Tel: (011) 266-2922
L.F. INDUSTRIA E COMERCIO DE

COMPONENTES ELETRONICOS LTDA
Av. Ipiranga, $1100-8$. Andar
01040 - Sao Paulo - SP
Brazil
Tel: (011) 229.9644
PANAMERICANA COMERCIAL
IMPORTADORA LTDA
Rua Aurora, 263
02714 - Sao Paulo - SP
Brazil
Tel: (011) 222-2311
TELEIMPORT ELETRONICA LTDA
Rua Santa Ifigenia, $402-10$. Andar
01207 - Sas Paulo - SP
Brazil
Tel: (011) 222-2122
TELERADIO ELETRONICA LTDA
Rua Sena Madureira, 42
04021 - Sao Paulo - SP
Brazil
Tel: (011) 544-1722
TITRONIX ELETRONICA LTDA
R. Dr. Eurico Rangel, 40

04602 - Sao Pauk - SP
Brazil
Tel: (011) 543-4766
CHILE
VICTRONICS Limitada
Mac-Iver 225 Oficina 301
Santiago de Chile
Tel: 562/330237

## COLOMBIA

TEKCIEN Electronica
Apartado Aereo 4507
CRA. 25, No. $40-96$
Bogota, Colombia
Tel: 571/2417-940
COSTA RICA
Electro Mundo Intl. S.A.
Apdo. Postal 1824-1000
Av. 4, Calles 6 y 8
San Jose, Cossta Rica
Tel: 506/57-0222
ECUADOR
DIMATRONIC
P.O. Box 3373

Junin' 703 y Boyaca
Guayaquil, Ecuador
Tel: 593-4-301863
DIMATRONIC
(Div. MANTENIMIENTO ELECTRONICO)

Plaza 414 y Roca
Quito, Ecuador
Tel: 234-284
MEXICO
DICOPEL, S.A. DE C.V.
Tochli \# 368
Fracc. Ind. San Antonio Azcapotzalco
02760 Mexico, D.F., Mexico
Tel: $561-32-11$
GRUPO DISTELE, S.A.
Obrero Mundial \#736,
Col. Alamos
03400 Mexico, D.F., Mexico
Tel: $\quad 538-05-00$ AL 04
ELECTRONICA, COMPONENTES Y
MODULOS, S.A.
Ave. Universidad \#626,
Col. Vertiz Narvarte
03600 Mexico, D.F., Mexico
Tel: $\quad 575-84-65$
ELECTRONICA SETA, S.A. DE C.V.
Ings. Militares \# $35-101$
Naucalpan de Juarez, E.M., Mexico
Tel: 358.39 .38 / $358.51 .98 / 358.73 .65$
PARAGUAY
Micro Sistemas S.R.L.
Tte. Farina 1126 Casi Brasil
Asuncion, Paraguay
Tel: 591521-208284
URUGUAY
Eneka S.A. Division Electronica
Av. Gral. Rondeau 1534
P.O. Box 695

Montevideo, Uruguay
Tel: 598/907-944
VENEZUELA
Logibyte de Venezuela
Apdo. Los Chaguaramos 47776
Av. Ciudad Universitaria
Edif. Los Moriches
Caracas 1041-A, Venezuela
Tel: 582/662-1980
Pedro Benavides
Avilanes a Rio
Residencia Kamarata Local 4
Apdo. Postal 20249
Caracas 1020-A, Venezuela
Tel: 582/572-4908

## TI Sales Offices

## BELGIQUE/BELGIEZ

S.A. Texas Instruments Belgium N.V.

11, Avenue Jules Bordetlaan 11,
1140 Bruxelles/Brussel
Tel : (02) 2423080
Telex: 61161 TEXBEL

## DANMARK

Texas Instruments AS
Marielundvej 46E
2730 Herlev
Tel: 02917400
Telefax : 02918400
Telex : 35123 TEXIN

## DEUTSCHLAND

Texas Instruments
Deutschland GmbH.
HaggertystraBe 1
8050 Freising
Tel : $08161 / 800 \mathrm{od}$. Nbst
Telex : 526529 texin d
Brx: *280505*
Kurfürstendamm 195-196
1000 Berlin 15
Tel: 030/8 827365
Telex : 526529 rexin d
Düsseldorfer Strabe 40
6236 Eschborn 1
Tel : 06196/80 70
Telex : 526529 texin d
III. Hagen $43 /$ Kibbelstraße 19

4300 Essen 1
Tel : 0201/24 25-0
Telex 526529 texin d
Kirchhorster Straße 2
3000 Hannover 51
Tel : 0511/64 8021
Telex : 526529 texin d
Maybachstraße II
7302 Ostfildern 2 (Nellingen)
Tel. 0711/34 03-0
Telex 526529 texin d

## EIRE

Texas Instruments Ireland Led
7/8 Harcourt Street
Dublin 2
Tel: (01) 781677
Telex: 32626
ESPAÑA
Texas Instruments Espania S.A.
C/José Lazaro Galdiano No. 6
28036 Madrid
Tel : (I) 4581458
Telex : 23634
Fax : (1) 4579404
C/Dipuracion, 279.3-5
08007 Barcelona
Tel : (3) 3179180
Telex : 50436
Fax : (3) 3018461

## FRANCE

Texas Instruments France
8-10 Avenue Morane Saulnier - B.P. 67
78141 Vélizy Villacoublay cedex
Tel: Standard : (1) 30701003
Service Technique : (1) 30701133
Telex : 698707 F

## HOLLAND

Texas Instruments Holland B.V.
Hogehilweg 19
Postbus 12995
1100 AZ Amsterdam-Zuidoost
Tel : (020) 5602911
Telex: 12196

## italia

Texas Instruments Italia S.p.A.
Divisione Semiconduttori
Viale Europa, 40
20093 Cologno Monzese (Milano)
Tel : (02) 25300 1
Telex : 332633 MITEX I
Via Castello della Magliana, 38
00148 Roma
Tel. (06) 5222651
Telex 610587 ROTEX I
Telefax 5220447
Via Amendola, 17
40100 Bologna
Tel. (051) 554004

## NORGE

Texas Instruments Norge A/S
PB 106
Refstad (Sinsenveien 53)
0585 Oslo 5
Tel : (02) 155090
ÖSTERREICH
Texas Instruments Gea.m.b.H.
Hietzinger Kai 101-105
A-1130 Wien
Tel : 0222/9100-0
Telex : 136796
PORTUGAL
Texas Instruments Equipamento
Electronico (Portugal) LDA.
R. Eng. Frederico Ulrich, 2650

Moreira Da Maia
4470 Maia
Tel : (2) 9481003
Telex : 22485

## SCHWEIZSUISSE

Texas Inatruments Switzerland AG
Riedstraße 6
CH-8953 Dietikon
Tel: (01) 7402220
Telex : 825260 TEXIN
SUOMI FINLAND
Texas Instruments $\mathbf{O Y}$
Ahertajantie 3
P.O. Box 81,

0201 Espoo
Tel : (90) 0-461-422
Telex: 121457

## SVERIGE

Texas Instruments
International Trade Corporation (Sverigefilialen)
Box 30,
S. 16393 Stockholm

Visit address: Lsafordsgatan 7, Kista
Tel: :(08) 7939170
Telefax : (08) 7519715
Telex : 10377 SVENTEX S.
UNITED KINGDOM
Texas Instruments Led.
Manton Lane,
Bedford,
England, MK41 7PA
Tel : (0234) 270111
Telex : 82178
Technical Enquiry Service
Tel : (0234) 223000

## TI Regional Technology Centres

DEUTSCHLAND
Texas Instruments
Deutschland GmbH.
Haggertystraße 1
8050 Freising
Tel : (08161) 804043
Frankfur/Main
Düsseldorfer Straße 40
6236 Eschborn
Tel : (0 61 96) 807418
Kirchhorster Strabe 2
3000 Hannover 51
Tel : (0511) 648021
Maybachstraße 11
7302 Ostfildern 2 (Nellingen)
Stuttgart
Tei : (0711) 34 03-0
FRANCE
Centre de Technologie
Texas Instruments France
8-10 Avenue Morane Saulnier, B.P. 67
78141 Velizy Villacoublay cedex
Tel: Standard: (1) 30701003
Service Technique : (1) 30701133
Telex : 698707 F
Texas Instruments France
B. P. 5

06270 Villeneuve-Loubet
Tel: 93222001
Telex : 470127 F
HOLLAND
Texss Instruments Holland B.V.
Hogehilweg 19
Postbus 12995
1100 AZ Amsterdam-Zuidoost
Tel : (020) 5602911
Telex: 12196
rtalia
Texas Instruments Italia S.p.A.
Divisione Semiconduttori
Viale Europa, 40
20093 Cologno Monzese (Milano)
Tel : (02) 25300 I
Telex : 332633 MITEX 1
SVERIGE
Texas Instruments
International Trade Corporation
(Sverigefilialen)
Box 30
S-163 93 Stockholm
Visit address : Lsafiordsgatan 7, Kista
Tel : (08) 7939170
Telefax : (08) 7519715
Telex : 10377 SVENTEX
UNITED KINGDOM
Texas Instruments Ltd.
Regional Technology Centre
Manton Lane,
Bedford,
England, MK41 7PA
Tel : (0234) 270111
Telex : 82178
Technical Enquiry Service
Tel : (0234) 223000

## TI Sales Offices

ALABAMA: Huntsville (205) 837-7530.
ARIZONA: Phoenix (602) 995-1007;
Tucson (602) 292-2640.
CALIFORNIA: Irvine (714) 660-1200; Roseville (916) 786-9208; San Dlego (619) 278-9601;
Santa Ciara (408) 980-9000;
Torrance (213) 217-7010;
Woodland Hills (818) 704-7759.
COLORADO: Aurora (303) 368-8000.
CONNECTICUT: Wallingford (203) 269-0074.
FLORIDA: Altamonte Springs (305) 260-2116; Ft. Lauderdale (305) 973-8502; Tampa (813) 885-7411.
GEORGIA: Norcross (404) 662.7900.
ILLINOIS: Arlington Helghts (312) 640-2925.
INDIANA: Carmel (317) 573-6400;
Ft. Wayne (219) 424-5174.
1OWA: Cedar Raplds (319) 395-9550.
KANSAS: Overland Park (913) 451-4511.
MARYLAND: Columbla (301) 964-2003.
MASSACHUSETTS: Waltham (617) 895-9100.
MICHIGAN: Farmington HIIIs (313) 553-1569; Grand मaplds (616) 957-4200.
MINNESOTA: Eden Pralrie (612) 828-9300. MISSOURI: St. Louls (314) 569-7600.
NEW JERSEY: Iselln (201) 750-1050.
NEW MEXICO: Albuquerque (505) 345-2555.
NEW YORK: East Syracuse (315) 463-9291;
Melville (516) 454-6600;
PIttsford (716) 385-6770;
Poughkeepsle (914) 473-2900.
NORTH CAROLINA: Charlotte (704) 527-0933; Ratelgh (919) 876-2725.
OHIO: Beachwood (216) 464-6100;
Beaver Creek (513) 427-6200.
OREGON: Beavertion (503) 643-6758.
PENNSYLVANIA: Blue Bell (215) 825-9500.
PUERTO RICO: Hato Rey (809) 753-8700.
TENNESSEE: Johnson Clity (615) 461-2192.
TEXAS: Austin (512) 250-7655;
Houston (713) 778-6592;
Richardson (214) 680-5082;
San Antonlo (512) 496-1779.
UTAH: Murray (801) 266-8972.
WASHINGTON: Redmond (206) 881-3080.
WISCONSIN: Brookfleid (414) 782-2899.
CANADA: Nepean, Ontarlo (613) 726-1970;
RIchmond Hill, Ontarlo (416) 884-9181;
St. Laurent, Quebec (514) 336-1860.

## TI Regional Technology Centers

CALIFORNIA: Irvine (714) 660-8105; Santa Clara (408) 748-2220;
GEORGIA: Norcross (404) 662-7945. ILLINOIS Arilngton Heights (312) 640-2909. MASSACHUSETTS: Waltham (617) 895-9196. TEXAS: Rlchardson (214) 680-5066.
CANADA: Nepean, Ontarlo (613) 726-1970.

# TI Distributors 

TI AUTHORIZED DISTRIBUTORS<br>Arrow/Klerulff Electronics Group Arrow (Canada)<br>Future Electronics (Canada)<br>GRS Electronics Co., Inc.<br>Hall-Mark Electronlcs<br>Marshall Industrles<br>Newark Electronics<br>Schweber Electronics<br>Time Electronics<br>Wyle Laboratorles<br>Zeus Components<br>-OBSOLETE PRODUCT ONLY -<br>Rochester Electronics, Inc.<br>Newburyport, Massachusetts<br>(508) 462-9332

ALABAMA: Arrow/Kierulff (205) 837-6955; Hall-Mark (205) 837-8700; Marshall (205) 881-9235; Schweber (205) 895-0480.
ARIZONA: Arrow/Klerulff (602) 437-0750; Hall-Mark (602) 437-1200; Marshall (602) 496-0290; Schweber (602) 431-0030; Wyle (602) 866-2888.
CALIFORNIA: Los Angeles/Orange County: Arrow/Kierulff (818) 701-7500, (714) 838-5422; Hall-Mark (818) 773-4500, (714) 6699-4100;
Marshall (818) 407-0101, (818) 459.5500,
(714) 458-5395; Schweber (818) 880-9686;
(714) 863-0200, (213) 320-8090; Wyle (818) 880-9000, (714) 863-9953; Zeus (714) 921-9000; (818) 889-3838; Sacramento: Hall-Mark (916) 624-9781; Marshall (916) 635-9700; Schweber (916) 364-0222; Wyle (916) 638-5282;
San Dlego: Arrow/Kierulff (619) 565-4800; Hall-Mark (619) 268-1201; Marshall (619) 578-9600; Schweber (619) 450-0454; Wyle (619) 565-9171; San Francisco Bay Area: Arrow/Kierulff (408) 745-6600, Hall-Mark (408) 432-0900; Marshall (408) 942-4600; Schweber (408) 432-7171; Wyle (408) 727-2500; Zeus (408) 998-5121.
COLORADO: Arrow/Kierulff (303) 790-4444; Hall-Mark (303) 790-1662; Marshall (303) 451-8383; Schweber (303) 799-0258; Wyle (303) 457-9953.
CONNETICUT: Arrow/Kierulff (203) 265-7741; Hall-Mark (203) 271-2844; Marshall (203) 265-3822; Schweber (203) 264-4700.

## FLORIDA: Ft. Lauderdale:

Arrow/Kierulff (305) 429-8200; Hall-Mark (305) 971-9280;
Marshall (305) 977-4880; Schweber (305) 977-7511;
Orlando: Arrow/Klerulff (407) 323-0252;
Hall-Mark (407) 830-5855; Marshall (407) 767-8585;
Schweber (407) 331-7555; Zeus (407) 365-3000;
Tampa: Hall-Mark (813) 530-4543;
Marshall (813) 576-1399; Schweber (813) 541-5100.
GEORGIA: Arrow/KIerulff (404) 449-8252;
Hall-Mark (404) 447-8000; Marshall (404) 923-5750; Schweber (404) 449-9170.
ILLINOIS: Arrow/Kierulff (312) 250-0500;
Hall-Mark (312) 860-3800; Marshall (312) $490-0155$; Newark (312) 784-5100; Schweber (312) 364-3750.
INDIANA: Indlanapolls: Arrow/Kierulff (317) 243-9353; Hall-Mark (317) 872-8875; Marshall (317) 297-0483; Schweber (317) 843-1050.
IOWA: Arrow/Kierulff (319) 395-7230;
Schweber (319) 373-1417.
KANSAS: Kansss City: Arrow/Kierulff (913) 541-9542;
Hall-Mark (913) 888-4747; Marshall (913) 492-3121; Schweber (913) 492-2922.

MARYL_AND: Arrow/Klerulff (301) 995-6002; Hall-Mark (301) 988-9800; Marshall (301) 235-9464 Schweber (301) 840.5900; Zeus (301) 997-1118.
MASSACHUSETTS Arrow/Klerulff (508) 658-0900; Hall-Mark (508) 667-0902; Marshall (508) 658-0810; Schweber (617) 275-5100; Time (617) 532-6200; Wyle (617) 273-7300; Zeus (617) 863-8800.
MICHIGAN: Detrolt: Arrow/Klerulff (313) 462-2290; Hall-Mark (313) 462-1205; Marshall (313) 525-5850; Newark (313) 967-0600; Schweber (313) 525-8100; Grand Raplds: Arrow/Klerulft (6t6) 243-0912.
MINNESOTA: Arrow/Kierulff (612) 830-1800; Hall-Mark (612) 941-2600; Marshall (612) 559-2211; Schweber (612) 941-5280.
MISSOURI: St. Louls: Arrow/Kierulff (314) 567-6888;
Hall-Mark (314) 291-5350; Marshall (314) 291-4650; Schweber (314) 739-0526.
NEW HAMPSHIRE: Arrow/Klerulft (603) 668-6968; Schweber (603) 625-2250.
NEW JERSEY: Arrow/Klerulff (201) 538-0900, (609) 596-8000; GRS Electronics (609) 964-8560; (609) 596-8000; GRS Electronics (609) 964
Halt-Mark (201) 575-4415, (201) 882-9773, (609) 235-1900; Marshall (201) 882-0320, (609) 234-9120; Schweber (201) 227-7880.

NEW MEXICO: Arrow/Kierulff (505) 243-4566.
NEW YORK: Long Island:
Arrow/Kierulff (516) 231-1009; Hall-Mark (516) 737-0600; Marshall (516) 273-2424; Schweber (516) 334-7474; Zeus (914) 937-7400;
Rochester: Arrow/Klerulff (716) 427-0300; Hall-Mark (716) 425-3300; Marshall (716) 235-7620; Schweber (716) 424-2222;
Syracuse: Marshall (607) 798-1611.
NORTH CAROLINA: Arrow/Kierulff (919) 876-3132, (919) 725-8711; Hall-Mark (919) 872-0712;

Marshall (919) 878-9882; Schweber (919) 876-0000.
OHIO: Cleveland: Arrow/Klerulff (216) 248-3990; Hall-Mark (216) 349-4632; Marshall (216) 248-1788; Schweber (216) 464-2970
Columbus: Hall-Mark (614) 888-3313; Dayton: Arrow/Klerulff (513) 435-5563; Marshall (513) 898-4480; Schweber (513) 439-1800.
OKLAHOMA: Arrow/Kierulff (918) 252-7537; Schweber (918) 622-8003.
OREGON: Arrow/Kierulff (503) 645-6456; Marshall (503) 644-5050; Wyle (503) 640-6000.
PENNSYLVANIA: Arrow/Kierultf (412) 856-7000, (215) 928-1800; GRS Electronics (215) 922-7037; Marshall (412) 963-0441; Schweber (215) 441-0600, (412) 963-6804.

TEXAS: Austin: Arrow/Kieruiff (512) 835-4180; Hall-Mark (512) 258-8848; Marshall (512) 837-1991; Schweber (512) 339-0088; Wyle (512) 834-9957; Schweber (512) 339-0088; Wyle (512) 8
Dallas: Arrow/Klerulff (214) $380-6464$; Dallas: Arrow/Klerulff (214) 380-6464;
Hall-Mark (214) 553-4300; Marshall (214) 233-5200; Schweber (214) 661-5010; Wyle (214) 235-9953; Schweber (214) 661-5
Zeus (214) 783-7010;
Zeus (214) 783-7010;
EI Paso: Marshall (915) 593-0706;
ElPaso: Marshaw/K915) 593-0706;
Houston: Arrow/Kierulff (713) 530-4700;
Houston: Arrow/Kierulff (713) 530-4700;
Hall-Mark (713) 781-6100; Marshall (713) 895-9200 Hall-Mark (713) 781-6100; Marshal! (713) 895-920
Schweber (713) 784-3600; Wyle (713) 879-9953.
UTAH: Arrow/Kierulff (801) 973-6913;
Hall-Mark (801) 972-1008; Marshall (801) 485-1551; Wyle (801) 974-9953.
WASHINGTON: Arrow/Kierulff (206) 575-4420 Marshall (206) 486-5747; Wyle (206) 88t-1150.
WISCONSIN: Arrow/Kierulft (414) 792-0150; Hall-Mark (414) 797-7844; Marshall (414) 757-8400; Schweber (414) 784-9020.
CANADA: Calgary: Future (403) 235-5325; Edmonton: Future (403) 438-2858;
Edmonton: Future (403) 438-2858;
Montreal: Arrow Canada (514) 735-5511;
Montreal: Arrow Canad
Future (514) $694-7710$;
Future (514) 694-7710;
Ottawa: Arrow Canada
Future (613) $820-8313$;
Future (613) 820-8313;
Quebec Clty: Arrow Canada (418) 871-7500
Quebec Clty: Arrow Canada (418) 871.7500
Toronto: Arrow Canada (416) 672.7769 ;
Toronto: Arrow Canada (416) 672-7769;
Future (416) 638-4771; Marshall (416) 674-2161;
Future (416) 638-4771; Marshall (416) 674-2
Vancouver: Arrow Canada (604) 291-2986; Vancouver: Arrow Cana
Future (604) 294-1166.

## Customer <br> Response Center

TOLL FREE: (800) 232-3200
OUTSIDE USA: (214) 995-6611
(8:00 a.m. - 5:00 p.m. CST)



[^0]:    $\dagger$ Macintosh Coprocessor Platform
    NuBus is a trademark of Texas Instruments Incorporated.

[^1]:    ${ }^{\dagger}$ Current out of a terminal is given as a negative value.

[^2]:    ${ }^{\dagger}$ Current out of a terminal is given as a negative value.

[^3]:    ${ }^{\dagger}$ These logic symbols are in accordance with ANSI/IEEE Std 91-1984.

[^4]:    $H=$ high level, $L=$ low level, $X=$ irrelevant, $Z=$ high impedence,
    $A_{0}, B_{0}, A B_{0}, A B_{0}=$ no change since the controlling latch enable went high
    ${ }^{\dagger}$ The least significant bytes ( $\mathrm{A} 7-\mathrm{AO}$ and $\mathrm{B} 7-\mathrm{BO}$ ) and the most significant bytes ( $\mathrm{A} 15-\mathrm{A} 8$ and $B 15-B 8$ ) can be independently enabled and disabled, as was illustrated for the $\overline{A B}$ and $A B$ bytes in the upper function table.

[^5]:    ${ }^{\dagger}$ See Parameter Measurement Information for load circuits and voltage waveforms.
    ${ }^{\ddagger}$ All typical values are at $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

[^6]:    NuBus is a trademark of Texas instruments Incorporated.

[^7]:    NuBus is a trademark of Texas Instruments Incorporated.
    EPIC is a trademark of Texas Instruments Incorporated.

[^8]:    ${ }^{\dagger}$ All typical values are at $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    $\ddagger$ No more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

[^9]:    ${ }^{\dagger}$ See Parameter Measurement Information for load circuit and voltage waveforms.
    ${ }^{\ddagger}$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    §The propagation delay minimums ensure that the status signals generated by the 'ACT2440 from the NuBus clock signal ( $\overline{C L K}$ ) will be valid before the rising edge of NCLK.
    IThis specification assumes the $\overline{\text { START }}, \overline{A C K}, \overline{T M O}$ and $\overline{T M 1}$ NuBus signals have been generated by the 'ACT2440. During SLAVE cycles, this relationship is a function of the other MASTER driving these input signals.

[^10]:    NuBus is trademark of Texas Instruments Incorporated.

[^11]:    $\dagger$ Apple Computer 7 T-recommended RAM configurations.
    $\ddagger$ Not a recommended configuration because of physical address-line modifications required to enable this mode's operation.'
    § Configuration software of the final application will set control registers in the 'ACT2441.

[^12]:    ${ }^{\dagger} 6800$ cycles are not supported from NuBus ${ }^{\text {™ }}$.

[^13]:    $\dagger$ For 3-state outputs, the maximum propagation delay times shown are also valid for $t_{\text {en }}$ and $t_{\text {dis }}$ switching characteristics.
    $\ddagger$ See Parameter Measurement Information for load circuit and voltage waveforms.
    

[^14]:    NuBus is a trademark of Texas Instruments Incorporated.

[^15]:    $\dagger$ See Parameter Measurement Information for load circuit and voltage waveforms.
    

[^16]:    $\dagger$ Written by F. A. Mann.

[^17]:    ${ }^{\dagger}$ Noncumulative
    Dimensions in parentheses are inches
    Consult factory for detailed information

[^18]:    *FP is a package designator for TMS4164 and TMS4416.

[^19]:    *FP is a package designator for TMS4164 and TMS4416.

