# Maintenance Library Communications Controller Theory-Maintenance Volume II This publication is directed to the Customer Engineer assigned to maintain the IBM 3705-80 Communications Controller. He is assumed to be trained on either a System/360, System/370, 4300 Processor, or 3031, 3032, 3033, or 3081 Processor Complex and to have a teleprocessing background. This publication should be used to locate and replace failing field replaceable units within the controller. Pictures are combined with text to convey basic operational concepts. No attempt is made to provide detailed theory information. Each page contains one topic (although some topics may require more than one page). The CE should always begin at the "start" section of Volume I when trying to locate a failure. This section contains a flowchart that points to the correct part of the manual for locating the failure. The 3705-80 FETMM consists of three volumes which are identified by two form numbers. The volumes may be placed in separate binders for ease of use. #### Second Edition (January 1982) This edition has important changes. It obsoletes SY27-0209-0. A new section (Type 4 CA) in volume III provides information on the Type 4 Channel Adapter. Other changes and added information have a vertical line at the left side. The drawings and specifications contained herein shall not be reproduced in whole or in part without written permission. IBM has prepared this maintenance manual for the use of IBM customer engineers in the installation, maintenance, and repair, of the specific machines indicated. IBM makes no representations that it is suitable for any other purpose. The information in this manual is sometimes change. Any changes will be given in later editions or in Technical Newsletters. Ensure that you have the latest edition and all Technical Newsletters before you use the manual. It is possible that this material may contain reference to, or information about, IBM products (machines and programs), programming, or services that are not announced in your country. Such references or information must not be construed to mean that IBM intends to announce such IBM products, programming, or services in your country. Manuals are not kept at the address that follows; make your request for IBM manuals to your IBM representative or to the IBM branch office for your area. If you have comments, write them on the form at the back of this manual. If the form has been removed, send your comments to IBM Corporation, Information Development, Department E02, PO Box 12195, Research Triangle Park, North Carolina U.S.A. 27709. IBM may use or distribute any of the information you supply in any way it believes appropriate without incurring any obligation whatever. You may, of course, continue to use the information you supply. © Copyright International Business Machines Corporation 1981, 1982 Volume I (SY27-0208) contains comprehensive "how to fix information." Information is provided on: (1) maintenance philosophy, (2) internal functional tests (IFTs), (3) diagnostic control module (DCM), (4) power map procedures, and (5) panel line test. The purpose of Volume I is to help the CE test the 3705-80, locate failing hardware components, and repair and return the controller to the user as quickly as possible. Divider tabs provide quick access to the individual sections. Volume II (SY27-0209, part 1 of 2) contains an abbreviation list, legend, a volume table of contents, introduction to the 3705-80, a description of the control panel switches and lights and procedures for using them, diagnostic aids, IPL, and the theory-maintenance sections on the central control unit, and storage. A composite index of both volumes is at the back of each volume. Divider tabs provide quick access to the individual sections. Volume III (SY27-0209, part 2 of 2) contains an abbreviation list, legend, a volume table of contents, and the theorymaintenance sections on the type 1 channel adapter, the type 2 communication scanner, the line interface base, the line sets, the power system, the remote program loader (RPL), and the type 4 channel adapter. It also contains information on test tools and equipment, preventive maintenance, and physical locations. A composite index of both volumes is at the back of each volume. Divider tabs provide quick access to the individual sections. #### **Prerequisite Publication** Introduction to the 3705-80 Communications Controller, GA27-3304. IBM 3705-80 Communications Controller #### Related Publications Principles of Operation, GC30-3074 IBM 3704 and 3705 Communications Controllers Original Equipment Manufacturer's Information, GA27-3053 IBM 3705-80 Parts Catalog, S131-0077 System/360 Operating System Online Test Executive Program, GC28-5086 DOS OLTEP SRL, GC24-5086 System/360 and System/370 I/O Interface Channel to Control Unit Original Equipment Manufacturer's Information, GA22-6974 Guide to Using the IBM 3705 Communications Controller Control Panel, GA27-3087 #### **SUMMARY OF CHANGES FOR SY27-0209-1** #### This revision contains: - a new section (Type 4 CA) in Volume III that provides information on the Type 4 Channel Adapter. - new pages and updated information on existing pages in Volumes II and III to integrate Type 4 CA information. - minor updates to the Power Section (D pages) of Volume II. - other minor editorial changes and clarifications. # # **Abbreviations** | ^ | And circuit or ampere | ck | check | ESC | emulation subchannel | L2 | level 2 | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------|----------|--------------------------------------------------|---------|-------------------------------------------| | A<br>AA | automatic answering | clk | clock | EXT | external | L3 | level 3 | | ABAR | attachment buffer address register | cm | centimeter | FCS | final control sequence | L4 | level 4 | | ABO | adapter bus out (register) | CMDR | channel adapter command register | FET | field effect transistor modem card | L5 | level 5 | | ac | alternating current | CMND | command | FETOM | Field Engineering Theory of Operation Manual | mA | milliampere | | ACO | automatic call originate | com | common | FF F | flip flop | Mem TB | memory terminal board | | ACF/NCP/ | Advanced Communications Function for | COS | Call Originate Status | FL | flip latch | modem | modulator/demodulator | | VS | Network Control Program/Virtual Storage | СР | circuit protector | FRU | field replaceable unit | ms/divn | milliseconds per division | | ACR | abandm call and retry | CPU | central processing unit | GB | ground bus | MST | monolithic system technology | | ACU | automatic calling unit | CR | compare register (instruction) | gnd | ground | mV | millivolt | | adr | address | CRC | cyclic redundancy check | grp | group | NB | Digit Signal | | AΕQ | automatic equalizer | CRI | compare register immediate (instruction) | hex | hexadecimal | N/C | normally closed | | AHR | add halfword register (instruction) | CRQ | Call Request | Hlfwd | halfword | NCP | network control program | | ALD | automated logic diagram | CS | cycle steal | horz | horizontal | NCR | and character register (instruction) | | ALU | arithmetic logic unit | CSAR | cycle steal address register | HS | heat sink | NHR | and halfword register (instruction) | | AMP | amplifier | CSB | communication scanner base | Hz | Hertz | N/O | normally open | | APAR | authorized program analysis report | CSCD | clear to send, carrier detect | 1 | instruction (cycle) | NR | and register (instruction) | | AR | add register (instruction) | CSMC | cycle steal message counter | IAR | instruction address register | NRI | and register immediate (instruction) | | ARI | add register immediate (instruction) | ctrl | control | IC | insert character (instruction) | NRZI | non-return-to-zero inverted | | В | branch (instruction) | CTS | Clear To Send | ICS | initial control sequence | ns | nanoseconds | | BAL | branch and link (instruction) | CUE | Control Unit End (status) | ICT | insert character and count (instruction) | NSC | native subchannel | | BALR | branch and link register (instruction) | CW | control word | ICW | interface control word | OBR | outboard recorder | | BAR | buffer address register | CWAR | control word address register | IFT | internal functional test | O/C | overcurrent | | ВВ | branch on bit (instruction) | CWCNTR | control word byte count register | IN | input (instruction) | OCR | or character register (instruction) | | ВС | bit clock | DAA | data access arrangement | INCWAR | inbound control word address register | OE | exclusive or | | ВСВ | bit control block | DA | data modem ready | Init | initial | ОН | off hook (modem) | | ВСС | bit clock control | dB | decibel | int | internal | OHR | or halfword register (instruction) | | BCL | branch on C latch (instruction) | DBAR | diagnostic buffer address register | intf | interface | OLT | on line test | | вст | branch on count (instruction) | dc | direct current | I/O | input/output | OLTEP | on line test executive program | | во | bus out | DCE | data circuit-terminating equipment | IPL | initial program load | OLTLIB | on line test library | | ВР | break point | DCM | diagnostic control monitor | IR | interrupt remember | OLTSEP | on line test standalone executive program | | bps | bit per second | DCR | data channel ready | irpt | interrupt | ор | operation | | BSC | binary synchronous communication | DE | Device End (status) | ISACR | initial selection address and command register | op reg | operation register | | BSM | bridge storage module | DET | detector | L | load (instruction) | OR | or register (instruction) | | BZL | branch on Z latch (instruction) | diag | diagnostic | LA | load address (instruction) | ORI | or register immediate (instruction) | | CA | channel adapter | dist | distance | LAR | lagging address register | os | Operating System | | CACHKR | channel adapter check register | DLO | data line occupied | LCD | line code definer | OSC | oscillator | | CACR | channel adapter control register | DOS | Disk Operating System | LCOR | load character with offset register | OUT | output (instruction) | | CADB | channel adapter data buffer | DPR | digit present | | (instruction) | OUTCWAR | outbound control word address register | | CAMR | channel adapter mode register | DR | display register or | LCR | load character register (instruction) | OVRN | overrun | | CASNSR | channel adapter sense register | | data ring (modem) | LED | light emitting diode | O/V | overvoltage | | CASTR | channel adapter status register | DCS | distant station connect (ACO only) | LGF | leading graphics flag | Р | parity | | CB | circuit breaker | DSR | data set ready | LH | load halfword (instruction) | PC | parity check | | CBAR | CSB buffer address register | DT | data tip (modem) | LHOR | load halfword with offset register (instruction) | PCF | primary control field | | CCB | character control block | DTE | data terminal equipment | LHR | load halfword register (instruction) | PCI | program controlled interrupt | | CCR | compare character register (instruction) | DTR | data terminal ready | LIB | line interface base | PDF | parallel data field | | CCT | coupler cut through (modem) | EC | edge connector | lim | limiter | PEP | partitioned emulation programming | | ©CU | central control unit | EB | extended buffer | LOR | load with offset register (instruction) | PG | parity generation | | CD | carrier detect | ECP | emulation control program | LOSC | last oscillator sample condition | pgm | program | | CDS | configuration data set | EIA | Electronic Industries Association | LR | load register (instruction) | PH | polarity hold | | ÇE | Channel End (status) | enbl | enable | LRI | load register immediate (instruction) | PND | Present Next Digit | | chan | channel was given | EON | end of number (ACO only) | LS or Is | local store | P/N | part number | | char | character services against the services and the services are services as are services as the services are services are services as the services are services are services are services as the services are services are services are services are services are services are services as the services are serv | EPO | emergency power off | lt | latch | POR | power on reset | | CHR | compare halfword register (instruction) | | ** *** *** *** *** *** *** *** *** *** | L1 | level 1 | pos | position | | | the state of s | | | | | | | | POSC | present oscillator sample condition | STH | store h | |------------------------|-----------------------------------------------|----------|---------------| | pot | potentiometer | stk | stacked | | P-P | post processor modem card | svc | service | | PPB | prime power box | sw | switch | | PUT | programmable unijunction transistor | SYN | synchr | | PWI | power indicator | sync | synchr | | R | resistance or resistor | TAR | tempoi | | | receive | TB | termin | | rcv | | TIC | Transfe | | rd<br>d. | read<br>readv | ,,- | | | rdy | , , , , , , , , , , , , , , , , , , , , | tr | trigger | | RE | register and external register (instructions) | TRM | test reg | | ref | reference | TSL | Techni | | reg | register | T2 | test 2 | | regen | regenerative | T3 | test 3 | | req | request | T4 | test 4 | | RI | register immediate (instruction) or | UC | Unit C | | | ring indicator (modem) | UE | Unit E | | RLSD | receive line signal detector | <b>V</b> | volts | | RMS | root mean square | V/divn | volts p | | ROS | read-only storage | wd | word | | RPL | remote program loader | wr | write | | RR: | register to register (instructions) | XCR | exclusi | | RS | register to storage (instructions) | xfer | transfe | | RSA | register and storage with addition | xfmr | transfo | | | (instructions) | XHR | exclusi | | RT | register branch or register and branch | xmt | transm | | | (instructions) | XR | exclusi | | RTS | Request To Send | XRI | exclusi | | rly | relay | 2W | two-wi | | SAR | storage address register | | half-d | | SCF | secondary control field | 4W | four-w | | SCR | silicon controlled rectifier or | | but a | | 5011 | subtract character register (instruction) | | type | | SCRID | silicon controlled rectifier indicator driver | | ., 50 | | SDF | serial data field | | | | SDLC | synchronous data link control | | | | · <del>-</del> · · · · | • | | | | SDR | storage data register | | | | sec | second | | | | sel - | selection | | | | SEP | separator (ACO only) | | | | seq | sequence | | | | SG | signal ground | | | | SH | switch hook (modem) | | | | SHR | subtract halfword register (instruction) | • | | | SIG | signal | | | | SIO | start I/O | | | | SMS | standard modular system | | | | SR | subtract register (instruction) | | | | SRI | subtract register immediate (instruction) | | | | SRL | Systems Reference Library | | | | S/S | start/stop | | | | ST. | store (instruction) | | in the second | | STC | store character (instruction) | | | | STCT | store character and count (instruction) | | | | | | | | | | | | | STH store halfword (instruction) ed ce hronous idle hronization or synchronous orary address register inal board sfer In Channel register under mask (instruction) nical Service Letter Check (status) Exception (status) per division usive-or character register (instruction) fer usive-or halfword register (instruction) mit usive-or register (instruction) usive-or register immediate (instruction) wire line connection (implies f-duplex) wire line connection (implies duplex, actual duplex depends on the line set e and telephone company equipment). # when set Active # Legend (Part 1 of 2) Carry # 1. Logic Diagrams # Register Counter The input side is denoted by a thick line. A partial transfer of contents is shown by numbered input and/or output lines. Input LOCAL STORE Output Write - Address Table # Flip Latch Input side is denoted by a thick line. ALD reference page may be shown beneath. The 'output' of the polarity hold block is at the indicated polarity when both the 'data' and the 'control' lines go to their indicated polarity. When the 'control' line goes to the polarity opposite to that indicated, the 'output' line holds at the polarity it is at. When the 'clear' line goes to its indicated polarity, the 'output' line goes to the polarity opposite to that indicated. Read---Output from the local store addressed. Write---Input contents stored in the local store addressed when 'write' is active. Contents of local store is not destroyed. #### Negator (Inverter) # Time Delay An input pulse starts the time delay. Each output pulse has the same duration as the input pulse but is delayed by the specified amount. ALU # Compare # Decode The active output is the output whose output value equals the sum of the active input values. #### M REG **Local Store** See Local Store Parity check on the data bus # Parity Generate Parity generated on the data bus Multiple Line Transfer **Gated Bus** Gate must be active for data to flow on bus. **Test Point** Signal that may be scoped. Above symbol indicates change in line name. # 2. Flowcharts #### Terminal Indicates the beginning or end of the event. #### Process Indicates a major function or event. #### Annotation Gives descriptive comment or explanatory #### Decision Indicates a point in a flowchart where a branch to an alternate path is possible. #### Input-Output CCU executes the control program input/output instructions. #### Hardware Process Type 2 scanner hardware action resulting from input/output instructions or signals from the line/autocall interface. # 3. Timing Charts Numerals at the beginning and end of the bar identify the signal(s) (also on the same chart) that activate and deactivate this line. '(Not)' with the number indicates that lack of the signal conditions the line. # 4. General # On-page Connector Indicates a connection between two parts of the same page. The arrow leaving the symbol points (line-of-sight) to a correspondingly-numbered symbol. #### Off-page Connector Indicates a connection between diagrams located on separate pages. The location of the correspondingly-lettered symbol is shown adjacent the symbol. # # **CONTENTS-VOLUME 2** | INTRODUCTION TO THE 3705-80 | | MACHINE CYCLE PRIORITIES | 6-070 | |------------------------------------------------|-------|----------------------------------|--------| | INTRODUCTION TO THE 3705-80 | 0-000 | PROGRAM LEVEL PRIORITIES | | | 3705-80 DATA FLOW | 0-010 | AND INTERRUPTS | 6-080 | | 3705-80 DATA FLOW-WITH | | DATA OPERATION CONTROLS | 6-100 | | TYPE 1 CA | 0-010 | LOCAL STORE REGISTER | | | 3705-80 DATA FLOW-WITH | | CONTROLS | 6-110 | | TYPE 4 CA | 0-030 | CYCLE STEAL IN (TYPE | | | | | 4 CA) | 6-120 | | CONTROL PANEL | | CYCLE STEAL OUT (TYPE | | | CONTROL PANEL LAYOUT | 1-000 | 4 CA) | 6-140 | | DISPLAY A | 1-010 | INSTRUCTION DECODING | 6-150 | | Display A Check Lights | 1-010 | REGISTER IMMEDIATE | | | Display A Status Lights | 1-010 | INSTRUCTIONS | 6-160 | | DISPLAY B | 1-020 | REGISTER TO REGISTER | | | Display B Status Lights | 1-020 | INSTRUCTIONS | 6-190 | | Display B Status Lights Display B Check Lights | 1-020 | REGISTER AND STORAGE | | | CONTROL PANEL SWITCHES AND | 1-020 | INSTRUCTIONS | 6-270 | | | 1-030 | REGISTER AND STORAGE WITH | | | LIGHTS | | ADDITION INSTRUCTIONS | 6-470 | | CONTROL PANEL PROCEDURES | 1-120 | REGISTER AND IMMEDIATE | | | CONTROL PANEL TEST OF THE | 4 470 | ADDRESS INSTRUCTIONS | 6-560 | | CCU DATA PATH | 1-170 | REGISTER BRANCH OR | , | | Part 1. Basic Control and | 4.470 | REGISTER AND BRANCH | | | Data Flow | 1-170 | INSTRUCTIONS | 6-630 | | Part 2. Miscellaneous Controls | 1-180 | REGISTER AND EXTERNAL | 0 000 | | Part 3. CCU Data Bits-Card | | REGISTER INSTRUCTIONS | 6-700 | | Locations | 1-190 | CCU INPUT INSTRUCTIONS | 6-770 | | DIAGNOSTIC AIDS | | Input X'00' to X'1F' | 0770 | | Scope Points and Jumper | | General Registers | 6-770 | | Capabilities | 1-200 | Input X'70' Storage Size | 0-770 | | CE Indicator Latch Card | 1-201 | Installed | 6-770 | | Test Blocks | 1-300 | | 0-770 | | | | Input X'71' Panel Address | 6-780 | | ROS TEST | | Data Entry Digits | 0-760 | | Type 1 or Type 4 Channel | | Input X'72' Display/Function | 0.700 | | Adapter | 2-000 | Select Switch | 6-790 | | N-ROS Test | 2-120 | Input X'73' Insert Key | 6-800 | | N-NOS Test | 2-120 | Input X'74' Lagging Address | | | CENTRAL CONTROL UNIT | | Register | 6-800 | | | | Input X'76' Adapter Level 1 | | | CENTRAL CONTROL UNIT | 6-000 | Interrupt Requests | 6-810 | | 3705-80.CARD FUNCTIONS | 6-010 | Input X'77' Adapter Level 2 or | | | CCU DATA FLOW | 6-020 | 3 Interrupt Requests | 6-820 | | CLOCK TIMES | 6-030 | Input X'79' Utility | 6-830 | | STORAGE PROTECTION | 6-040 | Input X'7B' and X'7C' BSC | | | MACHINE CYCLES | 6-050 | Register | 6-840 | | Display Register | 6-052 | Input X'7D' CCU Check Register | 6-841 | | Store In Register | 6-054 | Input X'7E' CCU Level 1 | | | Display Storage | 6-056 | Interrupt Requests | 6-850 | | Storing Data | 6-057 | Input X'7F' CCU Level 2, 3, or 4 | | | Storage Test Pattern | 6-060 | Interrupt Requests | 6-860 | | Storage Scanning | 6-063 | CCU OUTPUT INSTRUCTIONS | 6-870 | | Single Address Test Pattern | 6-064 | Output X'00' to X'1F' | | | Single Address Scanning | 6-067 | General Registers | 6-870 | | Start Pushbutton Operations | 6-069 | Output X'70' Hard Stop | 6-870 | | | | Cathat 1. 10 Third Otop | J J. J | | Output X'71' Display Register 1 | 6-870 | |---------------------------------|-------| | Output X'72' Display Register 2 | 6-870 | | Output X'73' Set Key (Storage | | | Protect) | 6-880 | | Output X'77' Miscellaneous | | | Controls | 6-900 | | Output X'78' Force CC Checks | 6-920 | | Output X'79' Utility | 6-930 | | Output X'7C' Set PCI L3 | 6-940 | | Output X'7D' Set PCI L4 | 6-940 | | Output X'7E' Set Mask Bits | 6-940 | | Output X'7F' Reset Mask Bits | 6-950 | | PL | 6-960 | | IPL Data Flow | 6-970 | | ERROR CHECKING | 6-980 | | STORAGE | | | | | | STORAGE MAINTENANCE AND | | | PHYSICAL LOCATIONS | 7-200 | | STORAGE BOARD LAYOUT | | | (01A-B2) | 7-210 | | STORAGE DATA FLOW | 7-220 | | STORAGE MAINTENANCE | = 000 | | PROCEDURE | 7-260 | | MAINTENANCE PROCEDURE- | | | INTERMITTENT STORAGE | 7 000 | | ADDRESS ERRORS | 7-290 | | | | | | | | | | | | | ### **CE SAFETY PRACTICES** All Customer Engineers are expected to take every safety precaution possible and observe the following safety practices while maintaining IBM equipment: - You should not work alone under hazardous conditions or around equipment with dangerous voltage. Always advise your manager if you MUST work alone. - Remove all power AC and DC when removing or assembling major components, working in immediate area of power supplies, performing mechanical inspection of power supplies and installing changes in machine circuity. - Wall box power switch when turned off should be locked or tagged in off position. "Do not Operate" tags, form 229-1266, affixed when applicable. Pull power supply cord whenever possible. - 4. When it is absolutely necessary to work on equipment having exposed operating mechanical parts or exposed live electrical circuity anywhere in the machine, the following precautions must be followed. - a. Another person familiar with power off controls must be in immediate vicinity. - Rings, wrist watches, chains, bracelets, metal cuff links, shall not be worn. - c. Only insulated pliers and screwdrivers shall be used. - d. Keep one hand in pocket. - e. When using test instruments be certain controls are set correctly and proper capacity, insulated probes are used. - f. Avoid contacting ground potential (metal floor strips, machine frames, etc. – use suitable rubber mats purchased locally if necessary). - 5. Safety Glasses must be worn when - a. Using a hammer to drive pins, riveting, staking, etc. - b. Power hand drilling, reaming, grinding, etc. - c. Using spring hooks, attaching springs. - d. Soldering, wire cutting, removing steel bands. - e. Parts cleaning, using solvents, sprays, cleaners, chemicals, etc. - f. All other conditions that may be hazardous to your eyes. REMEMBER, THEY ARE YOUR EYES. - Special safety instructions such as handling Cathode Ray Tubes and extreme high voltages, must be followed as outlined in CEM's and Safety Section of the Maintenance Manuals. - Do not use solvents, chemicals, greases or oils that have not been approved by IBM. - 8. Avoid using tools or test equipment that have not been approved by IBM. - 9. Replace worn or broken tools and test equipment. - 10. Lift by standing or pushing up with stronger leg muscles—this takes strain off back muscles. Do not lift any equipment or parts weighing over 60 pounds. - 11. All safety devices such as guards, shields, signs, ground wires, etc. shall be restored after maintenance. - 12. Each Customer Engineer is responsible to be certain that no action on his part renders product unsafe or exposes hazards to customer personnel. - 13. Place removed machine covers in a safe out-of-the-way place where no one can trip over them. - All machine covers must be in place before machine is returned to customer. - 15. Always place CE tool kit away from walk areas where no one can trip over it (i.e., under desk or table). - Avoid touching mechanical moving parts (i.e., when lubricating, checking for play, etc.). - 17. When using stroboscope—do not touch ANYTHING— - Avoid wearing loose clothing that may be caught in machinery. Shirt sleeves must be left buttoned or rolled above the elbow. - Ties must be tucked in shirt or have a tie clasp (preferably nonconductive) approximately 3 inches from end. Tie chains are not recommended. - Before starting equipment, make certain fellow CE's and customer personnel are not in a hazardous position. - 21. Maintain good housekeeping in area of machine while performing and after completing maintenance. KNOWING SAFETY RULES IS NOT ENOUGH AN UNSAFE ACT WILL INEVITABLY LEAD TO AN ACCIDENT USE GOOD JUDGMENT - ELIMINATE UNSAFE ACTS 229-1264-1 # Artificial Respiration GENERAL CONSIDERATIONS - Start Immediately, Seconds Count Do not move victim unless absolutely necessary to remove from danger. Do not wait or look for help or stop to loosen clothing, warm the victim or apply stimulants. - 2. Check Mouth for Obstructions Remove foreign objects—Pull tongue - forward. 3. Loosen Clothing—Keep Warm Take care of these items after victim - Take care of these items after victim is breathing by himself or when help is available. - 4. Remain in Position - After victim revives, be ready to resume respiration if necessary. - 5. Call a Doctor - Have someone summon medical aid. 6. Don't Give Up - Continue without interruption until victim is breathing without help or is certainly dead. # Rescue Breathing for Adults Victim on His Back Immediately - Clear throat of water, food, or foreign matter. - 2. Tilt head back to open air passage. - 3. Lift jaw up to keep tongue out of air passage, - 4. Pinch nostrils to prevent air leakage when you blow. - 5. Blow until you see chest rise. - Remove your lips and allow lungs to empty. - Listen for snoring and gurglings, signs of throat obstruction. - 8. Repeat mouth to mouth breathings 10-20 times a minute. Continue rescue breathing until he breathes for himself. Final mouth to mouth position Thumb and finger positions NO Reprint Courtesy Mine Safety Appliances Co. #### LOCATION OF LOGIC PAGES BY VOLUME NUMBER | Volume | Logic Pages | Contents | |--------|-------------|-------------------------------------------| | 41 | YZ | Power supply-installation instruction | | 42 | AA-CV | CCU | | A42 | CW-CZ | ROS-Type 2 attachment base—CCU | | 43 | DF-DZ | CCU | | 44 | MM | Storage | | 45 | TA-TB | Type 2 scanner | | 46 | VA | LIB-reference material | | 47 | VB | LIB-line sets 1, 2, 3, 4, 5, 8, and 9 | | 48 | RA-RS | Type 1 channel adapter | | A48 | PA-PS | Type 4 channel adapter | | 49 | GA-GC | Remote Program Loader Diskette Controller | # Introduction to the 3705-80 The IBM 3705-80 Communications Controller is a transmission control unit with processing capabilities. Its functions are controlled by a program that resides in controller storage. The 3705 is available in 4 models, based on the maximum line-attachment capability. (The actual number of lines that the 3705-80 can support depends upon such factors as line speed and the throughput capability of the control program.) 3705-80 contains a central control unit, a control panel, 256K of storage, a channel adapter, a communication scanner, and line interface bases and line sets. Refer to the *Introduction to the IBM 3705-80 Communications Controller*, GA27-3304 for more introductory information. ### **CENTRAL CONTROL UNIT** The central control unit (CCU) contains the circuits and data flow paths necessary to execute the 3705-80 instruction set and to control 3705-80 storage and the attached adapters. The CCU operates under control of the 3705-80 control program. #### CONTROL PANEL The control panel contains the switches and lights necessary to control many 3705-80 functions manually. The control panel provides such functions as the ability to store and display information in storage and registers, the control and indication of power, the indication of status and error information, and operator and diagnostic controls. #### **STORAGE** The 3705-80 contains 256K bytes of storage only. This storage features automatic single-bit error correction, double-bit error detection, and a 1.0 microsecond cycle time. A storage protection mechanism in the CCU makes it possible to protect the contents of storage. #### TYPE 1 CHANNEL ADAPTER The type 1 channel adapter (type 1 CA) provides attachment to an IBM System/360, System/370, 4300 Processor, or a 3031, 3032, 3033, or 3081 Processor Complex bytemultiplexer channel. The type 1 CA requires intervention from the 3705-80 control program for each data transfer. #### **TYPE 2 COMMUNICATION SCANNER** The type 2 communication scanner provides the interface between the line interface bases and the central control unit. The scanner monitors the communication line for service requests. The type 2 communication scanner hardware assembles and disassembles characters. It interrupts the control program only when an entire character is ready for transfer to or from a line. The type 2 scanner can handle lines at speeds up to 57,600 bps. The 3705-80 contains a single type 2 scanner only. #### LINE INTERFACE BASES Line interface bases (LIBs) attach the lines to the 3705-80. The single available LIB type handles requirements for different types of line terminations. Depending upon the line termination, as many as 8 lines can be attached through one LIB. The number of installed LIBs depends on the model. A maximum of two LIBs can be installed in the 3705-80. #### **BASIC LINE ATTACHMENT SEGMENT AND LINE SETS** Lines are attached to LIBs through basic line attachment segments and line sets. Depending upon the type of line termination, either one or two lines can be attached to one basic line attachment segment or line set. #### REMOTE PROGRAM LOADER A 3705-80, used only as a remote communications controller, requires a remote program loader instead of a channel adapter. The remote program loader consists of an ROS bootstrap program, a diskette, a diskette drive, and a diskette controller. It is used to load a control program from a local 3705-80 to a remote 3705-80 via an SDLC communication facility. Internal functional tests for the remote 3705 reside on the diskette. In addition to the RPL feature, the 3705-80 can contain a channel adapter. With both features installed, internal function tests (IFTs) can be run using either the channel or the RPL feature. For a 3705-80 containing an RPL feature only (no channels), all IFTs are contained on the diskette. #### **TYPE 4 CHANNEL ADAPTER** The type 4 channel adapter (type 4 CA) is a modified type 1 CA that enables the control program to transfer across the channel interface multibyte bursts of up to 32 bytes in extended buffer mode with program intervention required only before and after each burst. A plugging option allows the burst to be subdivided into groups of 4, 8, or 16 bytes with the type 4 CA disconnecting from the channel interface and reconnecting for each group to allow other channel activity to occur. The Type 4 CA can also transfer data by cycle steal under program control. # 3705-80 DATA FLOW — WITH TYPE 1 CA (PART 2 OF 2) THESE DESCRIPTIONS REFER TO PAGE 0-010 # High Level Data Flow From the Host Processor to the Communication Facilities (Transmit) - The channel adapter issues a request for service to the channel to transfer data into its data buffer. - 2 An Input X'64' gates data characters 1 and 2 to the CCU In Bus. An Input X'65' gates data characters 3 and 4 to the CCU In Bus. - 3 The two data characters are stored in the general register specified by the input instruction. The control program places the data to be sent to the scanner in the bytes of a general register. - An Output X'44' gates the data character from byte 1 of the general register through CCU logic to the 'output register'. The Output X'44' places the data character in bit positions 8–15 (parallel data field bits 0–7) of the ICW (interface control word) previously selected by the control program. Scanner hardware transfers the data character from the 'parallel data field' to the 'serial data field' where the character is serialized. - When the scanner addresses the line and the line's 'bit service request' is active, the serialized bit is buffered in the 'send data' latch of the line set's B register. The strobe, controlled by the transmit oscillator or the modem transmit clock, gates the bit to the transmit buffer where it is sent to the communication facility. # High Level Data Flow From the Communication Facilities to the Host Processor (Receive) 6 The line set strobes the received bit into its receive buffer. When the type 2 scanner addresses this line interface and 'bit service request' is active, the scanner gates the received data bit (data in 5) to the 'received data' latch. - 7 The type 2 scanner assembles the received bits into a character in the ICW 'serial data field' for that line interface. The scanner then transfers the character to the ICW 'parallel data field'. When the CCU accepts the scanner character service interrupt, the scanner gates the character to the ICW 'input register'. - An Input X'44' gates the character from the ICW 'input' register to the general register specified by the input instruction. The control program must prepare the data now in main storage for use by the channel adapter. The control program places the next two data characters to be transferred to the type 1 channel adapter in a general register. - An Output X'64' gates data character 1 and 2 out of the general register, through CCU logic, onto the CCU Out Bus to the CA 'data buffers'. An Output X'65' gates data characters 3 and 4. - The channel adapter issues a service request to transfer data characters to the Channel Bus In. The data characters are transferred one character at a time. # 3705-80 DATA FLOW — WITH TYPE 4 CA (PART 1 OF 2) # 3705-80 DATA FLOW WITH TYPE 4 CA (PART 2 OF 2) THESE DESCRIPTIONS REFER TO PAGE 0-030 # High Level Data Flow From the Host Processor to the Communication Facilities (Transmit) - 1 After the type 4 CA responds to a Write type command, the CA issues a request for service to the channel to transfer data to the CA data buffer. - Type 1 CA mode An Input X'64' gates data characters 1 and 2 to the CCU In Bus. An Input X'65' gates data characters 3 and 4 to the CCU In Bus. - EB mode The data characters are loaded into the 32 character extended-buffer local store. The CA4 sets data characters 1 and 2 into the In register with an Input X'6C' — the remaining 30 with Input X'6D'. Input X'6D's gate two data characters to the CCU Inbus. - CS mode Two data characters are loaded in the two character CS buffer register in the EB local store. Cycle steal timings gate the two data characters to the In register then to the CCU In Bus. - **3** Type 1 CA mode The two data characters are stored in the general register specified by the Input instruction. - EB mode Same as for type 1 CA mode. - CS mode The cycle steal operation gates the two data characters through CCU logic to storage. - An Output X'44' gates the data character from byte 1 of the general register through CCU logic to the 'output register'. The Output X'44' places the data character in bit positions 8–15 (parallel data field bits 0–7) of the ICW (interface control word) previously selected by the control program. Scanner hardware transfers the data character from the 'parallel data field' to the 'serial data field' where the character is serialized. - When the scanner addresses the line and the line's 'bit service request' is active, the serialized bit is buffered in the 'send data' latch of the line set's B register. The strobe, controlled by the transmit oscillator or the modem transmit clock, gates the bit to the transmit buffer where it is sent to the communication facility. # High Level Data Flow From the Communication Facilities to the Host Processor (Receive) 6 The line set strobes the received bit into its receive buffer. When the type 2 scanner addresses this line interface and 'bit service request' is active, the scanner gates the received data bit (data in 5) to the 'received data' latch. - 7 The type 2 scanner assembles the received bits into a character in the ICW 'serial data field' for that line interface. The scanner then transfers the character to the ICW 'parallel data field'. When the CCU accepts the scanner character service interrupt, the scanner gates the character to the ICW 'input register'. - 8 The control program must prepare the data now in main storage for use by the type 4 CA depending on the CA mode. - Type 1 CA mode the control program places the next two data characters to be transferred to the channel adapter in a general register. - EB mode Same as for type 1 CA mode. - CS mode The control program places the received data characters into appropriate areas of main storage for subsequent cycle-steal operations and sets up the CA to transfer the data to the channel. - Type 1 CA mode An Output X'64' gates data characters 1 and 2 from the general register, through CCU logic, onto the CCU Out Bus through the outbus register to the CA 'data buffers'. An Output X'65' gates data characters 3 and 4. - EB mode An Output X'6D' gates data characters 1 and 2 from the general register, through CCU logic, onto the CCU Out Bus to set the outbus register. The CA then loads the data into the EB local store where 32 data characters can be buffered. - CS mode A cycle-steal operation gates two data characters through CCU logic onto the CCU Out Bus, through the outbus register to the CS buffer register in the EB local store. - After the type 4 CA responds to a Read type command, the CA issues a service request to the channel to transfer data characters to the channel Bus In. The data characters are transferred one character at a time. This page intentionally left blank. # **Control Panel Layout** ### DISPLAY A # **Display A Check Lights** The DISPLAY/FUNCTION SELECT switch must be in STATUS to display check conditions in display A. - Any of the following turn off the display A check lights if additional checks are not detected: - a. Pressing the CC CHECK RESET pushbutton. - b. Pressing the RESET pushbutton. - c. Executing an Output X'77' instruction with bit 0.1 on in the general register designated by the R field of the instruction (when in bypass CC check stop mode). - d. Executing an Output X'77' instruction from the control panel by storing a "1" in bit 0.1 of external register X'77'. (See 1-140.) (The 3705-80 must be in program stop mode.) ### Byte X, 0, and 1 Turned on by the CCU (Central Control Unit) check register when a parity check occurs in the data path. If one or more of the BYTE lights are on, but no other CC CHECK light is on, the parity check is in the ALU (arithmetic logic unit), the A register, the B register, or the Z register. **Note:** If the IPL is not successfully completed, the local store registers can cause a parity check because they are not initialized. #### Indata • Turned on when the CCU detects a parity error on the 'indata' bus. The BYTE X, BYTE 0, and/or BYTE 1 CHECK light and the CC CHECK light also come on. # SAR Turned on when a SAR (storage address register) parity check occurs. The BYTE X, BYTE 0, and/or BYTE 1 CHECK light and the CC CHECK light also come on. # SDR • Turned on when an SDR (storage data register) parity check occurs. The BYTE 0 and/or BYTE 1 CHECK light and the CC CHECK light also come on. #### Op Reg Turned on when an OP (operation) register parity check occurs. The BYTE 0 and/or BYTE 1 CHECK light and the CC CHECK light also come on. # Clock Turned on when a CCU or CS (communication scanner) support feature clock check occurs. # Prog L1 • Turned on when in program level 1, and one of the following occurs, causing a CC check. - a. In/out check - b. Protect check - c. Invalid op check If any one of these occurs in program level 1, it causes a CC check. # **Display A Status Lights** The DISPLAY/FUNCTION SELECT switch must be in STATUS to display status conditions in display A. #### CS Cycle - Turned on at T0 of A time during a cycle steal cycle. - Turned off after T3 of D time if no other cycle steal is to follow immediately. #### I Cycle Turned on at T0 of A time during a control panel function cycle steal cycle. Turned off offer T2 of D time during. Turned off after T3 of D time during instruction execution cycles if no other instruction cycle is to follow immediately. If this light is off for any noticeable length of time, the HARD STOP, PROGRAM STOP, or WAIT light should be on for the same length of time. # Cycle Time Displays a binary designation of the four basic cycle times. (See the chart below.) During normal operation, the 3705-80 cycle times are 250 nanoseconds in duration and are under the control of the machine oscillator. To observe the stepping of these lights, set the DIAGNOSTIC CONTROL switch to CLOCK STEP and repeatedly press the START pushbutton. #### **Clock Time** Displays a binary designation of the four basic clock times. (See the chart below.) During normal operation the clock times are 62.5 nanoseconds in duration and are under the control of the machine oscillator. To observe the stepping of these lights, set the DIAGNOSTIC CONTROL switch to CLOCK STEP and repeatedly press the START pushbutton. | Cycle Time | | | A | | В | | | | | |---------------|-----|-----|----|----|----|----|----|----|--| | Clock Time | T0 | T1 | T2 | Т3 | TO | T1 | T2 | Т3 | | | Bit 1.4 light | | . ( | 0 | | 0 | | | | | | Bit 1.5 light | · · | ( | ) | | 1. | | | | | | Bit 1.6 light | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | Bit 1.7 light | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | | Cycle Time | | С | | | | D | | | | |---------------|----|----|----|----|----|----|----|----|--| | Clock Time | то | T1 | T2 | T3 | T0 | T1 | T2 | Т3 | | | Bit 1:4 light | | | 1 | | 1 | | | | | | Bit 1.5 light | | ( | ) | | 1 | | | | | | Bit 1.6 light | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | Bit 1.7 light | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Lights indicate the clock time that was just completed. #### **DISPLAY B** **Note:** For control panel storage-address and storagescan functions. DISPLAY B BYTE X should be ignored because storage operates only on halfwords. # Display B Status Lights The DISPLAY/FUNCTION SELECT switch must be in STATUS to display status conditions in display B. #### **Address Compare** - Turned on during instruction cycles when the address compare conditions described under LOAD/STORE ADDRESS COM-PARE switch on page 1-060 are met. - COMPARE Turned off during the next cycle unless the PROGRAM STOP light is on. #### IPL Phase Displays a binary designation of the three IPL (Initial Program Load) phases. Both lights turn off at the end of IPL initialization when the program executes Output X'77' with bit 0.0 on. Reinitialization of the IPL also turns both lights off. Unless the DIAGNOSTIC CONTROL switch is in CLOCK STEP, IPL phases 1 and 2 should be hardly noticeable. If these lights stay on, it indicates a hardware failure. A persistent IPL phase 3 indication is likely to be caused by either a hardware failure in read-only storage, a program failure, a CCU failure, or the host processor not loading the 3705-80. The 'IPL phase' latches are on CU010. | IPL | Display B Light | | | | | | |-------|-----------------|-----|--|--|--|--| | Phase | 0.2 | 0.3 | | | | | | 1 | 0 | 1 | | | | | | 2 | 1 | 0 | | | | | | 3 | 1 | 1 | | | | | #### C and Z Level #### **Entered Interrupt Level** - Indicates which of the five program levels are active or have interrupt requests entered. (No light indicates that level 5 is active if instructions are being executed.) - Turned on when an interrupt occurs for that program level. - Turned off when one of the following occurs: - a. Exit instruction is executed at that level. - b. 'Interrupt entered' latch for that level is reset by a machine reset. If more than one of these lights are on, the highest priority program level indicated is the active level. Program level 5 is active when none of these lights are on and instructions are being executed. # Display B Check Lights The DISPLAY/FUNCTION SELECT switch must be in STATUS to display check conditions in display B. ### **Adapter Check** - Turned on when the type 1 channel adapter, type 4 channel adapter, or type 2 scanner requests a program level 1 interrupt. See page 8-360 (type 1 CA), H-380 (type 4 CA), or B-130 (type 2 scanner). An adapter check causes a level 1 interrupt. An adapter check while in program level 1 causes a CC check. - Turned off when the interrupt request is reset. #### In/Out Check - Turned on when the CCU detects one of the following. - a. Invalid input or output instruction. (See page 6-151.) - b. Parity check on the 'indata' bus execution of an input instruction. - c. Execution of an input or output instruction while in program level 5. An in/out check causes a level 1 interrupt. An in/out check in program level 1 causes a CC check. - Turned off by one of the following: - a. Machine reset occurs. - b. Executing Output X'77' with bit 1.5 on in the register designated by the R field of the instruction (when in bypass CC check stop mode). - c. Executing Output X'77' from the control panel by displaying register X'77' and then storing a '1' in bit position 1.5. (See 1-140.) (The 3705-80 must be in program stop mode.) # Address Exception Not Used **ADDRESS** EXCEPT #### **Protect Check** - Turned on when an attempt is made to change protected data. A protect check causes a level 1 interrupt. A protect check in program level 1 causes a CC check. - Turned off by either: - a. A machine reset. - b. Executing an Output X'77' with bit 1.5 on in the register designated by the R field (when in bypass CC check stop mode). - c. Executing Output X'77' from the control panel by displaying register X'77' and then storing a '1' in bit position 1.5. (See 1-140.) (The 3705-80 must be in program stop mode.) #### Invalid OP - Turned on when the CCU detects an invalid OP code. An invalid op check causes a level 1 interrupt. An invalid op check in program level 1 causes a CC check. - Turned off by any of the following: - a. A machine reset. - b. Executing Output X'77' with bit 1.5 on in the register designated by the R field (when in bypass CC check stop mode). - c. Executing an Output X'77' from the control panel by displaying register X'77' and then storing a '1' in bit position 1.5. (See 1-140.) (The 3705-80 must be in program stop mode.) #### **CONTROL PANEL SWITCHES AND LIGHTS** #### **Customer and CE Usage Meters** The 3705-80 has a customer usage meter (top meter) and a CE usage meter. The meters show the run time in hours and tenth hours. The CE Key switch position determines which meter is conditioned to run. The minimum usage meter run time is 400 msec. The following list tells when one of the meters should be running. The 400 msec minimum time is reinitiated when one of the following occurs: - a. An instruction is executed at program level 1, 2, 4, or 5. - b. An instruction is executed at program level 3 after approximately 8ms have elapsed since the interval timer interrupt request was set. - c. An instruction is executed at program level 3 and an interrupt request other than the interval timer level 3 interrupt request is set. - d. A cycle steal cycle occurs. Neither meter runs during: - a. Idle cycles. - b. IPL phases 1-3. Note: The meter will run if the Emulation Program is loaded, the access method is not operating, and the DISPLAY/FUNCTION SELECT switch is set to function 1 or 6. Return the switch to the STATUS position to prevent unnecessary meter time. # **Mode Select Switch** • Controls the 3705-80 mode of operation. When the PANEL ACTIVE light is off, the 3705-80 runs as if the MODE SELECT switch and the DIAGNOSTIC CONTROL switch were in PROCESS, no matter what position the switches are in. **Note:** If the panel is active and DIAGNOSTIC CONTROL switch is in any one of the STORAGE TEST positions or in the CLOCK STEP position, it overrides the MODE SELECT switch. #### Address Compare Interrupt • Causes the address compare L1 interrupt request to set at the end of the instruction if the address compare conditions described in *LOAD/STORE ADDRESS COMPARE SWITCH* on page 1-060 are met. The 3705-80 operates normally except for the interrupt request when an address compare occurs. #### Instruction Step Causes the 3705-80 to execute one instruction each time the START pushbutton is pressed and released. The 'program stop' latch sets after the execution of the instruction. All interrupts except program L1 and PCI interrupts to higher program levels are inhibited until an 'exit' instruction is executed. After an 'exit' instruction is executed, the machine cycle priority controls determine which program level is active until the next 'exit' instruction, PCI to a higher level, or program level 1 interrupt. Unless it is already set, the interval timer L3 interrupt request cannot be set when the MODE SELECT switch is in this position. #### | Panel Enable/Disable Switch - Available as the Unit Protection Feature. - This allows the operator to disable/enable the operator panel switches (except POWER ON/OFF, CHANNEL ENABLE/DISABLE, and DISPLAY/FUNCTION SELECT with a key controlled switch. The disable position will prevent inadvertent or unauthorized use of the control panel. When in the disable position the setting of the Storage Address/Register Data switches can be entered as input by the program. When in the disable position and EP (emulation program) mode, the display lights can still be used. ### **CE Key Switch** Determines whether the CE or the customer usage meter is conditioned to run. If the slot is vertical, the customer usage meter is conditioned to run. If it is horizontal, the CE usage meter is conditioned to run. #### Process Allows the 3705-80 to run normally. If the MODE SELECT switch is in any other position, the TEST light comes on. #### Address Compare Program Stop Causes a program stop at the end of the instruction if the address compare conditions described in LOAD/ STORE ADDRESS COMPARE SWITCH on page 1-060 are met. With the switch in this position, an address compare detection does not set the address compare L1 interrupt request. #### WARNING When the 'program stop' latch is set, cycle steal operations can cause adapter problems. # ### **Display/Function Select Switch** Used to display or store in storage or register; to display machine status or TAR and the Op register; and to make on line parameter changes. In any position, except STATUS or TAR & OP REG-ISTER, displays A and B show the contents of display registers 1 and 2. #### Tar & Op Register - Causes display A to show the contents of TAR (Temporary Address Register). - Causes display B, bytes 0 and 1 to show the contents of the Op register. (Ignore byte X.) Note: After a REGISTER ADDRESS, STORAGE ADDRESS, or STORAGE TEST function, the TAR & OP REGISTER position will no longer display the last previous TAR and OP code. Therefore, display and record these values before you do any other displaying if you will later need this information. #### Status Causes displays A and B to show check and status information. See page 1-010 and 1-020 for information about the check and status lights. #### Functions 1-6 The active program determines the function of the FUNC-TION 1-6 positions. #### Storage Address Used to select a storage address for displaying storage and for storing data in a storage location. Pressing and releasing the SET ADDRESS/DISPLAY pushbutton with the DISPLAY/FUNCTION SELECT switch in this position causes a display storage CS1 maintenance cycle. (See page 1-120, Set Address and Display Storage Procedure.) Pressing and releasing the STORE pushbutton with the DISPLAY/FUNCTION SELECT switch in this position causes a store storage CS1 maintenance cycle and a store storage CS2 maintenance cycle if the 3705-80 is in a stopped state. (See page 1-130, Storing Data in Storage Locations.) #### Register Address • Used to select a register address for displaying a register and for storing data in a register. Pressing and releasing the SET ADDRESS/DISPLAY pushbutton causes a display register CS1 maintenance cycle. (See page 1-120, Set Address and Display Register Procedure.) Pressing and releasing the STORE pushbutton causes a store register CS1 maintenance cycle if the 3705-80 is in a stopped state. # Channel 1 Interface Enable/Disable Switch (Single Channel Adapter) #### WARNING When operating with a type 1 or type 4 CA in an NCP (PEP included) environment, do not attempt to disable a channel interface unless the 3705-80 network has been quiesced or a system reset has occurred. If this procedure is not followed, the NCP may, while disabled, attempt to send asynchronous status which inhibits the CA1 or CA4 from becoming enabled again. Used to enable and disable channel interfaces 1A and 1B. Refer to 8-140 (Type 1 CA) for a description of interfaces 1A and 1B. If the DIAGNOSTIC CONTROL switch is in one of the four STORAGE TEST positions and the START push-button is pressed, any interface that is enabled is disabled abruptly. The CHANNEL INTERFACE ENABLED light stays on until the host processor drops 'clock out', even though the interface is disabled. No channel can become enabled. **Note**: Be sure the channel is disabled before performing storage test operations. #### **ENBL A** - Used to enable interface 1A. - Interface 1B is disabled. If interface 1B is installed and enabled and the switch is turned to this position, interface 1B is disabled when 'clock out' drops on interface 1B and command chaining stops. Channel 1A is enabled when these conditions are met. #### DISBL 1 • Used to disable both interfaces 1A and 1B. If one of the interfaces is enabled when you set the switch to DISBL 1, the interface is disabled when 'clock out' drops on that interface, and command chaining stops. Pressing the RESET pushbutton with the switch in DISBL 1 also disables the interface. #### ENBL B - Present only if the 3705-80 has the Two-Channel Switch feature for channel interface 1. - Causes the same results for interface 1B that are described under ENBL A. # Channel 1 Interface A Enabled Light - Turned on when interface 1A is enabled. - Turned off when interface 1A is disabled. **Note**: The light stays on when the 3705-80 is in hard stop, even though the adapter is disabled. ### **Channel 1 Interface B Enabled Light** - Turned on when interface 1B is enabled. - Turned off when interface 1B is disabled. Note: The light stays on when the 3705-80 is in hard stop, even though the adapter is disabled. # Channel 1/Channel 2 Enable/Disable Switches (Two Type 4 CAs) # Chan 1 Enabled - Turned on when CA4 #1 is enabled. - Turned off when CA4 #1 is disabled. #### ENBL/DISBL • Used to enable/disable CA4 #1. # Chan 2 Enabled - Turned on when CA4 #2 is enabled. - Turned off when CA4 #2 is disabled. #### **ENBL/DISBL** Used to enable/disable CA4 #2. #### **Power Check Light** - Turned on when a power check occurs. (See D-010 for conditions that cause a power check.) - Turned off by pressing the POWER-OFF pushbutton on the control panel, if a thermal condition does not exist. - Also turned on and off during a normal power-on sequence. - Not turned on by LAMP TEST pushbutton. If the light is on because of a check condition, you cannot turn power on until you reset the check condition. If the power check resulted from an undervoltage sense, an overvoltage sense, or an overcurrent sense, reset the check by pressing the POWER OFF pushbutton. If the check resulted from an open thermal switch, reset the check by pressing the THERMAL RESET pushbutton located inside the covers of the 3705-80 (See D-520). # Panel Active Light #### WARNING When the PANEL ACTIVE light is on, all the control panel switches and pushbuttons are active. Turned on when the MODE SELECT and DIAGNOSTIC CONTROL switches have been in the PROCESS position at least once since the last power-on sequence. If the light is off and 3705-80 power is on, the 3705-80 operates as if the switches were in the PROCESS position. However, the pushbuttons, except for the power controls, have no effect. # Lamp Test Pushbutton Turns on all control panel lights, except POWER CHECK and the spares. Pressing the LAMP TEST pushbutton does not affect normal operation. #### LOAD/STORE ADDRESS COMPARE SWITCH #### **Store Compare** • Used to determine if data from a general register is stored in a specific byte of storage. (See *Store Address Compare* on 1-140.) With the switch in this position, the addresses in the ADDRESS/DATA switches and in SAR are compared during each I2 and I3 cycle of a ST, STC, STH or STCT instruction. If the addresses are equal, an address compare occurs, and the ADDRESS COMPARE light in display B comes on if the DISPLAY/FUNCTION SELECT switch is in STATUS. During I2 cycle for STH and ST instructions, bit 1.7 of the addresses is ignored in the comparison. (Both bytes are stored in the storage halfword.) During I2 cycle for STC and STCT instructions and I3 cycle for ST instructions, bit 1.7 is included in the comparison. (Only one byte is stored in the addressed storage halfword location.) #### **Load Compare** • Used to determine if an instruction loads data from a specific storage location into a general register. (See Load Address Compare page 1-140.) The storage address in ADDRESS/DATA switches A-E is compared with SAR during each 11, 12 or 13 cycle of a load instruction. In this case a load instruction is any instruction except ST, STC, STH, or STCT. If the addresses are equal, an address compare occurs and the ADDRESS COMPARE light in display B comes on if the DISPLAY/FUNCTION SELECT switch is in STATUS. During all I1 cycles, during I2 cycles for LH instructions, and during I3 cycles for the L instruction, bit 1.7 of the addresses is ignored in the address comparison. (Storage is addressed on a halfword basis.) During I2 cycles for IC, ICT, and L instructions, bit 1.7 is included in the address comparison. (Storage is addressed on a byte basis.) #### **CC Check Reset Pushbutton** Resets the CCU check register and turns off the CC CHECK light, if the CC checks are no longer present. This pushbutton works only if the PANEL ACTIVE light is on. ## CC Check Light - Turned on when a CC check is detected. - Turned off by any of the following: - a. Pressing the CC CHECK RESET pushbutton if there are no more CC checks. - b. Executing an Output X'77' with bit 0.1 on in the register designated by the R field of the instruction. - c. Executing an Output X'77' from the control panel by displaying register X'77' and then storing a '1' in bit position 0.1. (See 1-140.) - d. Pressing the RESET pushbutton if there are no more CC checks. Use Input X'7D' or turn the DISPLAY/FUNCTION SELECT switch to STATUS to display the specific CC check in display A. #### WARNING MST cards are very sensitive and touching the pin side of certain cards can cause a CC check. **Note:** The CC CHECK light is referred to as the CCU check indicator in logic. #### Reset Pushbutton Pressing the RESET pushbutton: - 1. Sets the 'hard stop' and 'program stop' latches. - 2. Sets odd parity in the local store register X'00'. (The data is not affected.) - 3. Sets valid parity in the Op register and in SDR. - 4. Sends a reset signal across the adapter interface to the 3705-80 adapters. - 5. Logically disconnects the type 1 or type 4 channel adapter from the interface by not allowing select out to be trapped. - 6. Signals to the adapters that a *not initialized* state exists until the state ends as a result of IPL. - 7. Resets the CCU error register. - 8. Masks program levels 2-5 and adapter level 1. **Note:** Output X'7F' must be executed to reset the mask bits. - 9. Resets the 'program level entered' latches. - 10. Resets all CCU interrupt requests. - 11. Sets the 'test mode' latch. - 12. Aborts IPL phase 2, if it is active. ### Set Address/Display Pushbutton - Used to: - a. Display the contents of a storage location, a CCU register, or an adapter external register in display B. - b. Set the address of a storage location, CCU register, or adapter register for a store operation. This pushbutton functions only when the PANEL ACTIVE light is on and the DISPLAY/FUNCTION SELECT switch is in REGISTER ADDRESS or STORAGE ADDRESS. It does not function during IPL phase 1 or 2 or when the DIAGNOSTIC CONTROL switch is in one of the four STORAGE TEST positions and you have pressed the START pushbutton (unless the 'hard stop' latch was set previously). A dynamic display can be done provided a program display is not present. #### Start Pushbutton - Used to: - a. Restart the program. Reset the 'hard stop' and 'program stop' latches if the DIAGNOSTIC CONTROL switch is in PROCESS, BYPASS CC CHECK STOP, or CC CHECK HARD STOP. - b. Reset the 'hard stop' latch and start one of the four storage test functions. - c. Start the clock step function to step the CCU clock when the DIAGNOSTIC CONTROL switch is in CLOCK STEP. The START pushbutton works only if the PANEL ACTIVE light is on. Pressing the START pushbutton always causes a 1.2 usec CS1 start pushbutton maintenance cycle. #### Store Pushbutton #### WARNING Be careful when you perform a store operation. The data stored may alter normal program operation. An adapter check can occur when channel cycle steals and store operations occur at the same time. Pressed and released to store data from the ADDRESS/ DATA switches in a storage location or in a register. The STORE pushbutton works only when the PANEL ACTIVE and PROGRAM STOP lights are on and the DISPLAY/FUNCTION SELECT switch is in REGISTER ADDRESS or STORAGE ADDRESS. It does not work during IPL Phase 1 and 2 or when the DIAGNOSTIC CONTROL switch is in one of the four STORAGE TEST positions and you have pressed the START pushbutton. The 'program stop' latch should be set before setting the address for the store operation. #### Stop Pushbutton • Pressed to set the 'program stop' latch and stop program execution at the next instruction boundary. This pushbutton works only when the PANEL ACTIVE light is on. It does not stop adapter or maintenance cycle steal operations. # WARNING When the 'program stop' latch is set, cycle steal operations can cause adapter problems. ### **Program Display Light** - Turned on when display register 1 or 2 contains program output. (CCU executed Output X'71' or X'72'.) - Turned off when the CCU takes a maintenance cycle, or when you press and release the START pushbutton if the 'hard stop' or 'program stop' latch is on. If the light is on, turn the DISPLAY/FUNCTION SELECT switch to a position other than TAR & OP REGISTER or STATUS. This causes displays A and B to display the data that is in display registers 1 and 2. # **Hard Stop Light** • Turned on when the 'hard stop' latch sets. The 'hard stop' latch sets when any of the following happen. - a. The CCU executes Output X'70' when in program level 1, 2, 3, or 4. - b. The control panel is active, the DIAGNOSTIC CONTROL switch is in STORAGE SCAN or STORAGE TEST PATTERN, and a CCU check occurs - c. The control panel is active, the DIAGNOSTIC CONTROL switch is in CC CHECK HARD STOP, and a CC check occurs. - d. The control panel is active, and you press the RESET pushbutton. - e. The 3705-80 is in IPL phase 2 or 3, and a CC check occurs (unless the 'bypass check stop' latch is set). - f. The control panel is active, and you turn the DIAGNOSTIC CONTROL switch to CLOCK STEP. - Turned off when the 'hard stop' latch is reset. The 'hard stop' latch is reset when any of the following happen. - a. A power-on reset occurs. - b. IPL phase 1 reset occurs. - c. The DIAGNOSTIC CONTROL switch is not in any of the four STORAGE TEST positions; none of the conditions that set the 'hard stop' latch are present; and you press the START pushbutton. If the DIAGNOSTIC CONTROL switch is in CLOCK STEP and you press the START pushbutton, the latch is reset during the start cycle, but not immediately. #### Interrupt Pushbutton • Causes a program level 3 interrupt request. Before you press the INTERRUPT pushbutton, set the DISPLAY/FUNCTION SELECT switch and the ADDRESS/DATA switches according to the convention established by the program handling the request. To reset the interrupt request, Output X'77' must be executed with bit 0.2 on in the register designated by the R field of the instruction. (The CE can execute this output by using the control panel. See 1-140.) This pushbutton works only when the PANEL ACTIVE light is on. #### Test Light - Turned on when any of the following occur. - a. The MODE SELECT switch is not in PROCESS. - b. The DIAGNOSTIC CONTROL switch is not in PROCESS. - c. The 'test mode' latch is set. (Note: The 'test mode' latch can be set by the control program via Output X'79' or by pressing the RESET pushbutton.) - Turned off when all of the following occur. - a. The MODE SELECT switch is in PROCESS, - b. The DIAGNOSTIC CONTROL switch is in PROCESS, - c. The 'test mode' latch is reset by the control program. #### Wait Light - Turned on when the CCU is in the wait state (running, but not taking instruction cycles or cycle steal cycles). Also comes on when the PROGRAM STOP or HARD-STOP light is on. - Turned off when an interrupt occurs or the CCU takes a cycle steal cycle. The usage meter does not run when the WAIT light is on. For an explanation of the wait state, see "Idle Cycle" on 6-050. # **Program Stop Light** • Turned on when the 'program stop' latch sets. The 'program stop' latch sets when one of the following happens. - a. The control panel is active; the MODE SELECT switch is in ADDRESS COMPARE PROGRAM STOP; the LOAD/STORE ADDRESS COMPARE switch is in LOAD or STORE; and the contents of SAR match the address in ADDRESS/DATA switches A-E. (See 1-060.) - b. The panel is active; the MODE SELECT switch is in INSTRUCTION STEP; and the CCU reaches an instruction boundary. - c. The 'hard stop' latch sets. - d. The control panel is active, and you press the STOP pushbutton. - e. The control panel is active, the DIAGNOSTIC CONTROL switch is in one of the STORAGE TEST positions, and you press the START pushbutton. - Turned off when the 'program stop' latch resets. The 'program stop' latch is reset when one of the following happens. - a. A power-on reset occurs. - b. IPL Phase 1 reset occurs. - c. The control panel is active, DIAGNOSTIC CON-TROL switch is not in any of the four STORAGE TEST positions, none of the conditions that set the 'program stop' latch are present, and you press the START pushbutton. If the DIAGNOSTIC CONTROL switch is in CLOCK STEP, and you press the START pushbutton, the latch is reset during the start cycle. #### WARNING When the 'program stop' latch is set, cycle steal operations can cause adapter problems. # Load Light - Turned on when IPL starts. - Turned off by either: - a. Executing Output X'79' with bit 1.1 on the register designated by the R field of the instruction. - b. Executing Output X'79' from the control panel by displaying register X'79' and then storing a '1' in bit position 1.1. (See page 1-140.) #### **Load Pushbutton** • Causes a machine reset and starts an IPL if the 'panel active' latch is set. (The PANEL ACTIVE light should be on.) See pages 6-960 to 6-964 for information on IPL. #### **Power On Pushbutton** Starts a power-on sequence if the LOCAL/REMOTE POWER switch is in LOCAL (Not affected by the Unit Protection Feature). The POWER CHECK light comes on when you press the POWER ON pushbutton and goes off when the power-on sequence is complete. The light stays on if a failure prevents completion of the power-on sequence. An IPL starts at the end of a power-on sequence. The MODE SELECT and DIAGNOSTIC CONTROL switches must be in PROCESS so that the channel interface can be enabled during IPL. # Storage Address/Register Data (Address/Data) Switches • Sets addresses or enters data to test the 3705-80. For storage addressing, you should use only positions 0-3 on switch A. For data entry, turning the switch to positions 4-F will also cause data to be entered 4=0, 5=1, 6=2, 7=3, 8=9, 9=1, A=2, B=3, C=4, D=5, E=6, F=7. When input X'71' is executed, the data in the switches is placed in the general register designated by the R field in the instruction. **Note:** If input X'71' is executed while you are turning the ADDRESS/DATA switches, the data loaded into the general register is unpredictable. #### Remote/Local Power Switch Determines whether the host processor or the 3705-80 controls dc power. (Not affected by the Unit Protection Feature.) #### Local Dc power can be turned on and off only at the 3705-80 control panel. An emergency power off at any attached host processor turns off 3705-80 power. #### Remote • The host processor controls 3705-80 dc power. Dc power comes on at the 3705-80 when power is turned on at any attached host processor. Dc power goes off at the 3705-80 when power is off at every attached host processor, when an emergency power off occurs at any attached host processor, or when you press the POWER OFF pushbutton. #### **Power Off Pushbutton** Starts a power-off sequence. Resets any power check (except those caused by overheating) and turns off the POWER CHECK light (Not affected by the Unit Protection Feature). This pushbutton shuts down power with the REMOTE/LOCAL POWER switch in either position. Note: Turn the CHANNEL INTERFACE ENABLE/ DISABLE switch(es) to DISBL and wait for the INTER-FACE ENABLED lights to go off before you press the POWER OFF pushbutton. This prevents interference with the attached CPU. If the PANEL ACTIVE light is off, the 3705-80 runs as if the switch were in PROCESS. The TEST light comes on if the switch is in any position other than PROCESS. #### WARNING Before starting a clock step, storage scan, single address scan, storage test pattern, or single address test pattern procedure, perform a program shutdown procedure and disable the channel adapter. If you do not take this precaution, the channel adapter will be suddenly forced to the disabled state, and a system error may occur. Note: Certain storage failures are not detected by performing storage scan, single address scan, single address test pattern, and storage test pattern procedures. Storage IFTs must be run to indicate these failures. • Allows the 3705-80 to run normally. #### **Bypass CC Check Stop** Allows normal operation except the 'hard stop' latch does not set, and the CCU does not start an IPL sequence when a CC check occurs. Normal operation can be affected if the check alters the program in any way. See chart below. The 'hard stop' latch does not set, but the appropriate CC check latch sets, and the CC CHECK light comes on. ## **CCU Action When a Check Condition Occurs** | Diagnostic Control Switch Position | Har | dstop | Pr | ocess | Bypass Check Stop | | | |--------------------------------------------------|-----------|--------------|-------------------|-------------------|-------------------------------------------------------|-----------------|--| | Error Occurred in<br>Program Level | 1 | 2, 3, 4, 5 | 1 | 2, 3, 4, 5 | 1 | 2, 3, 4, 5 | | | Hardware Check | | | | | | | | | ALU** INDATA SAR SDR OP REG CLOCK Program Check | hardstops | hardstops | Note <sup>1</sup> | Note <sup>1</sup> | bypasses | bypasses | | | ADAPTER<br>IN/OUT<br>PROTECT<br>INVALID OP | hardstops | bids level 1 | Note <sup>1</sup> | bids<br>level 1 | bypasses<br>bypasses<br>Note <sup>2</sup><br>bypasses | bids<br>level 1 | | #### Notes: - 1. A check sets the 'mach ck set IPL' latch and causes the 3705-80 to re-IPL. If another program check occurs before the 3705-80 exits level 1, the 3705-80 will hardstop. - 2. This type error is not bypassed and program execution does not continue. However, the hardstop latch is not set and the hardstop light is not lit. - \*\*The check condition is an ALU Check if the byte 0, byte 1, and/or byte X lights are on and the INDATA, SAR, SDR, OP REG, and CLOCK lights are off. #### **CC Check Hard Stop** • Allows normal operation except that a CC check causes the 3705-80 to hard stop at the end of that cycle and prevents the latch 'mach ck set IPL'. (See Output X'79' page 6-930.) See chart below. The 'hard stop' latch sets, the appropriate CCU check latch sets, and the CC CHECK light comes on; but the CCU does not start an IPL sequence. # DIAGNOSTIC CONTROL PROCESS. BYPASS CC ● CLOCK STEP CHECK STOP CHECK CONTROL CC CHECK HARD STOP STORAGE TEST PATTERN SINGLE ADDRESS SINGLE ADDRESS TEST PATTERN SCAN STORAGE SCAN STORAGE TEST | #### **Clock Step** Note: During clock step operations, the REFRESH OVERRUN indicator turns on and remains on. This is a false or invalid indication, because the overrun detection logic cannot function normally during clock step operations. You must reset or IPL the 3705-80 after clock step operations to validate the indicator. #### (See also page 1-160) Causes the CCU clock to be controlled by the START pushbutton instead of the 3705-80 oscillator. (Refer to Clock Step Procedure on page 1-140.) The 3705-80 stays in process mode until the START pushbutton is pressed and an instruction boundary is reached. Pressing it the first time stops the 3705-80 in T0 of A time. Each time you press and release the START pushbutton, the CCU clock advances one T time. (This can be observed #### Storage Test Pattern • Causes the continuous storing of test data from the ADDRESS/DATA switches in sequential storage locations. (See Storing a Test Pattern in Storage page 1-130.) After storing the pattern at a location, the CCU reads that location to check for good parity. The # tion stops when the switch is turned to another position or when the CCU detects an error. (PART 11 OF 11) ing instruction's I cycle. button steps the CCU clock. time during maintenance cycles. time during maintenance cycles. a complete write call at CT0 time. in the CLOCK TIME lights in display A. See chart A.) the CCU clock through one "dummy" cycle (15 times). times) to set up the following I cycle (observe the CS Press and release the START pushbutton repeatedly to step Then step the CCU clock through one CS Start cycle (16 CYCLE light). Step the CCU clock through the instruction cycle(s). A CS Start cycle occurs before each of the follow- In CLOCK STEP the 3705-80 operates normally except: 1. Instead of the machine oscillator, the START push- 2. The Z bus is gated to display register 1 at each AT3 3. The Z bus is gated to display register 2 at every T3 4. Storage does a complete read call beginning at ATO time and then, if it is a store-type instruction, does pattern is then stored at the next address. The opera- The 3705-80 stays in the process state until the START pushbutton is pressed and released. This sets the 'program stop' latch and starts the operation. #### Single Address Test Pattern • When the DIAGNOSTIC CONTROL switch is in this position, pressing and releasing the START pushbutton causes a continuous store and read operation for the storage location addressed by TAR. (See Single Address Test Pattern Procedure page 1-130.) The 3705-80 stays in the process state until the START pushbutton is pressed and released. This sets the 'program stop' latch and starts the operation. The operation stops when the switch is turned to another position. The operation continues regardless of error indications. # Storage Scan • When the Diagnostic Control switch is set in this position, pressing and releasing the START pushbutton causes a storage scan operation. The 3705-80 stays in the process state until the START pushbutton is pressed and released. This sets the 'program stop' latch and starts the operation. The operation stops when the switch is turned to another position or when the CCU detects an error. #### Single Address Scan • When the DIAGNOSTIC CONTROL switch is in this position, pressing and releasing the START pushbutton causes a continuous scan of the storage location addressed by ADDRESS/DATA switches. (See Single Address Scan page 1-130.) The 3705-80 stays in the process state until the START pushbutton is pressed and released. This sets the 'program stop' latch and starts the operation. This operation continues regardless of error indications. #### Chart A | | Cycle Time | | А | | | | В | | | | | |---|---------------|----|----|----|----|----|----|----|----|--|--| | I | Clock Time | то | T1 | T2 | Т3 | то | T1 | T2 | Т3 | | | | 1 | Bit 1.4 light | | | 0 | | 0 | | | | | | | | Bit 1.5 light | | | 0 | | | | 1 | | | | | | Bit 1.6 light | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | Bit 1.7 light | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | | | Cycle Time | С | | | | D | | | | | |---------------|----|---------|----|----|----|----|----|----|--| | Clock Time | TO | T1 | T2 | Т3 | T0 | T1 | T2 | Т3 | | | Bit 1.4 light | | | 1 | | 1 | | | | | | Bit 1.5 light | | ( | 0 | | 1 | | | | | | Bit 1.6 light | 0 | 0 0 1 1 | | | | 0 | 1 | 1 | | | Bit 1.7 light | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Lights indicate the clock time that was just completed. CONTROL PANEL DESCRIPTION ### **CONTROL PANEL PROCEDURES** #### Power-On Procedure - 1. Set the LOCAL/REMOTE POWER switch to LOCAL. - 2. Press the POWER ON pushbutton. The POWER CHECK light should turn on. - The POWER CHECK light turns off when the power on sequence ends. See D-500 and Power MAPs in Volume I for power sequence problems. Note: The power-on procedure causes an IPL. ### **Power-Off Procedure** - Set the CHANNEL INTERFACE ENABLE/DISABLE switch to DISBL. - 2. Wait until the CHANNEL INTERFACE ENABLED light(s) turns off. - 3. Press the POWER OFF pushbutton. # **Activating the Control Panel** - 1. Set the MODE SELECT and the DIAGNOSTIC CONTROL switches to PROCESS. - 2. The 'panel active' latch is set and the PANEL ACTIVE light turns on. #### **Enabling a Channel Interface** - 1. Set the CHANNEL INTERFACE ENABLE/DISABLE switch to ENBL A or ENBL B. - 2. When the interface is enabled, the CHANNEL INTER-FACE ENABLED light for that interface turns on. Note: You may need to stop the host processor momentarily, to satisfy certain enable conditions if the host processor is very busy. Interface enable must also be conditioned by the 3705-80 program. #### Disabling a Channel Interface - 1. Set the CHANNEL INTERFACE ENABLE/DISABLE switch to DISBL. - 2. When the channel interface is disabled and the 'clock out' line from the host processor is inactive, the CHANNEL INTERFACE ENABLED light for that interface turns off. Note: You may need to stop the host processor momentarily to satisfy certain disable conditions if the host processor is very busy. #### **IPL Procedure** - 1. Activate the panel, - 2. Press the LOAD pushbutton. - 3. The LOAD light turns on when IPL starts. ### Resetting the 3705-80 #### WARNING Disable the channel interface(s) before pressing the RESET pushbutton. - 1. Press the RESET pushbutton. - 2. This resets all the 3705-80 hardware. (See *RESET Pushbutton* page 1-070.) - 3. Press the LOAD pushbutton to start an IPL sequence. #### Resetting a CC Check - 1. Press the CC CHECK RESET pushbutton. - 2. If no more checks are detected, the CC CHECK light turns off. ### Requesting a Program Level 3 Interrupt - 1. Set the DISPLAY/FUNCTION SELECT switch and the ADDRESS/DATA switches according to the convention established by the program handling the request. - 2. Press and release the INTERRUPT pushbutton. # Displaying 3705-80 Status - 1. Set the DISPLAY/FUNCTION SELECT switch to STATUS. - 2. The lights in display A and display B show check and status information as indicated by their labeling. ### Displaying TAR and the OP Register - 1. Set the DISPLAY/FUNCTION SELECT switch to TAR & OP REGISTER. - Display A shows the address in TAR. Display B bytes and 1 show the contents of the Op register. Byte X of display B contains all 0s. Note: After a register address, storage address or storage test function, the TAR & OP REGISTER position of the DISPLAY/FUNCTION SELECT switch will no longer display the last previous TAR and OP code. # Set Address and Display Register Procedure (See page 6-052 for flowchart.) #### WARNING You can display most addressable registers using this procedure with the program running without affecting normal program operation. However, when you address certain registers, control functions occur and affect program operation. Refer to page 8-060 (type 1 CA) and H-040 (type 4 CA) for information on these registers. - Set ADDRESS/DATA switches B and D to the address of an input register. (See 6-151 for the register addresses.) - 2. Set the DISPLAY/FUNCTION SELECT switch to REGISTER ADDRESS. - 3. Press and release the SET ADDRESS/DISPLAY pushbutton. - A display register CS1 maintenance cycle is taken on the next instruction boundary. - Display A bits 0.0 0.3 and bits 1.0 1.3 display the contents of ADDRESS/DATA switches B and D. All other bits in display A are 0. - The input register address in the ADDRESS/DATA switches is also put in the Op register. - Display B shows the register contents. If the register address is unassigned, all zero's, or a CA register address that cannot be displayed, display B shows all Qs. See 8-060 (type 1 CA) and H-040 (type 4 CA) for a description of undisplayable CA registers. The In/Out Check L1 interrupt request is not set. - If the PROGRAM STOP light is on, the register address is also placed in TAR. It can then be used as the register address in a subsequent store register operation. **Note:** If the PROGRAM DISPLAY light is on, this operation will not work with the program running. #### Storing Data in a Register (See page 6-054 for flowchart.) #### WARNING Be careful when using the STORE pushbutton. The data stored may affect normal program and cycle steal operation and destroy program data. - 1. If the PROGRAM STOP light is not on, press the STOP pushbutton. - Perform a set address and display register operation to set in the Op register the address of the output register in which you desire to store data. Leave the DISPLAY/ FUNCTION SELECT switch at REGISTER ADDRESS. - 3. Set the data in ADDRESS/DATA switches A-E. - 4. Press and release the STORE pushbutton. - The PROGRAM DISPLAY light turns off, if it was on. - Display A shows the contents of TAR. (TAR and the Op register contain the address entered in the set address and display register operation.) - The data in ADDRESS/DATA switches A-E is stored in the output register addressed by the Op register, and is displayed in display B. - If the register address in the Op register is unassigned, the store operation has no effect. The In/Out Check L1 interrupt request is not set. # Set Address and Display Storage Procedure (See page 6-056 for flowchart.) **Note:** Displaying storage locations using this procedure does not affect normal program or cycle steal operation. - 1. Set ADDRESS/DATA switches A-E to the storage - Set the DISPLAY/FUNCTION SELECT switch to STORAGE ADDRESS. - 3. Press and release the SET ADDRESS/DISPLAY pushbutton. - A display storage CS1 maintenance cycle is taken on the next instruction boundary. - The contents of ADDRESS/DATA switches A-E are placed in SAR and in display A. - Display B bytes 0 and 1 shows the contents of the addressed storage halfword location. Because control panel storage-address and storage-scan functions operate only on halfwords, display B byte X should be ignored. - If the PROGRAM STOP light is on, the storage address is also placed in TAR. It can then be used as the initial address in a store storage operation. Note: If the PROGRAM DISPLAY light is on, this operation will not work with the program running. ### Storing Data in Storage Locations (See page 6-057 for flowchart.) **Note:** Certain storage failures are not detected by this procedure. Storage IFTs must be executed to indicate these failures. - 1. If the PROGRAM STOP light is not on, press the STOP pushbutton. - Perform a set address and display storage operation to set the storage address in TAR. (See page 1-120.) Leave the DISPLAY/FUNCTION SELECT switch at STOR-AGE ADDRESS. - 3. Set the data in ADDRESS/DATA switches B-E. - 4. Press and release the STORE pushbutton. - The PROGRAM DISPLAY light turns off, if it was on. - The contents of ADDRESS/DATA switches B-E are stored at the location addressed by TAR. - TAR is incremented to address the next halfword storage location. Display A shows this new address. - Display B bytes 0 and 1 displays the data from the addressed storage location. Because control panel storage-address and storage-scan functions operate only on halfwords, display B byte X should be completely ignored. - 5. Press the STORE pushbutton each time you want to store data from ADDRESS/DATA switches B-E in the next sequential storage location. # Storing a Test Pattern in Storage (See page 6-060 for flowchart.) #### WARNING Disable the channel interfaces before you start this procedure. If a test pattern that is an invalid Op is stored, pressing the START pushbutton will cause an invalid Op CC check. **Note:** Certain storage failures are not detected by this procedure. Storage IFTs must be executed to indicate these failures. - 1. Set the test pattern data in ADDRESS/DATA switches B-E. - Set the DIAGNOSTIC CONTROL switch to STORAGE TEST PATTERN. - 3. Set the DISPLAY/FUNCTION SELECT switch to any position except TAR and OP Register or STATUS. - 4. Press the START pushbutton. - The PROGRAM STOP light turns on. - The data in ADDRESS/DATA switches B-E is stored in the storage location addressed by TAR. - Display A displays the address in TAR. TAR is then incremented to address the next storage halfword location. - Display B bytes 0 and 1 displays the data from the storage location. Because control panel storageaddress and storage-scan functions operate only on halfwords, display B byte X should be completely ignored. - The stored data is checked for parity. A parity check causes the appropriate CC CHECK light to turn on. The 3705-80 stops. To continue the operation: (1) press the CC CHECK RESET pushbutton, and (2) press the START pushbutton. The operation continues until the CCU detects an error. - 5. To end the operation, set the DIAGNOSTIC CONTROL switch to another position. Note: Because an asynchronous stop occurs when the switch is turned, an indata check may occur. Ignore the check, and press the CC CHECK RESET pushbutton. #### Storage Scan (See page 6-063 for flowchart.) #### WARNING Disable the channel interfaces before you start this procedure. Note: Certain storage failures are not detected by this procedure. Storage IFTs must be executed to indicate these failures. - 1. Set the DIAGNOSTIC CONTROL switch to STORAGE SCAN. - 2. Press the START pushbutton. - The PROGRAM STOP light turns on. - The storage location addressed by TAR is scanned first. - Each CS1 cycle increments the address in TAR by two and puts the new address in display A (unless the DISPLAY/FUNCTION SELECT switch is in STATUS.) - Display B bytes 0 and 1 shows the last thing set in the Op register if the DISPLAY/FUNCTION SELECT switch is in TAR & OP REGISTER. (The Op register is not changed during this operation.) If the switch is not in the TAR and OP Register or STATUS position, display B shows the contents of the storage location addressed by SAR. Because control panel storage-address and storage-scan functions operate only on halfwords, display B byte X should be completely ignored. - A parity check causes the appropriate check light to turn on. The 3705 stops. The address in display A is two greater than the address that caused the parity check. To continue the operation: (1) press the CC CHECK RESET pushbutton, and (2) press the START pushbutton. The operation continues until the CCU detects an error. - 3. To end the operation, set the DIAGNOSTIC CONTROL switch to another position. **Note:** Because an asynchronous stop occurs when the switch is turned, an indata check may occur. Ignore the check and press the CC CHECK RESET pushbutton. #### Single Address Test Pattern Procedure (See page 6-064 for flowchart.) #### WARNING Disable the channel interfaces before you start this procedure. Note: Certain storage failures are not detected by this procedure. Storage IFTs must be run to indicate these failures. - 1. Set the address of the storage location in TAR, using the procedure in *Set Address and Display Storage Procedure* or in *Single Address Scan*. - 2. Set the test pattern in ADDRESS/DATA switches B-E. - 3. Set the DIAGNOSTIC CONTROL switch to SINGLE ADDRESS TEST PATTERN. - 4. Set the DISPLAY/FUNCTION SELECT switch to any position except TAR and OP Register or STATUS. - 5. Press the START pushbutton. - The PROGRAM STOP light turns on. - The data in ADDRESS/DATA switches B-E is stored in the storage location addressed by TAR. - Display A shows the address in TAR. TAR is not incremented. - Display B bytes 0 and 1 shows the data stored in the storage location. The data is checked for parity. Because contro! panel storage-address and storagescan functions operate only on halfwords, display B byte X should be ignored. - A parity check does not cause the machine to stop, but the appropriate CC CHECK light does turn on. - 6. To end the operation, set the DIAGNOSTIC CONTROL switch to another position. **Note:** Because an asynchronous stop occurs when the switch is turned, an indata check may occur. Ignore the check and press the CC CHECK RESET pushbutton. ### Single Address Scan (See page 6-067 for flowchart,) - 1. Set ADDRESS/DATA switches A-E to the address of the storage location that you want to scan. - 2. Set the DIAGNOSTIC CONTROL switch to SINGLE ADDRESS SCAN. - 3. Set the DISPLAY/FUNCTION SELECT switch to any position except TAR and OP Register or STATUS. - 4. Press the START pushbutton. - During each CS1 cycle, display A displays the address in the ADDRESS/DATA switches. - Display B bytes 0 and 1 shows the data in the addressed location. Because control panel storageaddress and storage-scan functions operate only on halfwords, display B byte X should be ignored. - The storage address is not incremented. - The scanning does not stop if a parity check occurs, but the appropriate CC CHECK light does turn on. - The ADDRESS/DATA switches can be rotated to continuously display the contents of the storage locations. - To end the operation, set the DIAGNOSTIC CONTROL switch to another position. **Note:** Because an asynchronous stop occurs when the switch is turned, an indata check may occur. Ignore the check and press the CC CHECK RESET pushbutton. #### **Store Address Compare** - Set the LOAD/STORE ADDRESS COMPARE switch to STORE. - Set ADDRESS/DATA switches A-E to the storage address. **Note:** To determine if a 'store character' (STC) or 'store character and count' (STCT) instruction stores data from a general register in a storage byte, set the ADDRESS/DATA switches to the address of that byte. To determine if a 'store' (ST) or 'store halfword' (STH) stores byte 0 and byte 1 of a general register in a storage halfword, set the ADDRESS/DATA switches to the address of either byte. - During I2 and I3 cycles, the storage address in the ADDRESS/DATA switches is compared with the contents of SAR. If the addresses are equal, and the instruction being executed is a ST, STC, STH, or STCT instruction, the ADDRESS COMPARE light in display B turns on, if the DISPLAY/FUNCTION SELECT switch is in STATUS. Bit 1.7 is included in the address comparison only if the instruction is a byte instruction. - 3. To cause a program stop to occur when the address compare occurs, set the MODE SELECT switch to ADDRESS COMPARE PROGRAM STOP. Pressing and releasing the START pushbutton resets the 'program stop' latch and restarts the program. - 4. To cause the address compare L1 interrupt request to set when the address compare occurs, set the MODE SELECT switch to ADDRESS COMPARE INTERRUPT. #### **Load Address Compare** - 1. Set the LOAD/STORE ADDRESS COMPARE switch to LOAD. - Set ADDRESS/DATA switches A-E to the storage address. Note: To determine if an instruction at a specific address is ever executed, the address set in the ADDRESS/DATA switches can be either the address of byte 0 or byte 1 of the instruction To determine if a storage byte is ever loaded into a general register, set the ADDRESS/DATA switches to the address of that byte. To determine if a storage halfword is ever loaded into byte 0 and 1 of a general register, set the ADDRESS/DATA switches to the address of either byte 0 or byte 1 of the storage location. - During I1, I2, and I3 cycles, the storage address in the ADDRESS/DATA switches is compared with the contents of SAR. If the addresses are equal, and the instruction is any instruction other than ST, STC, STH, or STCT, the ADDRESS COMPARE light in display B turns on if the DISPLAY/FUNCTION SELECT switch is in STATUS. Bit 1.7 is included in the address comparison only if the instruction is a byte instruction. - If the MODE SELECT switch is at ADDRESS COMPARE PROGRAM STOP when the addresses are equal, pressing and releasing the START pushbutton resets the 'program stop' latch and restarts the program. - 3. To cause a program stop to occur when the address compare occurs, set the MODE SELECT switch to ADDRESS COMPARE PROGRAM STOP. - 4. To cause the address compare L1 interrupt request to set when the address compare occurs, set the MODE SELECT switch to ADDRESS COMPARE INTERRUPT. #### Lamp Test **Note:** Pressing the LAMP TEST pushbutton does not affect normal 3705-80 operation. - 1. Press the LAMP TEST pushbutton. - 2. All the control panel lights, except the POWER CHECK light and the spares, turn on. #### **Clock Step Procedure** #### WARNING Disable the channel interface before you start this procedure. Note: During clock step operations, the REFRESH OVERRUN indicator turns on and remains on. This is a false or invalid indication, because the overrun detection logic cannot function normally during clock step operation. You must reset or IPL the 3705-80 after clock step operations to validate the indicator. - 1. Set the DIAGNOSTIC CONTROL switch to CLOCK STEP. - 2. Press the START pushbutton. - The 3705-80 stops in T0 of A time. - The START pushbutton, instead of the 3705-80 oscillator, provides pulses to drive the CCU clock. - If the DISPLAY/FUNCTION SELECT switch is in STATUS, displays A and B show check and status information. If the switch is in TAR & OP REGISTER, display A shows the contents of TAR and display B shows the contents of the Op register. If the switch is in any other position, the contents of the Z bus are gated to display register 1 at each AT3 time and to display register 2 at every T2 time during maintenance cycles. Rules for observing clock-step operations. - The first instruction executed in clock-step mode is preceded by an idle cycle (CS indicator off, I indicator off). - A CS1 start-pushbutton cycle (CS indicator on, I indicator off) is taken before the start of each instruction. - The I cycle being executed can be determined by observing the Display A status indicators 1.3–1.7. By counting the number of transitions thru IA TO since the last cycle steal cycle, the I-cycle number is known (be sure to watch the I indictor ignore the interspersed idle cycles). - Additional idle cycles may be interspersed depending on the instruction. In CLOCK STEP the 3705-80 operates normally except: - Instead of the machine oscillator, the START pushbutton steps the CCU clock. - 2. The Z bus is gated to display register 1 at each AT3 time during maintenance cycles. - 3. The Z bus is gated to display register 2 at every T3 time during maintenance cycles. - Storage does a complete read call beginning at ATO time and then, if it is a store-type instruction, does a complete write call at CTO time. #### **Instruction Step Procedure** - 1. Set the MODE SELECT switch to INSTRUCTION STEP. - The PROGRAM STOP light turns on. - 2. Press and release the START pushbutton to continue with the next instruction. - The 3705-80 executes one instruction. - Each time you press and release the START pushbutton, the 3705 executes one instruction. Note: The CCU handles cycle steal requests normally during this procedure. All interrupts, except program level 1 interrupts and interrupts to higher program levels, are inhibited until the program executes an 'exit' instruction. # Executing an Input or Output Instruction From the Control Panel Input instructions can be executed from the control panel by displaying the corresponding external register. See *Set Address and Display Register Procedure* on page 1-120. Output instructions can be executed from the control panel by displaying the corresponding external register and then storing the desired bits in the register. (The 3705-80 must be in program stop mode.) See *Storing Data in a Register* on page 1-120. Example: The CC CHECK lights in displays A and B can be turned off by executing an Output X'77' instruction with bit 0.1 on the general register designated by the R field of the instruction. The lights can also be turned off by storing a "1" in bit 0.1 of external register X'77'. The bits stored in an external register from the control panel have the same hardware function as when they are set on by a program. Therefore, many hardware functions can be checked by simulating input and output instructions from the control panel. # Setting Up and Executing an Instruction #### WARNING Disable the channel interface(s) before starting this procedure. **Note:** This procedure is an example of one method to set up and execute an instruction. - 1. Press the STOP pushbutton. - 2. Use the Set Address and Display Storage Procedure (page 1-120) to set the storage address that you want to store the instruction in. - 3. Use the steps in *Storing Data in a Storage Location* (page 1-130) to store the desired instruction in the storage location. - 4. In the next storage location, store a 'branch' instruction to cause a branch back to the preceding storage location. - 5. Use the Set Address and Display Register Procedure (page 1-120) to set the IAR (register 0) for the program level that you are in. (The current program level can be determined from the status lights in display B.) - 6. Follow the steps in *Storing Data in a Register* (page 1-120) to store the address of the storage location from step 3. - 7. If you want to step through the instructions: - a. Turn the MODE SELECT switch to INSTRUCTION STEP. - b. Press and release the START pushbutton. The CCU executes one instruction. The 3705-80 stops, and the PROGRAM STOP light turns on. - c. Press and release the START pushbutton to execute the next instruction. Each time you press the START pushbutton, the CCU executes one instruction. Note: If the CCU is in level 1 (as it is immediately after ROS is loaded), program execution in levels 2, 3, 4, or 5 requires the following previous steps: (1) reset level 1 requests — Output X'77', (2) unmask appropriate interrupt level — Output X'7F', (3) generate an appropriate interrupt request, and (4) EXIT. #### CONTROL PANEL TEST OF CCU DATA PATH #### Part 1. Basic Control and Data Flow This section tests the part of the data path in the CCU necessary to load ROS and those controls that may be necessary to analyze a failure detected by the ROS test. #### Lamp Test - Press LAMP TEST. —All panel lights, except POWER CHECK and the spares, should light. - 2. Swap any failing lights with lights in working positions to verify that the lights are bad. - 3. Replace the lights found to be defective. - 4. If the lights tested are good, swap the driver cards located at 01A-B4U2 and 01A-B4U3. Refer to D-210 and ALDs AP009 to AP015 for details. ### Panel Active (Required for Further Panel Testing) The following conditions should activate the PANEL ACTIVE light: - a. DIAGNOSTIC CONTROL switch in PROCESS - b. Not power-on reset - c. MODE SELECT switch in PROCESS Refer to ALD CU001-BM6. ### WARNING Disable the channel interface(s) before proceeding. #### Clock Step Note: During clock step operations, the REFRESH OVERRUN indicator turns on and remains on. This is a false or invalid indication, because the overrun detection logic cannot function normally during clock step operation. You must reset or IPL the 3705-80 after clock step operations to validate the indicator. - 1. Set the DIAGNOSTIC CONTROL switch to CLOCK STEP. - 2. Press RESET. —Verify that the HARDSTOP, PRO-GRAM STOP, TEST, and WAIT lights are on. - 3. Set the DISPLAY/FUNCTION SELECT switch to STATUS. - Press START. —Check CYCLE TIME and CLOCK TIME in display A. CYCLE TIME should equal '00'; CLOCK TIME should equal '00'. - Press START repeatedly and observe the stepping of CLOCK TIME and CYCLE TIME. CYCLE TIME should increment each time CLOCK TIME steps from '11' to '00'. #### Initial Data Path Test (ALU-B Side, Z bus, Display A) Set the DISPLAY/FUNCTION SELECT switch to STORAGE ADDRESS. - 2. Set the DIAGNOSTIC CONTROL switch to SINGLE ADDRESS SCAN. - 3. Press START. - The address set in ADDRESS/DATA switches should be equal to Display A. Vary the ADDRESS/DATA switches to test various data bit combinations (for example, 0101, 5555, AAAA, etc.) - Compare display A with the switch values to check for data bit failures. - If data bit failures occur, refer to CCU DATA BITS/ CARD LOCATIONS (page 1-160) for card swapping. **Note:** This procedure can also be used as convenient way to display multiple storage locations. Data is displayed in display B. 7. Return the DIAGNOSTIC CONTROL switch to PROCESS. #### Storage Data Path Test (ALU-A Side, Display B) - 1. Press STOP. - 2. Display storage at any valid address using the set address and display storage procedure (page 1-120). - 3. Press STORE. —The data in the ADDRESS/DATA switches is stored at the address displayed in step 2. - Press STORE again. —Display A should increment by 2 each time STORE is pressed. Display B should be the contents of the address indicated in display A. **Note:** The data being stored is not displayed because TAR is incremented; the next storage location is displayed. - 5. Verify that the correct data was stored by using the display storage procedure. - 6. Set the DIAGNOSTIC CONTROL switch to SINGLE ADDRESS TEST PATTERN. - 7. Press START. —The contents of display B should equal the value in the ADDRESS/DATA switches. Vary data pattern in the switches as desired. #### Storage Test Pattern - 1. Set the DIAGNOSTIC CONTROL switch to STORAGE TEST PATTERN. - 2. Set the ADDRESS/DATA switches to 'FFFF'. - Set the DISPLAY/FUNCTION SELECT switch to STORAGE ADDRESS. - 4. Press START. - 5. Display A shows the incrementing address; display B shows the data. - 6. If the machine stops because of a CC check, record the following: - Falling storage address (equals the address in display A minus 2) - b. Failing bits (Compare the ADDRESS/DATA switches and display B.) c. Set the DISPLAY/FUNCTION SELECT switch to STATUS. —Display A shows the error status. Note: If a CC check has occurred, but the ADDRESS/DATA switches and display B are equal, the parity bit has probably failed. (The BYTE lights indicated the byte with the bad parity bit.) - 7. Press CHECK RESET, then press START. - 8. Repeat steps 1 through 6 using different data patterns in the ADDRESS/DATA switches (for example, 0000, 0101, 5555, AAAA, etc.) - 9. Analyze failures to determine a failing pattern (data or addressing). #### **ROS Test Control** Verifies that IPL phase 1 and 2 execute correctly. - 1. With the channel interface disabled, press LOAD on the local 3705-80. On the Remote 3705-80, press LOAD. - 2. The IPL phase lights should equal '11' with the program looping, waiting for the 'interface enabled' signal. Do not enable the interface unless channel data transfer is desired. If trouble is suspected, refer to the ROS listing and to the ROS test section of this manual. - a. If the IPL PHASE lights are '01', check the hardware reset function. - b. If the IPL PHASE lights are '10', ROS test transfer to storage is incomplete. - (1) Press RESET to force IPL phase 3 ('11'). - (2) Run the storage pattern test with data equal to 'FFFF' to establish a background pattern. - (3) Press LOAD. - (4) If the same failure occurs: Turn the DISPLAY/ FUNCTION SELECT switch to TAR & OP REGISTER. Display A shows the next storage address. Press RESET and display storage starting at X'0000' to determine how much of ROS was loaded (data instead of FFFF). - 3. Refer to *ROS TEST*, page 2-000 if a failure occurs in IPL phase '11'. (Local 3705-80.) - 4. Refer to RPL section in Vol 1 (SY27-0208) of this set for ROS Testing for a Remote 3705-80. #### Address Compare Stop, Instruction Step, and Hard Stop - 1. Set the DISPLAY/FUNCTION SELECT switch to TAR and OP REGISTER. - 2. Set the LOAD/STORE ADDRESS COMPARE switch to LOAD. - Set the MODE SELECT switch to ADDRESS COM-PARE PROGRAM STOP. - 4. Set the ADDRESS/DATA switches to '00012'. - 5. Press LOAD. (The address compare pulse is available at 01A-B3P2-S09. See ALD page CU004.) - 6. The 3705-80 should stop with: - a. PROGRAM STOP light on. - b. TEST light on. - c. LOAD light on. - d. DISPLAY A set to X'00014' (The instruction at address X'0012' was executed). - e. ADDRESS COMPARE and PROG L1 lights are on, if the DISPLAY/FUNCTION SELECT switch is set to STATUS. - 7. Set the MODE SELECT switch to INSTRUCTION STEP. - 8. Press START. Verify that DISPLAY A equals X'00016' (IAR incremented). - 9. Display register X'70'. - 10. Store register X'70' (Ignore the data.) —The HARD-STOP light should be on. #### Part 2. Miscellaneous Controls This section tests the panel functions that are not required for ROS testing and analysis but are used for DCM Diagnostic Control Module control and indications. Note the input and output instructions can be executed from the control panel by displaying and storing into the external register. Refer to Executing an Input or Output Instruction From the Control Panel on page 1-140. #### Load Light - 1. Press LOAD. -Verify that the LOAD light is on. - 2. Press RESET. - 3. Display register X'79'. - 4. Store X'0040' in register X'79'. —Verify that the LOAD light is off. #### Set and Reset Test Mode - 1. Set the MODE SELECT switch to PROCESS. - 2. Set the DIAGNOSTIC CONTROL switch to PROCESS. - 3. Display register X'79'. - 4. Store X'0010' in register X'79'. —TEST light goes off if it was on. - 5. Store X'0020' in register X'79'. -TEST light turns on. #### **Scope Sync Pulse** - 1. Display register X'79'. - 2. Store X'0002' in register X'79'. —Fires scope sync #1 at 01A-B3M2-P10, ALD page CU015. - 3. Store X'0001' in register X'79'. —Fires scope sync #2 at 01A-B3M2-P13, ALD page CU015. #### Wait Light - 1. Press RESET. -Verify that the WAIT light is on. - 2. Set the DIAGNOSTIC CONTROL switch to SINGLE ADDRESS SCAN. - 3. Press START. -Verify that the WAIT light is off. - 4. Set the DIAGNOSTIC CONTROL switch to PROCESS. #### OP Register Data and CC Check - 1. Press RESET. - 2. Set the MODE SELECT switch to INSTRUCTION STEP. - 3. Press LOAD (forces program level 1). - 4. Store X'FFFF' in address X'0012' (Branch on Bit using register 7; this will be the first instruction executed). - 5. Store X'0000' in address X'0014' (Invalid OP decode). - 6. Store X'00000' in register X'07'. - 7. Set DISPLAY/FUNCTION SELECT switch to TAR and OP REGISTER. - 8. Press START. - a. DISPLAY B equals X'FFFF' (instruction stored in Step 4). - b. Repeat steps 4, 6, and 7 varying the data in Step 4 if a hot/cold bit is suspected in the OP REG. - 9. Press START again. - 10. The lights should indicate: - a. CC check - b. Invalid OP - c. L1 program check - d. Hardstop - 11. Store X'4004' in register X'77'. - a. CC CHECK lights should be reset. - b. Invalid OP and L1 program check should be reset. - 12. Reset the 3705-80. #### Display/Function Select Switch and Program Display - 1. Reset the 3705-80. - 2. Set the MODE SELECT switch to INSTRUCTION STEP. - 3. Press LOAD (forces program level 1). - 4. Store the following instructions at the given address: Address X'0012' — X'742C' (Puts contents of the DISPLAY/FUNCTION SELECT switch in CCU register 4.) Address X'0014' - X'7414' (Output register 4 to display register 1). Address X'0016' - X'7424' (Output register 4 to display register 2). Address X'0018' - X'A809' (Branch back to first instruction). - 5. Set the DISPLAY/FUNCTION SELECT switch to TAR and OP REGISTER. - 6. Press START to step through the program. - a. Verify that the program loops. - b. The PROGRAM DISPLAY light should turn on and off while the program is stepped. - 7. Set the MODE SELECT switch to PROCESS. - 8. Press START. - a. The program should run continuously. (The PRO-GRAM STOP light should stay off.) - b. The PROGRAM DISPLAY light should stay on. - 9. Rotate the DISPLAY/FUNCTION SELECT switch to the following positions and check the values in both displays A and B bytes 0 and 1. - a. STORAGE ADDRESS X'1000' - b. REGISTER ADDRESS X'0800' - c. FUNCTION SELECT 1 X'0040' - d. FUNCTION SELECT 2 X'0020' - e. FUNCTION SELECT 3 X'0010' - f. FUNCTION SELECT 4 X'0008' - g. FUNCTION SELECT 5 X'0004' - h. FUNCTION SELECT 6 X'0002' - 10. Press STOP to stop the program. #### Interrupt Request and Reset - 1. Press RESET. - 2. Display register X'7F'. -Verify that bit 0.6 is off. - 3. Press INTERRUPT. - 4. Display register X'7F'. -Verify that bit 0.6 is on (Panel irpt req L3). - Store X'2000' in register X'77'. —Reset panel irpt req L3. - 6. Display register X'7F'. -Verify that bit 0.6 if off. ### Part 3. CCU Data Bits —Card Locations This section shows cards containing the data bit groups and miscellaneous controls. This information should be useful when running either panel tests or memory IFTs. Logic references are given for further detail. GENERAL DATA FLOW: Includes B register, LAR, local store, CCU display, ALU, SAR, TAR, A register, and ALU check bits. | | X.P,X.6,<br>X.7 | | 0.2-0.4 | 0.5-0.7 | 1.P-1.1 | 1.2-1.4 | 1.5-1.7 | |-------------|-----------------|--------|---------|---------|---------|---------|---------| | Card | A-B4J2 | A-B4K2 | A-B4L2 | A-B4M2 | A-B4N2 | A-B4P2 | A-B4Q2 | | ALD<br>Page | DF | DG | DH | DJ | DK | DL001- | DM001- | # **OP Register and SDR Register** | Bits | 0.0-0.4 | 0.5-0.7,0.P | 1.0-1.4 | 1.5-1.7,1.P | |-------------|---------------|---------------|---------------|---------------| | Card | A-B4G2 | A-B4G2 | A-B4H2 | A-B4H2 | | ALD<br>Page | DN001-<br>004 | DP001-<br>004 | DQ001-<br>004 | DR001-<br>004 | #### SAR and SDR Drivers and Receivers (3705-80) | ALD Page | DS001-005 | |----------------------|-----------| | SAR Drivers | A-B4B2 | | SDR Dr/Rec<br>Byte 0 | A-B4A3 | | SDR Dr/Rec<br>Byte 1 | A-B4A2 | ### Miscellaneous Logic References and Card Locations | Functions | ALD Pages | Cards | |------------------------|-----------|----------------------| | ALU Controls | CA001-004 | 01A-B3J2 | | Panel Controls | CU001-015 | 01A-B3N2, B3L2, B3P2 | | Clock and Controls | CC001-008 | 01A-B3Q2, B3R2 | | Data Flow Reg Controls | CS001-007 | 01A-B3F2, B4E2 | | Condition Codes | CZ001-005 | 01A-B3G2 | | Local Store Controls | CL001-005 | 01A-B3K2 | | Instruction Decode | CD001-004 | 01A-B3H2 | | Storage Controls | CM001-003 | 01A-B3T4 | | Priority Controls | CP001-007 | 01A-B3M2 | | | | | CONTROL PANEL TEST OF CCU DATA PATH (PART 3 OF 3) 1-190 # DIAGNOSTIC AIDS: SCOPE POINTS AND JUMPERING CAPABILITIES #### **Scope Points** The following scope points can be used to diagnose problems: - A. '+ diag scope sync point 1' at 01A-B3M2-P10 on ALD page CUO15. The DCM controls this sync point by means of an Output X'79' when bit 1.6 is a 1. Scope sync point 1 is used to sync on the beginning of each routine or on the hardware setup block when the DCM is in a scoping loop. - B. '+ diag scope sync point 2' at 01A-B3M2-P13 on ALD page CUO15. The DCM controls this sync point by means of an Output X'79' when bit 1.7 is a 1. Scope sync point 2 is used to sync on the test function of a test routine. Diag scope points 1 and 2 may be used together to count repetitions of the test function. Sync point 1 is used to trigger the scope and the delayed sweep feature is used to count the number of pulses (each pulse represents one repetition) on sync point 2. See 'Setting Up a Scoping Loop' (below) for information on scoping for a failure while running the IFTs. - C. '+ address compare test pin' at 01A-B3P2-S09 on ALD page CU004. The STORAGE ADDRESS/REGISTER DATA switches on the control panel are used to establish a sync reference on this test pin at any location in any IFT routine or in the DCM. A sync pulse is generated when the address for fetch or store (controlled by the LOAD/STORE ADDRESS COMPARE switch) is the same as the address in the STORAGE ADDRESS/REGISTER DATA switches. - D. '-A time' at 01A-B3R2-P04 on ALD page CC001. #### Setting Up a Scoping Loop (IFT Failures) After a failure has been detected, the DCM and IFTs provide two looping options. - The Loop on First Error option selects the smallest possible loop within the IFT. The loop includes the hardware setup, pretest, set scope sync point 2, test, analysis, and error display. The loop for this option normally takes less time to execute than the Restart on First Error option. The loop continues whether or not the error occurs again. - The Restart Routine on First Error option selects a loop that starts at the beginning of a routine, continues the routine to the point where the error was first detected, and then restarts the routine again. The loop for this option takes longer; however, it may be required for sequence-sensitive failures. The loop continues whether or not the error occurs again. After selecting the looping option, use the continue function to continue from the error stop. The time required to stop on the error code again gives an indication of the length of the loop. Repeat this process several times and use the longest length of time. To obtain continuous running loops, the 'bypass error stop' CE sense switch must also be set. If an error other than the one selected for looping occurs, the DCM stops to display the new error code. To bypass stops for other errors, set the 'bypass new error stop' CE sense switch. When the scoping loop is running correctly, the scoping indicator (Display B, bit 0.4) blinks at the rate of 3.2 seconds (1.6 seconds on and 1.6 seconds off). Display B (byte 0, bits 5, 6, and 7) is incremented by one for each error detected. This error counter (together with the loop time) indicates the failure is solid or intermittent. Other information is also displayed. Display A shows the adapter, IFT and routine number. Display B (byte 0, bits 0-3 and byte 1) shows the error code being looped on. #### **Diagnostic Jumpering Capabilities** The following jumpering capabilities can be used to diagnose problems. #### Invoke IPL When an Address Compare Occurs Plug the CE MST-1 latch card P/N 5851882 onto a socket position that has no second level wraps on any pin. Probe pins A, F, or M located on latch card according to instructions. #### **WARNING** The latch card must be plugged onto the board with the component side of the card toward the right or circuit damage will result. - 2. Connect 01A-B3P2-S09 to pin A. Refer to ALD page CLI004 - 3. Connect 01A-B3L2-J09 to pin M. Refer to ALD page CU010. - 4. Set the LOAD/STORE ADDRESS COMPARE switch and the ADDRESS/DATA switches as desired. #### Invoke IPL When the 'Hard Stop' Latch Sets - 1. Same as step 1 of Invoke IPL When an Address Compare - Connect 01A-B3L2-M03 to pin F. Refer to ALD page CU006. - Connect 01A-B3L2-J09 to pin M. Refer to ALD page CU010. - 4. Press the START pushbutton. #### Invoke IPL When the 'Machine Check' Latch Sets - 1. Same as step 1 of Invoke IPL When an Address Compare Occurs. - Connect 01A-B3N2-J06 to pin F. Refer to ALD page CK006. - Connect 01A-B3L2-J09 to pin M. Refer to ALD page CU010. - 4. Press the START pushbutton. # Cause the 'Clock Step' Latch to Freeze the Clock When an Address Compare Occurs - 1. Same as step 1 of *Invoke IPL When an Address Compare Occurs*. - 2. Connect 01A-B3P2-S09 to pin A. Refer to ALD page CU004. - 3. Connect 01A-B3P2-J09 to pin M. Refer to ALD page CU007. - 4. Set the LOAD/STORE ADDRESS COMPARE switch and the ADDRESS/DATA switches as desired. - 5. Press the START pushbutton. - 6. Set the DIAGNOSTIC CONTROL switch to CLOCK STEP after the address compare stop. # Cause the 'Clock Step' Latch to Freeze the Clock When the 'Hard Stop' Latch Sets - 1. Same as step 1 of *Invoke IPL When an Address Compare Occurs*. - Connect 01A-B3L2-M03 to pin F. Refer to ALD page CU006. - Connect 01A-B3P2-J09 to pin M. Refer to ALD page CU007. - 4. Press the START pushbutton. - 5. Set the DIAGNOSTIC CONTROL switch to CLOCK STEP after the hard stop. #### Prevent Loading of ROS During IPL Connect 01A-B3L2-U02 to 01A-B3L2-G08. Refer to ALD page CU010. # Cause the 'Clock Step' Latch to Freeze the Clock When the 'Machine Check' Latch Sets - 1. Same as step 1 of Invoke IPL When an Address Compare Occurs. - Connect 01A-B3N2-J06 to pin F. Refer to ALD page CK006. - Connect 01A-B3P2-J09 to pin M. Refer to ALD page CU007. - 4. Press the START pushbutton. - 5. Set the DIAGNOSTIC CONTROL switch to CLOCK STEP after the machine check. #### Simulate a Continuous Panel Display Register Operation - 1. The 3705-80 must be stopped. - 2. Set the DISPLAY/FUNCTION SELECT switch to REGISTER ADDRESS. - 3. Set ADDRESS/DATA switches B and D to the desired register address. - 4. Press the SET ADDRESS DISPLAY pushbutton. - 5. Jumper 01A-B3P2-J03 to ground. Refer to ALD page CU003. **Note:** This operation does not occur every time. Therefore, when scoping, use a cycle steal time as a sync point. (CS1A-B3Q2B10 on CC002) #### Simulate a Continuous Panel Store Register Operation - 1. The 3705 must be stopped. - 2. Set the DISPLAY/FUNCTION SELECT switch to REGISTER ADDRESS. - Set ADDRESS/DATA switches B and D to the desired register address. - 4. Press the SET ADDRESS DISPLAY pushbutton. - 5. Jumper 01A-B3P2-J06 to ground. Refer to ALD page - 6. Set the ADDRESS/DATA switches B thru E to the desired data. **Note:** This operation does not occur every cycle time. Therefore, when scoping, use a cycle steal time as a sync point. #### Deactivate Interval Time Bids Jumper 01A-B3M2-G09 to ground. Refer to ALD page CU014. Note: If a bid has already been set, that bid will be honored before the interval timer is deactivated. #### Clock Step Thru IPL Phase 2 (Load ROS) - 1. Press the RESET pushbutton. - 2. Set the DIAGNOSTIC CONTROL switch to CLOCK STEP. - 3. Press the START pushbutton. - Jumper 01A-B3P2J09 (+ Active clock step) to 01A-B3L2D09 (+IPL 2 Latch). Refer to ALD pages CU007 and CU010. - 5. Press the LOAD pushbutton. Observe IPL phase 2 when the LOAD pushbutton is released. - 6. You can now clock step thru the loading of ROS by using the START pushbutton. # DIAGNOSTIC AIDS—CE INDICATOR LATCH CARD #### MST-1 CE Indicator Latch Card C.E. Indicator Latch Card P/N 5851882 is available from Mechanicsburg for servicing IBM products using the MST-1 technology. The Latch Card is a 2-High, 2-Wide card which plugs onto the pin side of an MST-1 board. The card can be plugged onto any two vertically adjacent socket positions except edge connector positions. The Latch Card is intended for use on socket locations with no discrete wiring; however, with care, it can be used on socket positions that have no second level wraps on any pin. If the Latch Card is left on an MST-1 board for an extended period of time, normal machine vibration may cause it to work loose from the pins and lose contact. #### WARNING The Indicator Latch Card must be plugged onto the MST-1 board with the component side of the card toward the right. If the card is plugged on upside down, or is plugged into the card side of the board, circuit damage will result. The Latch Card contains two complete latch circuits. Each latch circuit has its own set of input pins, output pins, and latch status indicator lamp. A reset line which is common to both latch circuits can be activated by the manual reset switch or by a plus signal applied to program pin $\mathbf{Q}$ . The correlation between active signal levels and input pins to be used is shown below for the various combinations which can be monitored. Pin OP is an optional, plus level input pin. It can be used in place of, or in addition to, input pins D and E. MST-1 Latch Card Label (Enlarged) Output pin M is a summation of input pins A through H prior to the latch. Pin M will be at a plus level whenever the combination of signals being monitored is active. Thus, the signal occurring at output pin M can be used as an input to the latch circuitry contained on the other half of the latch card. Output pins P and N provide outputs from the latch. Output pin P will be at a plus level when the latch is set (indicator lamp on) and at a negative level when the latch is reset (indicator lamp off). Pin N provides the inverse level of pin P. Note: The CE Indicator Card contains two sets of circuitry as shown above Listed below are some of the ways the latch card can be used: #### 1. Baby Sitter To determine if several signal lines are all at their active levels at the same time, plug the card onto the pin side of the MST-1 board and jumper the signal lines to the proper input pins for the ANDing condition being monitored. If all signal lines are at their active level at the same time, the latch will be set and turn on the indicator lamp. #### 2. One-Time Pulse Detection If a signal line should not change during a particular sequence of events, jumper the signal line to an appropriate OR input pin. For example, if the line is plus and should never go minus, jumper it to a -"OR" input pin. If the line goes to a minus level, the latch will be set and turn on the indicator lamp. #### 3. Scope Sync Point The signal lines required to generate the desired sync should be jumpered to appropriate input pins. Jumper a plus level reset signal to pin Q. The latch will be set by the sync condition and reset under control of the reset line. The signal at latch output pin P or N can now be used as a stable scope sync. Use C.E. Jumper P/N 4110178, cut to required length. The ends of this wire are simply plugged onto the pins to be connected. The plastic insulation coating serves as a receptacle for the pin. MST-1 Indicator Latch Card P/N 5851882 Indicator Lamp P/N 5353889 Jumper P/N 4110178 Specify length when ordering. MST-1 Latch Card label P/N 5500728. Note: The latch card does not include a label. Always order a label for each latch card. + Xmt Clock +Mark Rcv Data +Mark Send Data Rcv Line Sig Det Ring Ind The LS3 duplex line may be wrapped using the low order address as 'transmit' and the high order address as 'receive'. Data Set SLT 'Data Set Ready' Modem Wrap Req To Send **Xmt Clock** Ready should be forced active by grounding the for the appropriate line see VA000 or VA013. Rcv Clock (Note 2) J11 All signal levels for line except those labeled EIA levels to digital receivers as this may damage the terminator 'EIA'. Do not jumper set LS3 are digital levels (EIA) Clear To Send Data Set Rdy D13 Line Set LS2-Half-Duplex (Logic VA008) • • Line Set LS3-Duplex (Logic VA013) D B D02 D13 **J**03 J06 • D02 D05 D07 D09 D11 -Xmt Clock +Rcv Clock -Rcv Clock Req to Send Rcv Line Sig Det B05 Data Set Rdy B08 Data Term Rdy G02 Xmt Data Mark Clear To Send Rcv Data Mark (Note 2) G05 G12 -Mark Rcv Data -Mark Send Data B02 B04 B06 B08 B10 B13 ## DIAGNOSTIC AIDS: TEST BLOCKS (PART 1 OF 2) These illustrations provide a ready reference to the interface leads available at the interface connector positions on the I/O gate. Some Communication Scanner IFT Manual Intervention Routines refer to wrapping a pair of lines or tying certain lines up or down. The test blocks provide a convenient method of doing this in most cases. To force an interface lead to the active state, jumper it to 'Data Terminal Ready'. The state of DTR can be determined from the symptom index. If the inactive state of an interface lead is to be tested, allow the lead to float. EIA, CCITT V.35 (except for transmit and receive data), and digital interface lines float to the inactive level. To wrap data between two compatible line interfaces, jumper all interface leads to their normal operational state. Use the check lists below for typical jumpering. ## For Interfaces that Connect to Stand-Alone Modems or Local Attachments, Jumper: - a. 'Request to Send' and 'Clear to Send' of the transmit interface to 'Receive Line Signal Detect' (Carrier Detect) of the receive interface using Y jumper P/N 1770810. - b. 'Request to Send' and 'Clear to Send' of the receive interface to 'Receive Line Signal Detect' (Carrier Detect) of the transmit interface using Y jumper P/N 1770810. - c. 'Data Terminal Ready' to 'Data Set Ready' on both interfaces. (See special notes for the LS3 line set on page 1-310). - d. Send data on one line to receive data of the opposite line. - e. Receive data of one line to send data of the opposite line. # For Interfaces with IBM Limited Distance or Leased Line Adapters or with Leased Line Modems, Jumper: - a. Send data to receive data of the opposite line. - b. Receive data to send data of the opposite line. Note: Test Blocks are shown facing the jumper pin side. See page E-010 for jumper and test block part numbers. #### Line Set LS1—Half-Duplex (Logic VA003) (Note 1) Duplex (Logic VA012) #### Line Set LS3-Half-Duplex (Logic VA006) #### Notes: - For line set LS1 in duplex mode, use a single wrap block for that line. For LS1 in half-duplex mode, two lines must be wrapped. The 3705-80 ship group contains two LS1 wrap blocks. - card. 2. Signals used only by high-address receive line. - 3. Signals used by both low-address transmit line and high address receive line. Signals not noted are used only by the low-address transmit line. #### Line Set LS2-Duplex (Logic VA014) Transmit Line + Xmt Clock D02 B02 -Xmt Clock Data Term Rdy D03 Signal Ground D08 -Mark Send Data Mark Send Data D07 D11 Clear To Send D13 Data Set Rdy B13 Req to Send Jumpered in external Receive Line Data Term Rdy J03 G04 -Mark Rcv Data +Mark Rcv Data J05 +Rcv Clock Rcv Line Sig Det J09 -Rcv Clock G10 Data Set Rdy J13 Line set LS4 can not be wrapped. Use this test block for reference only. ## DIAGNOSTIC AIDS: TEST BLOCKS (PART 2 OF 2) #### Line Set LS5 (Logic VA015) (Note 1) ## Line Set 8 or 9—Half-Duplex (Logic VA017) (Note 2) #### Line Set 8 or 9—Duplex (Logic VA017) (Note 3) #### Notes - External clock must be specified to wrap the two half-duplex LS5 lines. - 2. To wrap the two half-duplex LS8 or LS9 lines, connect T of the transmit line to R of the receive line and C of the transmit line to I of the receive line (connect A to A and B to B). Do not wrap S leads. Internal clock must be specified. 3. To wrap the LS8 or LS9 duplex line, connect T (transmit) of position 0 to R (receive) of both positions 0 and 1. Next, connect C (control) of position 0 to I (indicate) of both positions 0 and 1. (Connect A to A and B to B.) Do not wrap S leads. Internal clock must be specified. ### **ROS Test** ROS Requirements Depending On Type of Channel Adapter and or Remote Program Loader. ### Without Remote Program Loader (RPL) #### With Remote Program Loader 3705-80 with RPL feature only (no type 1 or type 4 CA) uses RPL ROS. N - Required for two CA4s 1 = CA1 ROS (Mini) N = CA4 ROS see 2-120 R = RPL ROS X = Invalid configuration #### **TYPE 1 AND TYPE 4 CHANNEL ADAPTER** The instructions contained in the ROS program depend upon the type channel adapter that is installed in the 3705-80. The ROS code enables the controller to load its control program across the channel. Before the ROS code attempts to transfer the data, it checks the functions and instructions it needs to complete the transfer. The functions tested are: - Instructions - Data path - Channel adapter enable - Channel adapter selection - Channel adapter level 3 interrupt - Receipt of an IPL command on the enabled channel adapter - That a level 1 or level 3 interrupt was received from the channel adapter Only the portion of the instructions needed to complete the transfer of the first program module across the channel is tested. The instructions tested are: - ARI - LRI - ORI - TRM - LH - STH - ST - BB - BCL - BZL - B - XR - IN\*, X'60,61,62,64,67,76,77,79,7D,7E' - OUT\*, X'60,62,63,64,66,67,77,79' \*Those input and output instructions associated with the CA and several of those necessary for CCU operation are used but are not thoroughly tested. ROS checks the data path and uses some of the error detection circuits without testing them. A listing of the ROS code is in the ALD's beginning on CW101. A flow chart showing the logical flow of ROS-channel adapter operations precedes the ROS listing in the ALDs. #### Simulation Run Immediately following the ROS listing is a simulation run. The simulation run is a listing in instruction execution order showing the contents of the registers used. Use the simulation run during instruction step procedures in the instruction test portion of ROS as a check for correct operation. #### **Error Analysis Procedure** Type 1 ROS code presents error indications to the control panel for CCU and channel adapter errors. Observe the error indications and follow the prescribed course of action for each indication. #### **Control Panel Switches** During the IPL, the MODE SELECT switch and the DIAG-NOSTIC CONTROL switch must be in the PROCESS position for the indicators to function correctly. ## **Instruction Testing** Before trying to load data across the channel, ROS Program code tests the preceding instructions. The general procedure for locating an instruction execution failure is to step the instructions through the failing section of the instruction test portion of the code. The simulation run following the ROS code listing in the ALD is to be used during the instruction step procedure as a check for correct operation. The indications that appear on the control panel are: #### IPL Phase III Program Stop Hard Stop Load Test This is a CCU failure indication. TAR contains the address of the next instruction to be executed. This value is the address of the stop instruction +2. Check the contents of TAR against the following list; if it is equal to any value given, follow the indicated procedure. A An instruction failed to execute. Using the ROS listing and the simulation run, use the *load address compare* procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM STOP to stop at various places in the program. Then use the *instruction step* procedure to step through the program and locate the failure addresses at the beginning of test routines in the listing as stopping points. - 1 Set the MODE SELECT switch to ADDRESS COMPARE PROGRAM STOP. - 2 Set the beginning address for one of the test routines in the ADDRESS/DATA switches. Refer to the ROS listing for the beginning addresses of the routines. - 3 Retry the IPL. - 4 If the same error occurs before the program stop, change the address in the ADDRESS/DATA switches to a previous address. The address of the first instruction may be used if necessary. - 5 Retry until the program stop occurs. - 6 When the program stops at the selected address, set the MODE SELECT switch to INSTRUCTION STEP. - 7 Step through the code, following the listing and the simulation run, to locate the error. (See CW000.) ROS TEST (PART 1 OF 3) If TAR contains an address that has not been previously defined, a program load or execution failure probably occurred. To verify the program was loaded correctly, execute the ROS Data Transfer Test and the ROS Address Generation Test. ## **ROS Data Transfer Test** Display main storage addresses → All bits should be off in Display B. Suspect any bit that is 1 location X'0032' on in the display as being continuously on from storage (see 7-0030 or 7-260). The bit can also be continuously on from ROS, (see 6-961). **2** location 0056 All bits should be on in Display B. Suspect any bit that is not on as being continously off from storage (see 7-030 or 7-260). The bit can also be continuously off coming from ROS, (see 6-961). ## **ROS Address Generation Test** Display main storage addresses If Location 1 X'0000' should contain X'7004' X'0000' Suspect Contains SAR Bit X'F6FF' 15 on 7-260 X'98B8' 14 on 7-260 X'810B' 13 on 7-260 X'0082' 7-260 12 on X'0492' 7-260 11 on X'F1FF' 10 on 7-260 X'1305' 9 on 7-260 X'6174' 8 on 7-260 If Location 2 X'01FE' should contain '0404' 01FE Suspect SAR Bit Contains See X'1001' 7-260 15 off X'81FE' 14 off 7-260 X'6124' 13 off 7-260 X'9813' 12 off 7-260 X'8602' 11 off 7-260 X'A8A3' 10 off 7-260 X'A863' 7-260 9 off X'8160' 8 off 7-260 Note: Only SAR bits 8 through 15 are used to address low storage. The other SAR bits are not used. If no discrepancy has been found in the ROS Data Transfer or Address Generation Test, verify that the control panel is set up properly and re-try the IPL. These charts are valid only for intermittent errors. ROS must load into storage correctly at least one time out of a number of Load pushbutton operations, for these charts to be valid. Otherwise, use control panel and display procedures (1-140) to determine if there is an addressing problem. A branch on bit failure or 'Z' latch failing to set caused this - 1 Set up to program stop at the beginning address of the Branch on Bit Test (X'00A4') from the ROS listing. - 2 Retry the IPL. - 3 When the Program Stop light comes on, set the MODE SELECT switch to INSTRUCTION STEP. - 4 Step through the test. Register 1 contains the instruction and indicates what is being tested. Bit 0.7 on indicates that byte 1 is being tested, and bit 0.7 off indicates that byte 0 is being tested. Bits 0.2, 0.3, and 1.0 are a binary indication of the bit being tested within the byte. The bits are being tested for "solid" on and off conditions. | Bits Being Tested | |------------------------------------------------------------| | | | Byte 0 Byte 1<br>01234567 01234567 | | 10000000 00000000<br>0100000 00000000<br>00100000 00000000 | | 00000000 00100000<br>00000000 00010000<br>00000000 | | | X = don't care A level 1 interrupt was requested by other than an IPL level 1 interrupt request. The IPL request was expected. Other conditions that could have caused the interrupt Condition: Address compare Adapter check In/out check Address exception Protect check X'00E8' NO ### **Channel Checking** #### IPL Phase III Load This is an indication that communications between the channel adapter and the host CPU should be checked, using OLTEP or OLTSEP with the initial test, OLTs or IFTs. The customer's first program may be used if desired. Refer to the status and sense information chart at the end of this section if CA operation is possible but the load operation is not successful. If CA operation is not possible, proceed with the CA ROS checkout routines. If the instruction testing has been completed, try the channel adapter ROS checkout routine when there is a problem. #### Type 1 or Type 4 Channel Adapter ROS Checkout Routine - 1 Disable all channel interfaces. Verify that the control panel INTERFACE ENABLED lights are off. - 2 Press the RESET pushbutton. - 3 Press the LOAD pushbutton. - 4 Press the STOP pushbutton. - 5 Set the MODE SELECT switch to INSTRUCTION STEP. - 6 Set the DISPLAY/FUNCTION select switch to TAR & OP REGISTER. - 7 Press the START pushbutton. Observe the address in display A. - 8 Press the START pushbutton several more times and observe the program looping through addresses X'00E8', '00EA', '00EC', '00EE', '00F0', '00F2', '00F4', and '00F6'. - 9 If this loop is not being executed, one of the following problems is indicated: - An interface remained enabled. - An incorrect branch occurred. - Contents of storage is incorrect. #### To locate the failure 10 Use the load address compare procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM STOP to stop at X'00E4'. Then follow the ROS listing using the instruction step procedure. Observe the normal program loop while the 3705-80 is waiting for initial selection. The host must be *unable* to select the 3705-80 for an IPL. - 1 Enable an interface (more than one interface may be installed; enable only one). When an interface is enabled, ROS code may cause IPL phase 1 and 2 if certain conditions are present. - 2 Press the CHECK RESET pushbutton. - 3 Press the LOAD pushbutton. Verify that the correct interface enabled light comes on. - **4** Press the STOP pushbutton. - 5 Set the MODE SELECT switch to INSTRUCTION STEP. - 6 Set the DISPLAY/FUNCTION SELECT switch to TAR & OP REGISTER. - 7 Press the START pushbutton. Observe the address in display A. With the LOAD light on, continue to press the START pushbutton to display the loop X'0124', '0126', '0128', '012A' and '012E'. - 8 Set the MODE SELECT switch to PROCESS. - 9 If the loop is incorrect, use the *load address compare* procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM STOP to stop at X'0122'. Then, following the program listing, use the instruction step procedure to locate the failure. - 10 If the loop is correct, press the START pushbutton to return to normal operation. #### Check Check to see that the initial test or first program module was loaded correctly. Use the *load address compare* procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM STOP to stop at address X'01FA'. This is the last ROS instruction before control is turned over to the next program. If this program stop occurs, it indicates that ROS is giving control to the next program correctly. If the instruction test section of ROS is executed correctly, but control is not turned over to the next program correctly, check to see if the program loops within repeating major branches that match the list and indicate general areas of failure. ROS repeating branches that may be caused by a channel adapter failure: | | | Check the<br>Contents of | | | |------------------------|----------------------------------------------|--------------------------|--------|--------| | Repeating Branches | Probable Cause | Reg. | Byte | Bit | | 00F6-00E8 | Interface will not become enabled | 67 | 1 | 4 | | 010E-0104 | Cannot develop a level 1 or level 3 | 60<br>67 | 0 | 0 | | | interrupt | 76 | 0 | 5 | | | | 77 | | 4 | | 011A-0124<br>0126-0110 | A solid level 1 interrupt | 76 | 0 | 5 | | 012A-0144 | A solid level 3 | 60 | 0 | 0 | | | initial select<br>interrupt occurred | 77 | 1 | 4 | | 012C-01AA | A solid level 3<br>data service<br>interrupt | 60<br>77 | 0<br>1 | 0<br>4 | These steps indicate the general area of the program that should be checked for an apparent type 1 channel adapter failure occurring after the CPU has issued an IPL command. Use the *load address compare* procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM STOP to stop at the following addresses to determine to what extent the ROS program has completed the transfer of the first program or Initial Test. #### Address X'0404' This is the entry address for the initial test or first program. If this program stop occurs, refer to the initial test description, Vol I (SY27-0208) of the IBM 3705-80 ML (maintenance library), or to the first program description, for additional information. The ROS program is no longer being executed. #### Address X'01CA' At this address, the program checks to verify that the IPL command was received. Register X'61', byte 1 contains the command. #### Address X'0138' Check the address that is requesting service. Register X'61' byte 0 should contain the single subchannel address that is requesting service. #### Address X'01EA' Compare the known byte count with the hardware byte count, after the initial test or first program data transfer. The contents of register 1 should equal the contents of register 5. Register 1 should contain a value of X'400' plus the byte count of the program (located in storage at X'0402'). Register 5 starts with a value of X'400' and increments by 2 as ROS loads the program, two bytes at a time. The following status and sense combinations are developed by ROS for various conditions that occur when the ROS program is being executed: OF Channel End, Device End, Unit Check, Unit Exception, and sense of IPL Required. A byte count error occurred during the initial test or first program module transfer. OE Channel End, Device End, Unit Check, sense of IPL Required, and Equipment Check A false level 1 or level 3 interrupt occurred at initial selection time. 06 Device End, Unit Check, and Sense of IPL Required Either an IPL is required because of normal conditions or a failure to recognize that the single subchannel is active. 00 Sense of IPL Required A system reset has occurred. ## N ROS TEST (PART 1 OF 3) ## N-Channel ROS for the Type 4 CA The N-channel ROS is used when two type 4 CAs are installed. The N-channel ROS code allows the loading of the control program to occur across either of the installed type 4 CAs. The N-channel ROS code: - 1 Tests the CCU instructions. - 2 Selects and enables the installed type 4 CAs. - 3 Scans the installed type 4 CAs for an IPL command then begins the IPL on the CA with the IPL command. - 4 Continuously scans each type 4 CA for interrupts. - Prepares each CA having an active command and while no IPL is in progress sends a final ending status of 'CE, DE, UC' with a sense byte of 'not initialized'. - 6 Prepares each CA not having an active command and while no IPL is in progress sends an asynchronous status of 'DE, UC' with a sense byte of 'not initialized'. - 7 Sends an ending status of 'CE, DE' to a Sense command if an IPL is not in progress. - 8 Begins loading the control program through the first type 4 CA that ROS recognizes as having received an IPL command. - 9 Prepares the other CA to respond with an ending status OF 'CE, DE, UE' to Sense commands once an IPL is in progress on either CA. - 10 Allows a subsequent IPL command to override an existing IPL command in progress. A new IPL operation begins with the subsequent IPL command that can occur on any channel. - 11 Handles all type 4 CA interrupts until control is passed to the loader. Before the ROS code attempts to transfer the data, it checks the functions and instructions it needs to complete the transfer. Tested are: - Instructions - Data path - Channel adapter enable - Channel adapter selection - Channel adapter level 3 interrupt - Receipt of an IPL command on each enabled channel adapter - That a level 1 or level 3 interrupt was received from the channel adapter Only the portion of the instructions needed to complete the transfer of the first program module across the channel is tested. The instructions tested are: - ARI - LRI - ORI - TRM - LH - STH - ST - BB - BCLBZL - B - XR - IN\*, X'60,61,62,64,67,76,77,79,7D,7E' - OUT\*, X'60',62,63,64,66,67,77,79' \*Those input and output instructions associated with the CA and several of those necessary for CCU operation are used but are not thoroughly tested. ROS checks the data path and uses some of the error detection circuits without testing them. A listing of the ROS code is in the ALD's beginning on CW501. A flowchart showing the logical flow of ROS-channel adapter operations precedes the ROS listing in the ALDs (CW500). ## Simulation Run The simulation run starts on CW301. The simulation run is a listing in instruction execution order showing the contents of the registers used. Use the simulation run during instruction step procedures in the instruction test portion of ROS as a check for correct operation. #### **Error Analysis Procedure** N ROS code presents error indications to the control panel for CCU and channel adapter errors. Observe the error indications and follow the prescribed course of action for each indication. #### **Control Panel Switches** During the IPL, the MODE SELECT switch and the DIAG-NOSTIC CONTROL switch must be in the PROCESS position for the indicators to function correctly. #### Instruction Testing Before trying to load data across the channel, ROS program code tests the proceding instructions. The general procedure for locating an instruction execution failure is to step the instructions through the failing section of the instruction test portion of the code. The simulation run following the ROS code listing in the ALD is to be used during the instruction step procedure as a check for correct operation. The indications that appear on the control panel are: This is a CCU failure indication. TAR contains the address of the next instruction to be executed. This value is the address of the stop instruction +2. Check the contents of TAR against the following list; if it is equal to any value given, follow the indicated procedure. A 2-130 An instruction failed to execute. Using the ROS listing and the simulation run, use the *load address compare* procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM STOP to stop at various places in the program. Then use the *instruction step* procedure to step through the program and locate the failure addresses at the beginning of test routines in the listing as stopping points. - 1 Set the MODE SELECT switch to ADDRESS COMPARE PROGRAM STOP. - 2 Set the beginning address for one of the test routines in the ADDRESS/DATA switches. Refer to the ROS listing for the beginning addresses of the routines. - 3 Retry the IPL. - 4 If the same error occurs before the program stop, change the address in the ADDRESS/DATA switches to a previous address. The address of the first instruction may be used if necessary. - 5 Retry until the program stop occurs. - 6 When the program stops at the selected address, set the MODE SELECT switch to INSTRUCTION STEP. - 7 Step through the code, following the listing and the simulation run, to locate the error. (See CW000.) ## N ROS TEST (PART 2 OF 3) TAR = X'00E8' NO - A branch on bit failure or 'Z' latch failing to set caused this - 1 Set up to program stop at the beginning address of the Branch on Bit Test (X'00A4') from the ROS listing. - 2 Retry the IPL. - 3 When the Program Stop light comes on, set the MODE SELECT switch to INSTRUCTION STEP. - 4 Step through the test. Register 1 contains the instruction and indicates what is being tested. Bit 0.7 on indicates that byte 1 is being tested, and bit 0.7 off indicates that byte 0 is being tested. Bits 0.2, 0.3, and 1.0 are a binary indication of the bit being tested within the byte. The bits are being tested for "solid" on and off conditions. | Register 1 | Bits Being Tested | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | Byte 0 Byte 1 | Byte 0 Byte 1 | | 01234567 01234567 | 01234567 01234567 | | XX00XXX0 0XXXXXX<br>XX00XXX0 1XXXXXX<br>XX01XXX0 0XXXXXX<br>XX01XXX0 1XXXXXX<br>XX10XXX0 1XXXXXX<br>XX10XXX0 1XXXXXX<br>XX11XXX0 0XXXXXX<br>XX11XXX0 1XXXXXX<br>XX00XXX1 1XXXXXX<br>XX00XXX1 1XXXXXX<br>XX01XXX1 1XXXXXX<br>XX01XXX1 1XXXXXX<br>XX10XXX1 1XXXXXX<br>XX10XXX1 1XXXXXX<br>XX10XXX1 1XXXXXX | 10000000 00000000<br>0100000 00000000<br>0100000 00000000 | | XX11XXX1 0XXXXXX | 00000000 00000010 | | XX11XXX1 1XXXXXX | 00000000 00000001 | #### X = don't care A level 1 interrupt was requested by other than an IPL level 1 interrupt request. The IPL request was expected Other conditions that could have caused the interrupt Address compare Adapter check In/out check Address exception Protect check TAR = If TAR contains an address that has not been previously defined, a program load or execution failure probably occurred. To verify the program was loaded correctly, execute the ROS Data Transfer Test and the ROS Address Generation Test. ### **ROS Data Transfer Test** Display main storage addresses 1 location X'0032' -→ All bits should be off in Display B. Suspect any bit that is on in the display as being continuously on from storage (see 7-260). The bit can also be continuously on from ROS, (see (6-961). ► All bits should be on in Display B. Suspect any bit that is 2 location 0056 not on as being continuously off from storage (see 7-260). The bit can also be continuously off coming from ROS, | | (see 6-961). | iiso de conti | nuousiy o | |--------------------------------------------------|-----------------------------------------------------|----------------------------------------------|----------------------| | ROS Address Generation Test | | | 3705-80 | | Display main storage addresses | If location X'0000' Contains | Suspect<br>SAR Bit | See | | 1 X'0000' should contain X'7004' | <b>&gt;</b> | | + | | | X'F6FF' | 15 on | 7-260 | | | X'98B8' | 14 on | 7-260 | | | X'810B' | 13 on | 7-260 | | | X'0082' | 12 on | 7-260 | | | X'0492' | 11 on | 7-260 | | | X'F1FF' | 10 on | 7-260 | | | X'1305' | 9 on | 7-260 | | | X'66C8' | 8 on | 7-260 | | | X'4303' | 7 on | 7-260 | | | If location | · | | | 2 4/0255/ 1 11 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | X'03FE' | Suspect | 1 | | 2 X'03FE' should contain X'03E8' | Contains | SAR Bit | See | | | X'0708' | 15 off | 7-260 | | | X'0006' | 14 off | 7-260 | | | X,0608, | 13 off | 7-260 | | | | | 7-260 | | | | | 7-260 | | | 1 | | 7-260 | | | 1 | | 7-260 | | | I - | | 7-260 | | | X'0002'<br>X'7004'<br>X'7004'<br>X'003C'<br>X'717C' | 12 off<br>11 off<br>10 off<br>9 off<br>8 off | 7-26<br>7-26<br>7-26 | Note: Only SAR bits 7 through 15 are used to address low storage. The other SAR bits are not used. If no discrepancy has been found in the ROS Data Transfer or Address Generation Test, verify that the control panel is set up properly and re-try the IPL. These charts are valid only for intermittent errors. ROS must load into storage correctly at least one time out of a number of Load pushbutton operations, for these charts to be valid. Otherwise, use control panel and display procedures (1-140) to determine if there is an addressing problem. 7 off 7-260 X'88DB' ## N ROS TEST (PART 3 OF 3) ### Channel Checking (Part 1) ## IPL Phase III Load This is an indication that communications between the channel adapter and the host processor should be checked, using OLTEP or OLTSEP with the initial test, OLTs or IFTs. The customer's first program may be used if desired. Refer to the status and sense information chart at the end of this section if CA operation is possible but the load operation is not successful. If CA operation is not possible, proceed with the CA ROS checkout routines. If the instruction testing has been completed, try the type 4 channel adapter N ROS checkout routine when there is a problem. #### Type 4 Channel Adapter N ROS Checkout Routine - 1 Disable all channel interfaces. Verify that the control panel INTERFACE ENABLED lights are off. - 2 Press the RESET PUSH BUTTON. - 3 Press the LOAD push button. - 4 Press the STOP push button. - 5 Set the MODE SELECT switch to INSTRUCTION STEP. - 6 Set the DISPLAY/FUNCTION select switch to TAR & OP REGISTER. - **7** Press the START push button. Observe the address in display A. - 8 Press the START push button several more times and observe the program looping through addresses X'0126', X'0128', X'012A', X'012C', X'012E', X'0130', X'0132', X'0134', X'0136', X'0138', X'013A', X'013C', X'016A' and X'016C'. - 9 If this loop is not being executed, one of the following problems is indicated: - An interface remained enabled. - An incorrect branch occurred. - Contents of storage is incorrect. #### To locate the failure 10 Use the *load address compare* procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM STOP to stop at X'0126'. Then follow the ROS listing using the instruction step procedure. Observe the normal program loop while the 3705-80 is waiting for initial selection. The host must be *unable* to select the 3705-80 for an IPL. - 1 Enable one of the interfaces. When the interface is enabled, ROS code may cause IPL phase 1 and 2 if certain conditions are present. - 2 Press the CHECK RESET push button. - 3 Press the LOAD push button. Verify that the correct interface enabled lights come on. - 4 Press the STOP push button. - **5** Set the MODE SELECT switch to INSTRUCTION STEP. - **6** Set the DISPLAY/FUNCTION SELECT switch to TAR & OP REGISTER. - 7 Press the START push button. Observe the address in display A. With the LOAD light on, continue to press the START push button to display the loop. - 8 Set the MODE SELECT switch to PROCESS. - 9 If the loop is incorrect, use the *load address compare* procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM STOP to stop at X'0126'. Then, following the program listing, use the instruction step procedure to locate the failure. - 10 If the loop is correct, press the START push button to return to normal operation. #### Check Check to see that the initial test or first program module was loaded correctly. Use the *load address compare* procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM STOP to stop at address X'037C'. This is the last ROS instruction before control is turned over to the next program. If this program stop occurs, it indicates that ROS is giving control to the next program correctly. ### Channel Checking (Part 2) These steps indicate the general area of the program that should be checked for an apparent type 4 channel adapter failure occurring after the processor has issued an IPL command. Use the *load address compare* procedure with the MODE SELECT switch set to ADDRESS COMPARE PROGRAM. STOP to stop at the following addresses to determine to what extent the ROS program has completed the transfer of the first program or Initial Test. #### Address X'0404' This is the entry address for the initial test or first program. If this program stop occurs, refer to the Initial Test description in the *Start* section of this FETMM (Volume 1, SY27-0208). The ROS program is no longer being executed. #### Address X'0268' At this address, the program checks to verify that the IPL command was received. Register X'61', byte 1 contains the command. #### Address X'01AE' Check the address that is requesting service. Register X'61' byte 0 should contain the single subchannel address that is requesting service. ### Address X'0364' Compare the known byte count with the hardware byte count, after the initial test or first program data transfer. The contents of register 1 should equal the contents of register 5. Register 1 should contain a value of X'400' plus the byte count of the program (located in storage at X'0402'). Register 5 starts with a value of X'400' and increments by 2 as ROS loads the program, two bytes at a time. The following status and sense combinations are developed by ROS for various conditions that occur when the ROS program is being executed: OF Channel End, Device End, Unit Check, Unit Exception, and sense of IPL Required. A byte count error occurred during the initial test of first program module transfer. OE Channel End, Device End, Unit Check, sense of IPL Required, and Equipment Check. A false level 1 or level 3 interrupt occurred at initial selection time. 06 Device End, Unit Check, and Sense of IPL Required. Either an IPL is required because of normal conditions or a failure to recognize that the single subchannel is active. 00 Sense of IPL Required. A system reset has occurred. ## **Central Control Unit** #### WARNING Touching the pin side of the CCU board while the 3705-80 is running can cause CCU errors. The Central Control Unit (CCU) contains all the circuits and data flow paths necessary to execute the instruction set and to control storage and the attached adapters. The CCU, controlled by a program in storage, contains 32 general registers and various hardware registers that the control program uses for instruction execution and data handling. The CCU can execute 51 instructions, which can be used to transfer data from one register to another, to store data from a register in 3705-80 storage, to load data from storage into a register, and to perform various arithmetic and hardware functions. Some of the CCU hardware registers can be addressed as external registers by 'input' and 'output' instructions. (The 'input' or 'output' instruction is indicated beside the register in the data flow on page 6-020.) Each program, CCU, or adapter request has an assigned priority for use of the CCU. When any control program or hardware function requests use of the 3705 (an interrupt request), the priority system determines when the CCU will handle the interrupt request. Each of the interrupt requests is assigned to one of five program levels. Program level 1 has the highest priority and program level 5, the lowest. The machine priority controls determine when an interrupt can occur. The CCU has a storage protection mechanism that monitors attempts either to modify storage or to execute instructions in protected storage. Storage protection causes a check when the contents of storage are accessed for unauthorized modification. Page 6-020 shows the general data flow for the CCU. Data flow for a particular operation is determined by the instruction, cycle steal, or control operation being performed. Abbreviations Used in This Section ALU - Arithmetic Logic Unit IAR - Instruction Address Register LAR - Lagging Address Register Op Reg — Operation Register PC — Parity Check PG - Parity Generation SAR — Storage Address Register SDR — Storage Data Register TAR - Temporary Address Register Cards That Can Be Swapped in The CCU - B4J2, B4K2 and B4N2 - B4L2, B4M2, B4P2, and B4Q2 - B4H2 and B4G2 - B4A4, and B4B2 - B4A2 and B4A3 - B3U2, B3U3, and B3U4 - B3T2 and B3T3 - B4U2, B4U3 ## 3705-80 CARD FUNCTIONS See page 6-000 also. | Card<br>Location | ALD<br>Pages | Card<br>Function | |------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------| | взс4 | CU0016<br>CU0017 | Power-on Reset Force Storage<br>Test Pattern and Redrive to MEM | | B3F2 | CS002,CS004 | Part of Data Flow Register Controls | | | CS006-CS007 | Data Flow Register Control Timing | | B3G2 | CZ001-CZ005 | C and Z Condition Code Latches and the<br>Generation of Their Sets and Gates | | | CQ001 | Part of Adapter Interface Controls | | | CQ004-CQ005 | Pulsed Inputs and Outputs | | | CD001 | Part of Instruction Decode | | B3H2 | CD001-CD004 | Part of Instruction Decode | | | CS003 | Part of Data Flow Register Controls | | B3J2 | CA001-CA004 | ALU Controls | | | CD001 | Part of Instruction Decode | | B3K2 | CL001-CL005 | Local Store Controls | | B3L2 | CU005-CU006<br>CU009-CU010<br>CU014 | Part of Panel Controls | | | CK007 | Prog Level 1 Prog Check Detection | | | CP006-CP007 | Meter and Interval Timer | | | CU005 | Test Mode and Check Stop Mode | | B3M2 | CU014-CU015 | Part of Panel Controls | | | CP002-CP005 | Part of Priority Controls, Program Level Select,<br>Program Level Masks and 'Program Level<br>Entered' Latches | | | CS001 | Set LAR | | B3N2 | CK003-CK007 | Error Detection, Error Register | | - | CU001 | Part of Panel Controls | | | CU013 | Part of CCU Indata Bus | | B3P2 | CU003-CU004<br>CU006-CU007 | Part of Panel Controls | | | CS005 | M Bus Assembler Control | | Card<br>Location | ALD<br>Pages | Card<br>Function | |------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | B3Q2 | CC002-CC003<br>CC004-CC005 | Instruction and Cycle-Steal Times Instruction and Cycle-Steal Counter and Cycle Counter Error Detection | | | CC008<br>CS001<br>CQ001-CQ002 | Instruction Starts and Cycle Stops Maintenance Condition Part of Adapter Interface Controls | | B3R2 | CS007<br>CC001<br>CC006<br>CC007<br>CQ001-CQ002 | Set SAR, DR1, and DR2 ABCD Counter Local Store Address Register and T Times Clock and machine oscillator Part of Adapter Interface Controls | | B3S2 | CK001-CK002<br>CR001-CR008<br>CU013 | Force Errors BSC and SDLC CRC Generation Part of CCU Indata Bus | | ВЗТ2 | AP001-AP008 | Part of Control Panel Switches and Pushbuttons | | взтз | AP001-AP008 | Part of Control Panel Switches and Pushbuttons | | B3T4 | CP001<br>CM001 | Part of Priority Controls<br>Memory Reset | | B3U2 | AP003-AP015 | Part of Control Panel Switches and Pushbuttons | | B3U3 | AP004-AP011 | Part of Control Panel Switches and Pushbuttons | | B3U4 | AP001-AP008 | Part of Control Panel Switches and Pushbuttons | | B3U5 | CC007<br>AP008 | 8 MHz Oscillator<br>Lamp Test | | B4A2 | DS004 | SDR Drivers and Receivers for Byte 1 | | Card<br>Location | ALD<br>Pages | Card<br>Function | |------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------| | B4A3 | DS002 | SDR Drivers and Receivers for Byte 0 | | B4A4 | DB101 | Memory Control Cable Drivers | | B4B2 | DS001 | SAR Drivers | | B4C2 | CG001 | Gated Indata Bit X.6 | | B4D2 | CV001-CV061<br>CM002-CM003 | Storage Protect and Error Detection Read Call/Write Call, Storage Size Input and Allow Set Memory Diagnostic Register | | B4F2 | CW011-CW012 | Read-Only Storage | | B4F4 | CW001 | Alternate ROS Feature | | B4F5 | DW001 | Control Signal Terminators | | B4R2 | CF001-CF002<br>CF003<br>CF004<br>CF004 | Force Constants Bit Filter and Parity Generator Shift Right Controls Add Constants | | B4U2 | AP012-AP015 | Part of Panel Indicator Circuits | | ,B4U3 | AP009-AP011 | Part of Panel Indicator Circuits | | B4U4 | AP001 | Panel Rotor Switches | ### **CLOCK TIMES** ### **3705-80 STORAGE** Each 1.0 microsecond machine cycle is divided into four time slots of 250 ns each. The A, B, C, and D times are used for ALU operations and to: - Synchronize cycle times with the 'gate A time' signal. - Generate the 'mem store new time' signal. - Detect a CCU clock error. ## Clock Time Lights in Display A If the DISPLAY/FUNCTION SELECT switch is in the STATUS position, display A bit lights 1.4, 1.5, 1.6, and 1.7 show the CCU clock times. **Note:** When the 3705-80 is running, the bit 1.7 light does not come on because the firing time is not long enough to heat the light. With the 3705-80 in clock step mode, the light does come on. | Cycle Time | | Α | | | | Б | ? | | |-------------------------|----|----|----|----|----|----|----|----| | Clock Time | TO | T1 | T2 | Т3 | то | T1 | T2 | Т3 | | Bit 1.4 of<br>Display A | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit 1.5 of<br>Display A | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Bit 1.6 of<br>Display A | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | Bit 1.7 of<br>Display A | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Cycle Time | | С | | | | D | | | |-------------------------|----|----|----|-----------|----|----|----|----| | Clock Time | TO | T1 | T2 | <i>T3</i> | TO | T1 | T2 | Т3 | | Bit 1.4 of<br>Display A | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Bit 1.5 of<br>Display A | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Bit 1.6 of<br>Display A | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | Bit 1.7 of<br>Display A | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | Note: Lights indicate the clock time that was just completed. 0 = Off 1 = On #### 3705-80 Storage ALD Pages CC001 and CC006 Card Location 01A-B3R2 ### STORAGE PROTECTION By comparing a three bit protect key with a three bit storage key, storage protection makes it possible to protect the contents of storage from an unauthorized attempt to address storage. Specifically, storage protection does not allow instruction fetching from unauthorized storage and does not allow data modification at an unauthorized address; however it does allow data loading from any storage location any time. The protect keys are located in an 8 key address bit by 3 key address bit local storage area, and the storage keys are located in a 128 key address bit by 3 key address bit local storage area. One storage key is assigned to each 2,048 bytes of storage. The protect keys and storage keys are set by an Output X'73' instruction containing the respective key address. (For more information on the Output X'73' instruction, see page 6-880.) To execute an instruction that does not modify storage, the protect key must be equal to the storage key. If the keys do not match, a protection exception L1 interrupt is set. To modify a storage location, one of three conditions must be met: - The protect key must be equal to the storage key. - The protect key is X'0', that is, Program Level 1, 2, 3, or 4. - The storage key is X'7', meaning unprotected storage. - If none of the conditions are met, the keys are considered not matched, and a protection exception L1 interrupt is set. When the CCU is reset, storage protection is disabled. Therefore, any instruction fetch is valid, and any attempt to modify storage is permitted. The first Output X'73' instruction executed after a reset enables storage protection. This instruction must set a storage key of X'0' at the key address that corresponds to the storage block where the instruction execution is taking place. Otherwise, a protection check occurs if the storage key is not already X'0'. When the 3705-80 power is turned on, the bits in the settable protect keys and storage keys assume a random bit pattern. Each key must be initialized by an Output X'73' containing its key address and key type. Until each key is initialized, caution must be used in the control of program levels and I/O activity that may depend on storage protection. A storage operation from the control panel cannot cause a storage protection check. ## MACHINE CYCLES (PART 1 OF 2) The 3705-80 uses six types of machine cycles: cycle steal 1, cycle steal 2, instruction 1, instruction 2, instruction 3, and idle #### Cycle Steal 1 (CS1) Cycle CS1 cycles are used for type 4 CA cycle-steal operations. They are also used as maintenance cycles in the following control panel operations. - ROS boostrap program load (see page 6-961). - Display register. (See page 6-052.) - a. In CS1A time, the address in the ADDRESS/DATA switches is placed in the Op register and in display register 1. The address is also placed in TAR if the 3705-80 is stopped. - b. In CS1C time, the contents of the external register addressed by bits 0.1-0.3 and bits 1.0-1.3 of the Op register are placed in SDR if the external register is a general register. - c. In CS1D time, the contents of the 'in bus' (for adapter register), of the 'indata bus' (for CCU register), or of SDR (for CCU general register) are placed in display register 2. - Display storage. (See page 6-056.) - a. In CS1A time, the address in the ADDRESS/DATA switches is placed in SAR and in display register 1. The address is also placed in TAR if the 3705-80 is stopped. The address in SAR is used to address storage. - b. In CS1B time, the contents of the storage location addressed by SAR are placed in SDR. - c. In CS1D time, the contents of SDR are placed in display register 2. - START pushbutton operations. (See page 6-069.) - a. In CS1A time, the address in TAR is placed in SAR and in display register 1. - b. In CS1B time, the contents of the Z bus are placed in SDR. (This occurs by default and has no effect on the start cycle or on the following cycle.) - c, In CS1D time, the address in the active IAR is placed in TAR and in display register 2. - Storing in a register. (See page 6-054.) - a. In CS1A time, the contents of TAR are placed in display register 1. (TAR should contain a register address.) - b. In CS1C time, the data in the ADDRESS/DATA switches is placed in SDR and on the 'out bus' to the adapters. - c. In CS1D time, the contents of SDR are placed in display register 2. If the register designated by the set address and display register procedure is a CCU register, the contents of SDR are placed in the register. - Storing in storage. (See page 6-057.) - a. In CS1A time, the address in TAR is placed in SAR. The address in TAR is then incremented by 2, and the new address is placed in TAR and in display register 1. - b. In CS1B time, the data in the ADDRESS/DATA switches is placed in SDR. - c. In CS1D time, the contents of SDR are placed in display register 2. - Storage scanning. (See page 6-063.) - a. In CS1A time, the address in TAR is placed in SAR. The address in TAR is then incremented by 2, and the new address is placed in TAR and in display register 1. The address in SAR is used to address storage. - b. In CS1B time, the contents of the storage location addressed by SAR are placed in SDR. - c. In CS1D time, the contents of SDR are placed in display register 2. - Single address scanning. (See page 6-067.) - a. In CS1A time, the contents of TAR are placed in display register 1. The address in SAR is used to address storage. (The first cycle does not address the location in the ADDRESS/DATA switches.) - b. In CS1B time, the contents of the storage location addressed by SAR are placed in SDR. - c. In CS1C time, the address in the ADDRESS/DATA switches is placed in TAR. - d. In CS1D time, the contents of SDR are placed in display register 2. The contents of TAR are placed in SAR. - Storage test pattern (page 6-060) and single address test pattern (page 6-064.) - a. In CS1A time, the contents of TAR are placed in display register 1. - b. In CS1B time, the data in the ADDRESS/DATA switches is placed in SDR. - c. In CS1C time, the contents of SDR are stored in the location addressed by SAR. - d. In CS1D time, the contents of SDR are placed in display register 2. CS1 cycles can occur between instruction cycles because CS1 cycles have higher priority. ### Cycle Steal 2 (CS2) Cycle A CS2 cycle is required after each CS1 cycle for the following control panel operations. - Storing data in a storage location - a. In CS2A time, the contents of TAR are placed in display register 1 and in SAR. The address in SAR is used to address storage. - b. In CS2B time, the contents of the storage location addressed by SAR (original +2) are read into SDR. - c. In CS2D time, the contents of SDR are placed in display register 2. - Storage test pattern - a. In CS2A time, the address in TAR is incremented by 2 and placed in TAR and in display register 1. The contents of SAR are used to address storage. - b. In CS2B time, the contents of the storage location addressed by SAR are placed in SDR. - c. In CS2D time, the contents of SDR are placed in display register 2. - Single address test pattern - a. In CS2A time, the address in TAR is placed in TAR and in display register 1. (The address is not incremented.) - b. In CS2B time, the contents of SDR are stored at the storage location addressed by SAR. - c. In CS2D time, the contents of SDR are placed in display register 2. #### Instruction 1 (I1) Cycle An I1 cycle is used as the first machine cycle taken to execute an instruction. The first 16 bits of the instruction are placed in the Op register. Most instructions require only an I1 cycle for execution. Instructions that require additional machine cycles for execution are listed in the next paragraph. ### Instruction 2 (12) Cycle The 12 cycle is used as the second machine cycle for the following instructions. - 'Insert character and count' (ICT) - 'Store character and count' (STCT) - 'Insert character' (IC) - 'Store character' (STC) - 'Load' (L) - 'Store' (ST) - 'Branch and link register' (BALR) - 'Branch and link' (BAL) - 'Load address' (LA) ### Instruction 3 (I3) Cycle An I3 cycle is required as the third machine cycle for the following instructions. - 'Load' (L) - 'Store' (ST) ### **Idle Cycle** An idle cycle occurs whenever CS1, CS2, I1, I2, or I3 cycles are not being executed. When an idle cycle occurs, the WAIT light turns on, and the 3705-80 is in the wait state. The WAIT light turns off when a CS1, CS2, I1, I2, or I3 cycle is executed. Idle cycles are those cycle time slots that occur: - (1) When the CCU is hardstopped and no panel functions are being used. - (2) When the CCU is program stopped, no panel functions are being used, and no adapter is cycle-stealing. - (3) During the first cycle of a START pushbutton operation (also known as 'dummy' cycles). - (4) After an exit instruction when level 5 is masked off and no bids for any level are pending, until an interrupt occurs. ## **Display Register** Procedure on page 1-120 CS1 A time: Places the register address from the ADDRESS/DATA switches into the Op Register and Display Reg 1. • Places the address into TAR if the 3705-80 is stopped. Address/Data Sw CS1C time: Places the contents of a general register into SDR if the Op Reg addresses X'00'-X'1F' Gate Hex SW B and D (CS004) Gate CCU Indata to Y Bus (CS004) Gate Y Bus to B Reg (CS004) Specified by bits 0.1-0.3 T0 +T1 Time Set A-B Reg (CS004) General Register and 1.0-1.3 of Op Register T0+T1 Time Set A-B Reg (CC007) DF002 **B** Register DF002 B Register DG002 ALU **B** Reg Direct CS1C ALU **B** Reg Direct DF008 DG008 DF008 DF974 Z Register DG974 Set TAR (CS007) DF974 Set DR1 (CS007) Set Op Reg (CS007) Z Register (If Stopped) DG974 Gate Z Bus Byte to M Bus (CS005) DF003 DF971 Display Register 1 TAR Op Register DG003 DN001 DG971 Set SDR Byte (CS007) (Display Push button) Gate Displ Reg 1 to Ind (CU001) Display A SDR DN001 I/O Reg Address Bus to all external registers (CCU and adapters) CS1B No Action Note: See Page 6-000 for data flow To Next Page bit card locations. To Next Page Procedure on page 1-120 Procedure on page 1-120 ## Storing Data in a Storage Location with the 3705-80 Stopped (Part 1 of 3) ## Storing Data in a Storage Location with the 3705-80 Stopped (Part 3 of 3) ## Storage Test Pattern (Part 3 of 3) From Preceding Page ## **Storage Scanning** ## Single Address Test Pattern (Part 2 of 3) ## Single Address Test Pattern (Part 3 of 3) ## Single Address Scanning (Part 1 of 2) ## Single Address Scanning (Part 2 of 2) From Preceding Page ### **Start Pushbutton Operations** ## MACHINE CYCLE PRIORITIES (PART 1 OF 2) ## MACHINE CYCLE PRIORITIES (PART 2 OF 2) Changing Machine Priorities (Masking Program Levels) #### WARNING Be careful about masking program levels because it disrupts the normal priority structure. It could cause overrun conditions or delay hardware error indications. Output X'7E' Set Mask Bits (page 6-950) and Output X'7F' Reset Mask Bits (page 6-960) can change the priority structure if they are executed with certain bits on. When a program level is masked, machine cycles cannot be used for instruction execution at that program level. If level 2, 3, or 4 is active, instruction execution at that program level is allowed to finish before a mask of that level is effective. Only adapter interrupts can be masked in program level 5. **Note:** The CE can execute Outputs X'7E' and X'7F' from the control panel. (See page 1-160.) #### Refresh Storage Cycles The storage unit in the 3705-80 is dynamic, meaning that the information in storage needs to be renewed or refreshed periodically to maintain validity. The CCU has a basic machine and storage cycle of 1 us. A read storage operation occurs during the first 500ns and a write storage operation, if required, occurs during the second 500ns of a storage cycle. If a write operation is not required, a refresh storage operation can occur during the second 500ns instead of a write operation. During normal 3705-80 operation, a refresh storage operation occurs on an average of one every 8 us or one every 8 machine cycles. ### PROGRAM LEVEL PRIORITIES AND **INTERRUPTS (PART 1 OF 3)** Interrupts are caused by adapters or programs initiating hardware-forced branches from lower-priority program levels to higher program levels. The interrupts occur because of: - Hardware errors - Hardware service requests - Program errors - Program service requests Machine cycle priorities determine when a level n interrupt can occur. A level n interrupt can occur when all of the following conditions are met: - No cycle-steal requests are present - The program is at the end of an instruction execution (instruction boundary). - No interrupt requests at a higher priority level are present. - Program level n is not masked. - Program level n is not active. Note: Level 1 interrupts in program level 1 cause a re-IPL the first time they occur and a hard stop the second time. When a level n interrupt occurs, the 'level n interrupt entered' latch sets. Instruction execution at the interrupted level is temporarily suspended until instruction execution is completed at the higher priority level. The hardware forces a branch to the storage location that is the starting address for level n. An 'exit' instruction is executed when the interrupt request has been serviced. The instruction resets the 'level n interrupt entered' latch and allows the machine priority controls to determine which program level should be active next. If no other interrupt requests are pending at a higher priority level, the interrupted program is allowed to continue from the point where it was interrupted. If no interrupt requests are pending at any level, program level 5 becomes active. If level 5 is masked off and no interrupt requests are pending at any level, then an 'exit' instruction will cause the CCU to go into the Wait state (take Idle cycles) until an interrupt occurs. An 'exit' instruction while in level 5 will set a SVC supervisor Call program interrupt to level 4. The example at the right shows a possible sequence of interrupts. #### **EXAMPLE:** - The program at level 4 is being executed. - 2 An L2 interrupt request occurs. - 3 The hardware forces a branch to the starting address of program level 2 at the next instruction boundary. - The program at level 2 is servicing the L2 interrupt ## Program Level 1 Interrupt Starting Address X'00010' - 6 When the L2 interrupt request is serviced, an 'exit' instruction is executed, and the hardware examines the interrupt requests. Program level 3 becomes active since the L3 interrupt can now be honored. - 7 The program at level 3 services the L3 interrupt request. - 8 When the L3 interrupt request is serviced, an 'exit' instruction is executed. The hardware examines the interrupt requests, and program level 4 becomes active since no higher interrupt requests exist. - 9 The execution of the program at level 4 continues from the point where it was interrupted. - When program execution at level 4 is completed, an 'exit' instruction is executed. Program level 5 is now active because no interrupts to a higher level are pending. # PROGRAM LEVEL PRIORITIES AND INTERRUPTS (PART 2 OF 3) Group 1 into a general register; Input X'7F' (page 6-860), CCU Interrupt Request Group 2; Input X'76' (page 6-810), Adapter Interrupt Request Group 1; and Input X'77' (page 6-820), Adapter Interrupt Request Group 2. Note: On all IBM programs, Address X'00010' contains a 'store' instruction with the R and B fields equal to 0. This instruction causes the address in the IAR to be placed at the storage location specified by the sum of the displacement field D and the constant X'00780'. Seven more 'store' instructions follow the first 'store' instruction. They store the other seven general registers in the next consecutive address because of the D field value. This allows program levels 1 and 2 to share the same group of general registers. See page 6-430 for an explanation of the 'store' instruction. #### **DATA OPERATION CONTROLS** The Arithmetic Logic Unit (ALU) performs all arithmetic and logic functions. It can perform 8, 16, or 18 bit arithmetic in one operation. The A side of the ALU can be loaded through the A register with the true or the complemented value of SDR, SDR shifted right one bit position, SAR, or hardware generated constants. The B side of the ALU can be loaded through the B register with the contents of 1 of the 32 general registers or with data from the Y bus. The chart on this page shows what control lines are active for specific data operations. Note: The output of the decode circuit is a binary decode of the two select lines. For example, if 'Z bus bits 0.0-0.7 select 2' is active and 'Z bus bits 0.0-0.1 select 1' is inactive, the binary decode is 2. Therefore, the lines 'ALU 0 exclusive or bit 0.0' and 'ALU 0 exclusive or bit 0.1' are selected to determine the setting of the Z register. | | | ( | A Bus A<br>Control<br>Cards B | Lines | ler<br>d B4R: | 2 | | | | LU Coard B3. | | ines. | - | | | | Co | Register | ines | | |------------------------------------------------------------------------------------------------------------------------|------------------|---------------------|-------------------------------|---------------------|-------------------|------------------|-------------------|------------------|------------------|-------------------|------------------|------------------|------------------|------------------|----------------------|---------------------|------------------|------------------|-------------------|------------------| | Operation | Сотрівтет л. | Shift Right (CEnox. | Shift Right Bit Q. C. | Shift Right Rit 2.0 | ALU And Control o | ALU And Control | ALU And Control S | ALU Or Control 5 | ALU Or Control C | 4LU Or Control of | ALU Add Cont | ALU Add Cont. | ALU Add Control | Coss Hi to 10.10 | Coss Lo to Hi (CASS) | Exclusive Or All 1. | 4LU Add Com. | ALU Add Control | ALU Add Control S | ) 87te 1 (CA004) | | A Register Direct (byte 0) A Register Direct (byte 1) A Register Direct (bytes 0, 1) A Register Direct (bytes X, 0, 1) | 0 0 0 | 000 | 000 | 0 0 | 0<br>0<br>0<br>1 | 1<br>0<br>1 | 0<br>1<br>1 | 0<br>0<br>0<br>1 | 1<br>0<br>1 | 0<br>1<br>1 | 0<br>0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0<br>0 | 0<br>0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0<br>0 | ŏ<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | | | Add (byte 0) Add (byte 1) Add (bytes 0, 1) Add (bytes X, 0, 1) | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0<br>0 | 0 0 0 | 0<br>0<br>0<br>0 | 0 0 0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0<br>1 | 1<br>0<br>1 | 0<br>1<br>1 | 0 0 0 | 0 0 0 | 0<br>0<br>0<br>0 | 0<br>0<br>0<br>1 | 1<br>0<br>1 | 0<br>1<br>1 | | | And (byte 0) And (byte 1) And (bytes 0, 1) And (bytes X, 0, 1) | 0<br>0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0 0 0 | 0<br>0<br>0<br>1 | 1<br>0<br>1 | 0<br>1<br>1 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0 0 0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0<br>0 | 0 0 0 | | | B Register Direct | 0 | 0 | 0 | 0 | 0 | 0 | 0 | . 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Compare (byte 0)<br>Compare (byte 1)<br>Compare (bytes 0, 1)<br>Compare (bytes X, 0, 1) | 1 1 1 1 | 0000 | 0 0 0 | 0 0 0 | 0 0 0 | 0 0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0<br>1 | 1<br>0<br>1 | 0<br>1<br>1<br>1 | 0 0 0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0<br>1 | 1<br>0<br>1<br>1 | 0<br>1<br>1 | | | Cross Lo to Hi (Byte 1 to Byte 0)<br>Cross Hi to Lo (Byte 0 to Byte 1) | 0 | 0 | 0 | 0 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1<br>0 | 0 | 0 | 0 | 0 | | | Or (byte 0) Or (byte 1) Or (bytes 0, 1) Or (bytes X, 0, 1) | 0<br>0<br>0 | 0 0 0 | 0000 | 0 0 0 | 0 0 0 | 0 0 0 | 0<br>0<br>0 | 0<br>0<br>0 | 1<br>0<br>1<br>1 | 0<br>1<br>1 | 0<br>0<br>0<br>0 | 0<br>0<br>0<br>0 | 0 0 0 | 0 0 0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | | | Subtract (byte 0) Subtract (byte 1) Subtract (bytes 0, 1) Subtract (bytes X, 0, 1) | 1<br>1<br>1 | 0<br>0<br>0<br>0 | 0<br>0<br>0 | 0 0 0 | 0 0 0 | 0 0 0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0<br>1 | 1<br>0<br>1<br>1 | 0<br>1<br>1 | 0 0 0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0<br>1 | 1<br>0<br>1 | 0<br>1<br>1 | | | Xor (byte 0)<br>Xor (byte 1)<br>Xor (bytes 0, 1)<br>Xor (bytes X, 0, 1) | 0 0 0 | 0000 | 0000 | 0 0 0 | 0<br>0<br>0<br>1 | 1 0 1 | 0<br>1<br>1<br>1 | 0<br>0<br>0<br>1 | 1<br>0<br>1<br>1 | 0<br>1<br>1 | 0<br>0<br>0 | 0<br>0<br>0 | 0 0 0 | 0 0 0 | 0<br>0<br>0 | 1<br>1<br>1<br>1 | 0 0 0 | 0<br>0<br>0 | 0 0 0 | | | Shift Right (byte 0) Shift Right (byte 1) Shift Right (bytes 0, 1) Shift Right (bytes X, 0, 1) | 0<br>0<br>0<br>0 | 1<br>1<br>1 | 1<br>0<br>1 | 0<br>1<br>1<br>1 | 0<br>0<br>0<br>1 | 1<br>0<br>1<br>1 | 0<br>1<br>1 | 0<br>0<br>0<br>1 | 1<br>0<br>1 | 0<br>1<br>1 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0 0 0 | 0<br>0<br>0 | 0<br>0<br>0<br>0 | 0<br>0<br>0 | 0 0 0 | 0 0 0 | | <sup>0 =</sup> Inactive <sup>1 =</sup> Active 6-110 # LOCAL STORE REGISTER CONTROLS (PART 2 OF 3) # LOCAL STORE REGISTER CONTROLS (PART 3 OF 3) # CYCLE STEAL IN (TYPE 4 CA) (PART 1 OF 2) ### **CYCLE STEAL OUT (TYPE 4 CA)** # INSTRUCTION DECODING (PART 1 OF 2) | BYT | BYTE SELECTION DECODING | | | | | | | | |---------------|-------------------------|-----------------|---|--|--|--|--|--| | | | | | | | | | | | R2 N2 Fields | B Field | R2 Field | T | | | | | | | CR, ACR, SCR, | ICT, STCT, IC, | LR, AR, SR, CR, | T | | | | | | | T. 1 | | 1_ | | Flow- | 1 | T | | <u> </u> | | | ` | | | | | | | ) | ` | | | | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------|-----------------------|---------------------------------|----------|-----------------------|-------|----|-----------------------|---------------------------------------|-------------|--------------------------|-------|-------------|----------|-----|---------------------------|---|----| | Abbr. | Instruction | Format<br>Code | FETMM<br>Page | Chart<br>Page | Cycles | 0 | 1 2 | 3 | 4 | 5 6 | | rma<br>8 | 9 10 | 11 | 12 1 | 3 14 | 1 15 | | | | \ | | | B<br>BCL<br>BZL<br>BCT<br>BB*** | Branch<br>Branch on C Latch<br>Branch on Z Latch<br>Branch on Count<br>Branch on Bit | RT<br>RT<br>RT<br>RT | 6-630<br>6-630<br>6-630<br>6-630<br>6-630 | 6-640<br>6-640<br>6-640<br>6-680<br>6-660 | 1<br>1<br>1<br>1 | 1<br>1<br>1<br>1 | 0 1<br>0 0<br>0 0<br>0 1<br>1 N | ) 1 | 1 1 1 | | | 1<br>M | Т | | Г | | * . | * 0<br>1 | 1 + | <i>(HW)</i><br>+ T<br>- T | | \ | | LRI*<br>ARI*<br>SRI*<br>CRI*<br>XRI* | Load Register Immediate<br>Add Register Immediate<br>Subtract Register Immediate<br>Compare Register Immediate<br>Exclusive-Or Register Immediate | RI<br>RI<br>RI<br>RI | 6-160<br>6-160<br>6-160<br>6-160<br>6-160 | 6-170<br>6-170<br>6-170<br>6-170<br>6-170 | 1<br>1<br>1<br>1 | 1<br>1<br>1<br>1 | 0 0<br>0 0<br>0 1<br>0 1 | 0 1 | 00000 | R | N | | | 1 | ı | | | | | | | | | ORI*<br>NRI*<br>TRM*<br>LCR*<br>ACR* | Or Register Immediate<br>And Register Immediate<br>Test Register Under Mask<br>Load Character Register<br>Add Character Register | RI<br>RI<br>RI<br>RR | 6-160<br>6-160<br>6-160<br>6-200<br>6-190 | 6-170<br>6-170<br>6-170<br>6-220<br>6-220 | 1<br>1<br>1<br>1 | 1<br>1<br>1<br>0 | 1 C<br>1 1<br>1 1 | 0 | | | | | 0 0<br>0 0 | 0 | 1 0<br>1 0 | | | | | | | | | SCR*<br>CCR*<br>XCR*<br>OCR*<br>NCR* | Subtract Character Register<br>Compare Character Register<br>Exclusive Or Character Register<br>Or Character Register<br>And Character Register | RR<br>RR<br>RR<br>RR | 6-210<br>6-190<br>6-200<br>6-210<br>6-190 | 6-220<br>6-220<br>6-220<br>6-220<br>6-220 | 1<br>1<br>1<br>1 | 0<br>0<br>0<br>0 | R2 | N2 | 00000 | R1 | N1 | 0 | 0 1<br>0 1<br>1 0<br>1 0 | 1 | 1 0<br>1 0<br>1 0<br>1 0 | 0 0 | 0 | | | | | | | LCOR*<br>ICT<br>STCT<br>IC*<br>STC | Load Character With Offset Reg.<br>Insert Character and Count<br>Store Character and Count<br>Insert Character<br>Store Character | RR<br>RSA<br>RSA<br>RS | 6-200<br>6-470<br>6-470<br>6-270<br>6-270 | 6-220<br>6-480<br>6-520<br>6-290<br>6-330 | 1<br>2<br>2<br>2<br>2<br>2 | 0<br>0<br>0<br>0 | | | 0<br>0<br>0<br>1<br>1 | R | N | | 1 1<br>0 0<br>0 1 | 1 | | 0 | 0<br>0<br>0 | | | | | | | LH*<br>STH<br>L*<br>ST<br>LHR* | Load Halfword<br>Store Halfword<br>Load<br>Store<br>Load Halfword Register | RS<br>RS<br>RS<br>RS<br>RR | 6-270<br>6-270<br>6-270<br>6-270<br>6-200 | 6-290<br>6-360<br>6-390<br>6-430<br>6-220 | 2<br>2<br>3<br>3 | 0<br>0<br>0<br>0 | | В | 00000 | R | | 0<br>1<br>0<br>1<br>1 | 0 0 | D<br>D<br>O | 0 0 | 1 1 0 | 1 0 0 0 | | | | | | | AHR*<br>SHR*<br>CHR*<br>XHR*<br>OHR* | Add Halfword Register<br>Subtract Halfword Register<br>Compare Halfword Register<br>Exclusive Or Halfword Register<br>Or Halfword Register | RR<br>RR<br>RR<br>RR | 6-190<br>6-210<br>6-200<br>6-200<br>6-210 | 6-220<br>6-220<br>6-220<br>6-220<br>6-220 | 1<br>1<br>1<br>1 | 0<br>0<br>0<br>0 | | | 00000 | | | 1 1 1 1 | 0 0<br>0 1<br>0 1<br>1 0<br>1 0 | 0<br>1<br>0 | 0 0<br>0 0<br>0 0<br>0 0 | 0 0 | 0 | | | | | | | NHR*<br>LHOR*<br>LR*<br>AR*<br>SR* | And Halfword Register<br>Load Halfword With Offset Reg.<br>Load Register<br>Add Register<br>Subtract Register | RR<br>RR<br>RR<br>RR | 6-190<br>6-200<br>6-210<br>6-190<br>6-210 | 6-220<br>6-220<br>6-220<br>6-220<br>6-220 | 1<br>1<br>1<br>1 | 0<br>0<br>0<br>0 | R | 2 | 00000 | R | 1 | 1<br>1<br>1<br>1 | 1 1<br>1 1<br>0 0<br>0 0<br>0 1 | 0 | 0 0<br>0 0<br>1 0<br>1 0 | 0 | 0 | | | | | | | CR*<br>XR*<br>OR*<br>NR*<br>LOR* | Compare Register -Exclusive Or Register Or Register And Register Load With Offset Register | RR<br>RR<br>RR<br>RR | 6-200<br>6-200<br>6-210<br>6-190<br>6-210 | 6-220<br>6-220<br>6-220<br>6-220<br>6-220 | 1<br>1<br>1<br>1 | 0<br>0<br>0<br>0 | | | 00000 | | | 1 1 1 | 0 1<br>1 0<br>1 0<br>1 1<br>1 1 | 0<br>1<br>0 | 1 0<br>1 0<br>1 0<br>1 0 | 0 | 0 0 0 | | | | | | | BALR<br>IN<br>OUT<br>BAL<br>LA<br>EXIT | Branch and Link Register<br>Input<br>Output<br>Branch and Link<br>Load Address<br>Exit | RR<br>RE<br>RE<br>RA<br>RA<br>Exit | 6-190<br>6-700<br>6-700<br>6-560<br>6-560<br>6-700 | 6-240<br>6-710<br>6-730<br>6-570<br>6-600<br>6-750 | 2<br>1<br>1<br>2<br>2 | 0<br>0<br>0<br>1<br>1 | 0 1 | | 1 | P 0 0 | | 0 0 | 1 0<br>E <sub>y</sub> *<br>0 0<br>0 1 | 000 | 0 0 | ٥ | | 16<br>A | | 4 }- | | 31 | | • | Instr. | R2 N2 Fields | B Field | R2 Field | R2 Field | |---|---------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------| | | Bits<br>1 2 3 | LCR, ACR, SCR,<br>CCR, OCR, XCR,<br>NCR, LCOR | ICT, STCT, IC,<br>STC, LH, STH,<br>L, ST | LR, AR, SR, CR,<br>OR, XR, NR, LOR,<br>BALR | LHR, AHR, SHR,<br>CHR, OHR, XHR,<br>NHR, LHOR | | | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>1 0 0<br>1 1 1 0<br>1 1 1 | Reg. 1; Byte 0<br>1 1 1<br>3 0<br>3 1<br>5 0<br>5 1<br>7 0<br>7 1 | See Note 1<br>Reg. 1; Byte X, 0, 1<br>2<br>3<br>4<br>5<br>6<br>7 | Reg. 0; Byte 0, 1<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Reg. 0; Byte X, 0, 1<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | #### Notes: X'000' specifies the address constant for IC, STC, LH, STH, L, and ST instructions. (See the descriptions of these instructions for the value of the address constant.) X'000' specifies register 0, bytes X, 0, and 1 for ICT and STCT instructions. | Instr. | R, N Fields | R1, N1 Fields | R, N Fields | R1, N1 Fields | |-------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------|------------------|----------------------------------------------------| | Bits<br>5 6 7 | LRI, CRI, ORI,<br>XRI, NRI, TRM, BB,<br>ICT, STCT, IC, STC | LCR, CCR,<br>OCR, XCR,<br>NCR, LCOR | ARI, SRI,<br>BCT | ACR, SCR | | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>1 0 0<br>1 0 1<br>1 1 0 | Reg. 1; Byte 0<br>1 1<br>3 0<br>3 1<br>5 0<br>5 1<br>7 0<br>7 1 | Reg. 1; Byte 0 1 1 3 0 3 1 5 0 5 1 7 0 7 1 | Reg. 1; Byte 0 1 | Reg. 1; Byte 0 1 0,1 3 0 3 0,1 5 0 5 0,1 7 0 7 0,1 | | Instr. | R Field | R1 Field | R1 Field | R Field | |-------------------------------------------|------------------------------------------------|-----------------------------------------------|---------------------------------------------|---------------------------------------------------| | Bits 5 6 7 | LH,<br>STH | LHR, AHR, SHR,<br>CHR, OHR, XHR,<br>NHR, LHOR | LR, AR, SR, CR,<br>OR, XR, NR, LOR,<br>BALR | BAL, LA,<br>IN, OUT,<br>L, ST | | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>1 0 0 | See Note 3<br>Reg. 1; Byte 0, 1<br>2<br>3<br>4 | Reg. 0; Bytes 0, 1<br>1<br>2<br>3 | Reg. 0; Byte X, 0, 1<br>1<br>2<br>3<br>4 | See Note 2<br>Reg. 1; Byte X, 0, 1<br>2<br>3<br>4 | | 1 0 1<br>1 1 0<br>1 1 1 | 5<br>6<br>7 | 5<br>6<br>7 | 5<br>6<br>7 | 5<br>6<br>7 | These instructions can change the C and Z condition latches. <sup>\*\*</sup>See page 6-151 for a decode of the E Field. for a decode of the M Field <sup>2.</sup> X'000' specifies register 0, bytes X, 0, and 1 for L, BAL, LA, IN, and OUT instructions. X'000' specifies a 0 constant (18 bits) for ST. <sup>3.</sup> X'000' specifies register 0, bytes 0 and 1 for LH. X'000' specifies a 0 constant (16 bits) for STH. # INSTRUCTION DECODING (PART 2 OF 2) ### Input Register Addresses | mput n | egistei Addiesses | | | |---------|-----------------------------------|-------|-------| | E Field | | | FETMM | | XY | Register/Function | | Page | | 00 | Gen Reg, Group 0 | Reg 0 | 6-770 | | 01 | | Reg 1 | 6-770 | | 02 | | Reg 2 | 6-770 | | 03 | | Reg 3 | 6-770 | | 04 | | Reg 4 | 6-770 | | 05 | | Reg 5 | 6-770 | | 06 | | Reg 6 | 6-770 | | 07 | | Reg 7 | 6-770 | | 08 | Gen Reg, Group 1 | Reg 0 | 6-770 | | 09 | | Reg 1 | 6-770 | | 0A | | Reg 2 | 6-770 | | OB | | Reg 3 | 6-770 | | OC | | Reg 4 | 6-770 | | 0D | | Reg 5 | 6-770 | | 0E | | Reg 6 | 6-770 | | 0F | | Reg 7 | 6-770 | | 10 | Gen Reg, Group 2 | Reg 0 | 6-770 | | 11 | · | Reg 1 | 6-770 | | 12 | | Reg 2 | 6-770 | | 13 | * | Reg 3 | 6-770 | | 14 | | Reg 4 | 6-770 | | 15 | | Reg 5 | 6-770 | | 16 | | Reg 6 | 6-770 | | 17 | | Reg 7 | 6-770 | | 18 | Gen Reg, Group 3 | Reg 0 | 6-770 | | 19 | y contract | Reg 1 | 6-770 | | 1A | | Reg 2 | 6-770 | | 1B | | Reg 3 | 6-770 | | 1C | | Reg 4 | 6-770 | | 1D | | Reg 5 | 6-770 | | 1E | | Reg 6 | 6-770 | | 1F | | Reg 7 | 6-770 | | 20-3F | A constant of all zeros is loaded | - | | | | into R, and the CCU sets the | | | | | input/output check L1 request. | | | | | | | 1 | | E Field<br>XY | Register/Function Type 2 Scanner | FETMM<br>Page | |----------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 40<br>41<br>42<br>43 | Interface Address<br>Unused<br>Unused<br>Check Register | B-120<br>B-130 | | 44<br>45<br>46<br>47 | ICW Input Reg 0-15 ICW Input Reg 16-31 Display Register ICW Input Reg 32-45 | B-140<br>B-140<br>B-150<br>B-140 | | 48<br>49<br>4A<br>4B | Unused<br>Unused<br>Unused<br>Unused | e produce de la companya compa | | 4C<br>4D<br>4E<br>4F | Unused<br>Unused<br>Unused<br>Unused | | | | | <b>T</b> | |---------|------------------------------------------------|-------------| | E Field | • | FETMM | | XY | Register/Function | Page | | 48-4F | A constant of all zeros is loaded | | | | into R, and the CCU sets the | | | | input/output check L1 request. | l | | *60 | Initial Selection Control | 8-070,H-050 | | *61 T | Initial Selection Address & Command | 8-070,H-050 | | *62 1 | Data/Status Control | 8-090,H-070 | | *63 C | Address and ESC Status | 8-100,H-080 | | *64 A | Data Buffer Bytes 1, 2 | 8-110,H-090 | | *65 & | Data Buffer Bytes 3, 4 | 8-110,H-090 | | *66 T | NSC Status Byte | 8-120,H-100 | | *67 4 | Control | 8-130,H-110 | | **68 C | Level 1 Status | } | | **69 A | Level 3 Status | | | **6A | Parallel Data Register | | | **6B | Control Pgm Load Reg | | | ***6C | CA4 EB Mode Control Reg | H-130 | | ***6D | CA4 EB Mode Data Buffer | H-150 | | ***6E | CA4-CS Register and CSAR Byte X | H-170 | | ***6F | CA4-CSAR Byte 0/1 | H-170 | | 70 | Storage Size Installed | 6-770 | | 71 | Panel Address/Data Digits | 6-780 | | 72 | Display/Function Select Switch | 6-790 | | 73 | Insert Key | 6-800 | | 74 | LAR | 6-800 | | 75 | A constant of all zeros is loaded into R. | | | 76 C | Adapter Interrupt Request Group 1 | 6-810 | | 77 C | Adapter Interrupt Request Group 2 | 6-820 | | 78 U | A constant of all zeros is loaded into R. | | | 79 | Utility - 14 - 4 - 4 - 4 - 4 - 4 - 4 - 4 - 4 - | 6-830 | | 7B | BSC CRC Register | 6-840 | | 7C | Reserved | | | . 7D | CCU Check Register | 6-841 | | 7E | CCU Level 1 Interrupt Requests | 6-850 | | 7F | CCU Level 2 Interrupt Requests | 6-860 | | į | | | ## **Output Register Addresses** | E Field | | | FETMM | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------| | XY | Register/Function | | Page | | | | | | | 00 | Gen Reg, Group 0 | Reg 0 | 6-870 | | 01 | | Reg 1 | 6-870 | | 02 | | Reg 2 | 6-870 | | 03 | | Reg 3 | 6-870 | | 04 | | Reg 4 | 6-870 | | 05 | | Reg 5 | 6-870 | | 06 | | Reg 6 | 6-870 | | 07 | | Reg 7 | 6-870 | | 08 | Gen Reg, Group 1 | Reg 0 | 6-870 | | 09 | | Reg 1 | 6-870 | | 0A | | Reg 2 | 6-870 | | OB | | Reg 3 | 6-870 | | OC. | | Reg 4 | 6-870 | | 0D | | Reg 5 | 6-870 | | 0E | | Reg 6 | 6-870 | | 0F | | Reg 7 | 6-870 | | 10 | Gen Reg, Group 2 | Reg 0 | 6-870 | | 11 | | Reg 1 | 6-870 | | 12 | | Reg 2 | 6-870 | | 13 | | Reg 3 | 6-870 | | 14 | | Reg 4 | 6-870 | | 15 | | Reg 5 | 6-870 | | 16 | | Reg 6 | 6-870 | | 17 | | Reg 7 | 6-870 | | 18 | Gen Reg, Group 3 | Reg 0 | 6-870 | | 19 | | Reg 1 | 6-870 | | 1A | | Reg 2 | 6-870 | | 1B | | Reg 3 | 6-870 | | 1C | and the state of the factor of the state | Reg 4 | 6-870 | | 1D | | Reg 5 | 6-870 | | 1E | · | Reg 6 | 6-870 | | 1F | | Reg 7 | 6-870 | | 20-3F | The bits of R are ignored, and | ** | | | | the CCU sets the input/output | | | | | check L1. | * | | | <b>'</b> | | | | | E Field<br>XY | Register/Function<br>Type 2 Scanner | FETMM<br>Page | |----------------------|-------------------------------------------------------------------------------|----------------------------------| | 40<br>41<br>42<br>43 | Interface Address Adr Substitution Ctrl Upper Scan Limit Ctrl Control | B-160<br>B-160<br>B-170<br>B-170 | | 44<br>45<br>46<br>47 | ICW 0-15<br>ICW 16-23<br>ICW 24-33, 44<br>ICW 34-43 | B-180<br>B-190<br>B-200<br>B-210 | | 48<br>49<br>4A<br>4B | The bits of R are ignored and the CCU sets the input/output check L1 request. | v i de | | 4C<br>4D<br>4E<br>4F | | | | E Field | | FETMM | |---------|-------------------------------|-------------| | XY | Register/Function | Pages | | *60 | Reset Initial Selection | 8-070 | | *61 | Unused | | | *62 T | Data/Status Control | 8-080,H-060 | | *63 1 | Address and ESC Status | 8-100,H-080 | | *64 C | Data Buffer Bytes 1, 2 | 8-110,H-090 | | *65 A | Data Buffer Bytes 3, 4 | 8-110,H-090 | | *66 & | NSC Status Byte | 8-120,H-100 | | *67 T | Control | 8-130,H-120 | | **68 4 | Control | | | **69 C | Read/Write | | | **6A A | **6A A Parallel Data Register | | | **6B | Control Pgm Load Reg | | | ***6C | CA4 EB Mode Control Reg | H-140 | | ***6D | CA4 EB Mode Data Buffer | H-160 | | ***6E | CA4-CSAR Byte X | H-180 | | ***6F | CA4-CSAR Byte 0/1 | H-180 | | 70 | Hardstop | 6-870 | | 71 | Display Reg 1 | 6-870 | | 72 | Display Reg 2 | 6-880 | | 74-76 | The bits of R are ignored | | | 77 C | Miscellaneous Control | 6-900 | | 78 C | Force CCU Checks | 6-920 | | 79 U | Utility | 6-930 | | 7A | The bits of R are ignored. | 6-940 | | 7B | The bits of R are ignored. | | | 7C | Set PCI L3 | 6-940 | | 7D | Set PCI L4 | 6-940 | | 7E | Set Mask Bits | 6-940 | | 7F | Reset Mask Bits | 6-950 | <sup>\*</sup>Inputs and Outputs X'60'-X'67' are for the type 1 and type 4 CA. <sup>\*\*</sup>Inputs and Outputs X'68, 69, 6A, 6B' are used for the remote loader on a REMOTE 3705-80. <sup>\*\*\*</sup>Inputs and Outputs X'6C'-X'6F' are for the type 4 CA. ### **REGISTER IMMEDIATE (RI) INSTRUCTIONS** The CCU takes one I1 cycle to execute each of the eight 'register immediate' instructions. The same sequence occurs during I1A, I1B, and I1C times for each of the instructions; only the sequence during I1D is different. For all 'register immediate' instructions, the general register designated by the R field in the instruction must be an odd-numbered register. #### Add Register Immediate (ARI) | 0 | 1 | 2 | 3 | 4 | 5-6 | 7 | 8-15 | |---|---|----|-----|---|-----|---|------| | 1 | 0 | .0 | . 1 | 0 | R | N | 1 | The data in the I field is added to byte 0 (N=0) or bytes 0 and 1 (N=1) of the general register designated by the R field. The register specified must be an odd-numbered register. The result is stored in the selected byte(s) of the general register. If N=0, byte 1 of R remains unchanged. The 'C' latch sets if N=0 and byte 0 of R overflows, or if N=1 and bytes 0 and 1 overflow. The 'Z' latch sets if N=0 and byte 0 of R equals 0, or if N=1 and bytes 0 and 1 of R equal 0. Byte X of the general register is included in the addition if N=1, but byte X does not affect the setting of the C and Z latches. #### AND Register Immediate (NRI) | 0 | 1 | 2 | 3 | 4 | 5-6 | 7 | 8-15 | |---|---|---|---|---|-----|---|------| | 1 | 1 | 1 | 0 | 0 | R | N | 1 | The data in the I field is ANDed with byte 0 (N=0) or byte 1 (N=1) of the general register designated by the R field. This register must be an odd-numbered register. The results are stored in the selected byte of R. The non-selected byte of the register remains unchanged. The 'C' latch sets if the selected byte of R does not equal 0. The 'Z' latch sets if the selected byte of R equals 0. #### Compare Register Immediate (CRI) | 0 | . 1 | 2 | 3 | 4 | 5-6 | 7, | 8-15 | |---|-----|---|---|---|-----|----|------| | 1 | 0 | 1 | 1 | 0 | R | N | ı | The data in the I field is compared with byte 0 (N=0) or byte 1 (N=1) of the general register designated by the R field. This register must be an odd-numbered register. The contents of the general register are not changed. The 'C' latch sets if the selected byte of R is less than I. The 'Z' latch sets if the selected byte of R equals I. #### Exclusive-OR Register Immediate (XRI) | 0 | 1 | 2 | 3 | 4 | 5-6 | 7 | 8-15 | |---|---|---|---|---|-----|---|------| | 1 | 1 | 0 | 0 | 0 | R | N | ı | The data in the I field is exclusive-ORed with byte 0 (N=0) or byte 1 (N=1) of the general register designated by the R field. The register must be an odd-numbered register. The results are stored in the selected byte of the general register. The 'C' latch sets if the selected byte of R does not equal 0. The 'Z' latch sets if the selected byte of R equals 0. ### Load Register Immediate (LRI) | 0 | 1 | 2 | 3 | 4 | 5-6 | 7 | 8-15 | |---|---|---|---|---|-----|---|------| | 1 | 0 | 0 | 0 | 0 | R | N | 1 | The data from the I field is loaded into byte 0 (N=0) or byte 1 (N=1) of the general register designated by the R field. This register must be an odd-numbered register. The non-selected byte of the register remains unchanged. The 'C' latch sets if the selected byte of R is not equal to 0. The 'Z' latch sets if the selected byte of R equals 0. #### OR Register Immediate (ORI) | 0 | 1 | 2 | 3 | 4 | 5-6 | 7 | 8-15 | |---|---|---|---|---|-----|---|------| | 1 | 1 | 0 | 1 | 0 | R | N | ı | The data in the I field is ORed with byte 0 (N=0) or byte 1 (N=1) of the general register designated by R. The register specified by the R field must be an odd-numbered register. A bit position in the resulting byte is set to 1 if one or both of the corresponding bit positions in the general register and the I field are 1; otherwise, the bit is set to 0. The results are stored in the selected byte of R. The non-selected byte of R remains unchanged. The 'C' latch sets if the selected byte of R does not equal 0. The 'Z' latch sets if the selected byte of R equals 0. ### Subtract Register Immediate (SRI) | 0 | 1 | 2 | 3 | 4 | 5-6 | 7 | 8-15 | | |---|---|---|---|---|-----|---|------|---| | 1 | 0 | 1 | Ó | 0 | R | N | 1 | 7 | The data in the I field is subtracted from byte 0 (N=0) or from bytes 0 and 1 (N=1) of the general register designated by the R field. This register must be an odd-numbered register. The results are stored in the selected byte(s) of R. Before the subtraction is done, the I field is expanded with high-order zeros to equal the size of the selected byte(s) of the general register. The subtraction is done by adding the two's complement of the I field to the selected bytes of the general register. If the difference is less than zero, the result is in two's complement form. The 'C' latch sets if N=0 and byte 0 of R is less than 0, or if N=1 and bytes 0 and 1 of R are less than 0. The 'Z' latch sets if N=0 and byte 0 of R equals 0, or if N=1 and bytes 0 and 1 of R equal 0. #### Test Register Under Mask (TRM) | 0 | 1 | 2 | 3 | 4 | 5-6 | 7 | 8-15 | |---|---|---|---|---|-----|---|------| | 1 | 1 | 1 | 1 | 0 | R | N | ŀ | The data in the I field is tested against (ANDed with) byte 0 (N=0) or byte 1 (N=1) of the general register designated by the R field. This register must be an odd-numbered register. The contents of R are not changed. The 'C' latch sets if the results do not equal 0. The 'Z' latch sets if the results equal 0. ### **RI Instruction Operation** RI INSTRUCTION OPERATION (PART 1 OF 2) Note: See page 6-000 for data flow bit card locations. # REGISTER TO REGISTER (RR) INSTRUCTIONS (PART 1 OF 3) The CCU takes one I1 cycle to execute any one of the 25 RR instructions except for the 'branch and link register' (BALR) instruction. The BALR instruction requires an I1 and an I2 cycle for execution. For halfword, and 18-bit operations, the R1 and R2 fields in the instruction can specify any of the eight general registers in the active group. For byte operations, only an odd-numbered register can be specified, therefore the General Register = (2xR) +1. ### Add Character Register (ACR) | • | | _ | • | | 7 | - | - | | | | | | | |---|----|----|---|----|----|---|---|---|---|---|---|---|---| | 0 | R2 | N2 | 0 | R1 | N1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Byte 0 (N2=0) or byte 1 (N2=1) of the general register designated by the R2 field is added to byte 0 (N1=0) or bytes 0 and 1 (N1=1) of the general register designated by the R1 field. The result is placed in the selected byte(s) of R1. The registers specified by R1 and R2 must be odd-numbered registers. Byte X of the register specified by R1 is included in the operation. However, byte X does not affect the setting of the C and Z latches. The 'C' latch sets if N1=0 and byte 0 of R1 overflows, or if N1=1 and bytes 0 and 1 overflow. The 'Z' latch sets if N1=0 and byte 0 of R1 equals 0, or if N1=1 and bytes 0 and 1 of R1, equal 0. #### Add Halfword Register (AHR) | _ | 1-3 | | | - | | | | | | | | |---|-----|---|----|---|---|---|---|---|---|---|---| | 0 | R2 | 0 | R1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Bytes 0 and 1 of the general register designated by R2 are added to bytes 0 and 1 of the general register designated by R1. The result is placed in bytes 0 and 1 of R1. The 'C' latch sets if bytes 0 and 1 overflow. The 'Z' latch sets if bytes 0 and 1 equal 0. Note: If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### Add Register (AR) | • | 1-3 | • | • . | • | • | . • | | . – | . • | • • | . • | |---|-----|---|-----|---|---|-----|---|-----|-----|-----|-----| | 0 | R2 | 0 | R1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Bytes X, 0, and 1 of the general register designated by R2 are added to bytes X, 0, and 1 of the general register designated by R1. The result is placed in R1. The 'C' latch sets if bytes X, 0, and 1 of R1 overflow. The 'Z' latch sets if bytes X, 0, and 1 of R1 equal 0. **Note**: If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### AND Character Register (NCR) | • | . – | • | • | | 7 | • | _ | . • | | | | | | _ | |---|-----|----|---|----|----|---|---|-----|---|---|---|---|---|---| | 0 | R2 | N2 | 0 | R1 | N1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | Byte 0 (N2=0) or byte 1 (N2=1) of the general register designated by R2 is ANDed with byte 0 (N1=0) or byte 1 (N1=1) of the general register designated by R1. The result is placed in the selected byte of R1. The registers specified by R1 and R2 must be odd-numbered registers. The 'C' latch sets if the selected byte of R1 does not equal 0. The 'Z' latch sets if the selected byte of R1 equals 0. #### AND Halfword Register (NHR) | . 0 | 1-3 | 4 | 5-7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-----|-----|---|-----|---|---|----|----|----|----|----|----| | 0 | R2 | 0 | R1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Bytes 0 and 1 of the general register designated by R2 are ANDed with bytes 0 and 1 of the general register designated by R1. The result is placed in bytes 0 and 1 of R1. The 'C' latch sets if bytes 0 and 1 of R1 are not equal to 0. The 'Z' latch sets if bytes 0 and 1 of R1 equal 0. **Note:** If general register 0 (IAR) is specified as R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### AND Register (NR) | | 1-3 | | | _ | _ | 4 | | | | | | |---|-----|---|----|---|---|---|---|---|---|---|---| | 0 | R2 | 0 | R1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | Bytes X, 0, and 1 of the general register designated by R2 are ANDed with bytes X, 0, and 1 of the general register designated by R1. The result is placed in R1. The 'C' latch sets if bytes X, 0, and 1 of R1 are not equal to 0. The 'Z' latch sets if bytes X, 0, and 1 of R1 equal 0. Note: If general register 0 (IAR) is specified as R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### Branch and Link Register (BALR) | 0 | 1-3 | 4 | 5-7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---|-----|---|-----|---|---|----|----|----|----|----|----| | 0 | R2 | 0 | R1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | This two-cycle instruction causes an unconditional branch to the storage address in the general register designated by R2. After the 'branch to' address is obtained from R2, and before it is placed in register 0 (IAR), the contents of register 0 are moved to the register specified by R1 to provide for subroutine linkage. Since register 0 is the IAR, no linkage is provided if it is specified as R1. For the same reason, no branch occurs if it is specified as R2. The 'C' and 'Z' latches are not changed. #### Compare Character Register (CCR) | | | | | | 7 | - | _ | | | | | | | |---|----|----|---|----|----|---|---|---|---|---|---|---|---| | 0 | R2 | N2 | 0 | R1 | N1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | Byte 0 (N2=0) or byte 1 (N2=1) of the general register designated by R2 is compared with byte 0 (N1=0) or byte 1 (N1=1) of the general register designated by R1. The registers specified by R1 and R2 must be odd-numbered registers. The contents of the registers are not changed. The 'C' latch sets if the selected byte of R1 is less than the selected byte of R2. The 'Z' latch sets if the selected byte of R1 equals the selected byte of R2. # REGISTER TO REGISTER (RR) INSTRUCTIONS (PART 2 OF 3) ### Compare Halfword Register (CHR) | | 1-3 | - | | _ | _ | | | | | | | |---|-----|---|----|---|---|---|---|---|---|---|---| | 0 | R2 | 0 | R1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | Bytes 0 and 1 of the general register designated by R2 are compared with bytes 0 and 1 of the general register designated by R1. The contents of the registers are not changed. The 'C' latch sets if bytes 0 and 1 of R1 are less than bytes 0 and 1 of R2. The 'Z' latch sets if bytes 0 and 1 of R1 are equal to bytes 0 and 1 of R2. #### Compare Register (CR) | _ | 1-3 | _ | | - | - | | | | | | | |---|-----|---|----|---|---|---|---|---|---|---|---| | 0 | R2 | 0 | R1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | Bytes X, 0, and 1 of R2 are compared with X, 0, and 1 of R1. The contents of the registers are not changed. The 'C' latch sets if bytes X, 0, and 1 of R1 are less than bytes X, 0, and 1 of R2. The 'Z' latch sets if bytes X, 0, and 1 are equal to bytes X, 0, and 1 of R2. #### Exclusive-OR Character Register (XCR) | _ | . – | - | - | | 7 | • | | | | | | | . • | |---|-----|----|---|----|----|---|---|---|---|---|---|---|-----| | 0 | R2 | N2 | 0 | R1 | N1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | Byte 0 (N2=0) or byte 1 (N2=1) of the general register designated by R2 is exclusive-ORed with byte 0 (N1=0) or byte 1 (N1=1) of the general register designated by R1. The registers specified by R1 and R2 must be odd-numbered registers. The result is placed in the selected byte of R1. The 'C' latch sets if the selected byte of R1 does not equal 0. The 'Z' latch sets if the selected byte of R1 equals 0. #### Exclusive-OR Halfword Register (XHR) | - | 1-3 | - | | _ | - | | | | | | | |---|-----|---|-----|---|---|---|---|---|---|---|---| | 0 | R2 | 0 | R1. | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Bytes 0 and 1 of the general register designated by R2 are exclusive-ORed with bytes 0 and 1 of the general register designated by R1. The result is placed in bytes 0 and 1 of R1. The 'C' latch sets if bytes 0 and 1 of R1 are not equal to 0. The 'Z' latch sets if bytes 0 and 1 of R1 equal 0. **Note:** If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. ### Exclusive-OR Register (XR) | | 0 | 1-3 | 4 | 5-7 | . 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---|---|-----|---|-----|-----|---|----|----|----|----|----|----| | ſ | 0 | R2 | 0 | R1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | Bytes X, 0, and 1 of the general register designated by R2 are exclusive-ORed with bytes X, 0, and 1 of the general register designated by R1. The result is placed in R1. The 'C' latch sets if bytes X, 0, and 1 of R1 do not equal 0. The 'Z' latch sets if bytes X, 0, and 1 of R1 equal 0. Note: If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### Load Character Register (LCR) | 0 | . – | _ | - | | 7 | _ | _ | | | . – | . • | • • | | | |---|-----|----|---|----|----|---|---|---|---|-----|-----|-----|---|--| | 0 | R2 | N2 | 0 | R1 | N1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | Byte 0 (N2=0) or byte 1 (N2=1) of the general register designated by R2 is moved to byte 0 (N1=0) or byte 1 (N1=1) of the general register designated by R1. The registers specified by R1 and R2 must be odd-numbered registers. The 'C' latch sets if the selected byte of R1 has an even number of data bits set to 1. The 'Z' latch sets if the selected byte of R1 equals 0. #### Load Character with Offset Register (LCOR) | | | | | | 7 | | | | | | | • • | | |---|----|----|---|----|----|---|---|---|---|---|---|-----|---| | 0 | R2 | N2 | 0 | R1 | N1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Byte 0 (N2=0) or byte 1 (N2=1) of the register specified by the R2 field is shifted right one bit position and a 0 is inserted in the high-order bit position. The bit shifted out of position 7 is lost. The resulting byte is placed in the selected byte of R1. The non-selected byte of R1 remains unchanged. The registers specified by R1 and R2 must be odd-numbered registers. The 'C' latch sets if the bit shifted out of bit position 7 of the selected byte of R2 is 1. The 'Z' latch sets if the selected byte of R1 equals 0. #### Load Halfword Register (LHR) | 0 | 1-3 | 4 | 5-7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---|-----|---|-----|---|---|----|----|----|----|----|----| | 0 | R2 | 0 | R1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bytes 0 and 1 of the general register designated by R2 are loaded into bytes 0 and 1 of the general register designated by R1. The 'C' latch sets if bytes 0 and 1 of R1 do not equal 0. The 'Z' latch sets if bytes 0 and 1 of R1 equal 0. **Note:** If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### Load Halfword with Offset Register (LHOR) | | 100 | | 5-7 | | | | | | | | | |---|-----|---|-----|---|---|---|---|---|---|---|---| | 0 | R2 | 0 | R1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | Bytes 0 and 1 of the general register designated by R2 are shifted right one bit position. A 0 is inserted in the high-order bit position. The resulting halfword is placed in byte 0 and 1 of R1. The 'C' latch sets if the bit shifted out of bit 1.7 is 1. The 'Z' latch sets if bytes 0 and 1 of R1 equal 0. Note: If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. # REGISTER TO REGISTER (RR) INSTRUCTIONS (PART 3 OF 3) #### Load Register (LR) | | • | 1-3 | - | | _ | - | | | | | | | |---|---|-----|---|----|---|---|---|---|---|---|---|---| | Γ | 0 | R2 | 0 | R1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Bytes X, 0, and 1 of the general register designated by R2 are loaded into bytes X, 0, and 1 of R1. The 'C' latch sets if bytes X, 0, and 1 of R1 do not equal 0. The 'Z' latch sets if bytes X, 0, and 1 of R1 equal 0. Note: If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### Load with Offset Register (LOR) | _ | 1-3 | • | • . | - | - | | | . — | | | | |-----|-----|---|-----|---|---|---|---|-----|---|---|---| | . 0 | R2 | 0 | R1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Bytes X, 0, and 1 of the general register designated by R2 are shifted right one bit position. A 0 is inserted in the high-order bit position. The result is placed in bytes X, 0, and 1 of R1. The 'C' latch sets if the bit shifted out of bit 1.7 is 1. The 'Z' latch sets if bytes X, 0, and 1 of R1 equal 0. **Note:** If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches do not change. #### **OR Character Register (OCR)** | | | | | | 5-6 | | _ | | | | | | | | |---|------|---|----|-----|-----|----|---|---|---|---|---|---|---|---| | ( | ) R2 | 2 | N2 | . 0 | R1 | N1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | Byte 0 (N2=0) or byte 1 (N2=1) of the general register designated by R2 is ORed with byte 0 (N1=0) or byte 1 (N1=1) of the general register designated by R1. The registers specified by R1 and R2 must be odd-numbered registers. The result is placed in the selected byte of R1. The non-selected byte of R1 remains unchanged. The 'C' latch sets if the selected byte of R does not equal 0. The 'Z' latch sets if the selected byte of R1 equals 0. #### **OR Halfword Register (OHR)** | • | 1-3 | • | • . | _ | - | | - • | | | | | |---|-----|---|-----|---|---|---|-----|---|---|---|---| | 0 | R2 | 0 | R1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | Bytes 0 and 1 of the general register designated by R2 are ORed with bytes 0 and 1 of the general register designated by R1. The result is placed in bytes 0 and 1 of R1. The 'C' latch sets if bytes 0 and 1 of R1 do not equal 0. The 'Z' latch sets if bytes 0 and 1 of R1 equal 0. **Note:** If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### OR Register (OR) | | 1-3 | | | | | | | | | | | |---|-----|---|----|---|---|---|---|---|---|---|---| | 0 | R2 | 0 | R1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | Bytes X, 0, and 1 of the general register designated by R2 are ORed with bytes X, 0, and 1 of the general register designated by R1. The result is placed in bytes X, 0, and 1 of R1. The 'C' latch sets if bytes X, 0, and 1 of R1 do not equal 0. The 'Z' latch sets if bytes X, 0, and 1 of R1 equal 0. **Note:** If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### Subtract Character Register (SCR) | 0 | 1-2 | 3 | 4 | 5-6 | <b>.</b> | | | | | | | 14 | . • | | |---|-----|----|---|-----|----------|---|---|---|---|---|---|----|-----|--| | 0 | R2 | N2 | 0 | R1 | N1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | Byte 0 (N2=0) or byte 1 (N2-1) of the general register designated by R2 is subtracted from byte 0 (N1=0) or bytes 0 and 1 (N1=1) of the general register designated by R1. Before the subtraction is performed, the selected byte of R2 is expanded with high-order zeros to equal the size of the selected byte(s) of R1. The subtraction is performed by adding the two's complement of the selected byte(s) of R2 to the selected byte(s) of R1. The result is stored in the selected byte(s) of R1. If the difference is less than zero, the result is in two's complement form. The 'C' latch sets if N=0 and the selected byte(s) of R1 are less than 0. The 'Z' latch sets if N=1 and the selected byte(s) of R1 equal 0. #### Subtract Halfword Register (SHR) | • | | • | 5-7 | _ | - | . • | • • | | | • • | | |---|----|---|-----|---|---|-----|-----|---|---|-----|---| | 0 | R2 | 0 | R1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Bytes 0 and 1 of the general register designated by R2 are subtracted from bytes 0 and 1 of the general register designated by R1. The subtraction is performed by adding the two's complement of bytes 0 and 1 of R2 to bytes 0 and 1 of R1. The result is placed in bytes 0 and 1 of R1. If the difference is less than zero, the result is in two's complement form. The 'C' latch sets if bytes 0 and 1 of R1 are less than 0. The 'Z' latch sets if bytes 0 and 1 of R1 equal 0. **Note:** If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### Subtract Register (SR) | 0 | 1-3 | 4 | 5-7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---|-----|---|-----|---|---|----|----|----|----|----|----| | 0 | R2 | 0 | R1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | Bytes X, 0, and 1 of the general register designated by R2 are subtracted from bytes X, 0, and 1 of the general register designated by R1. The subtraction is performed by adding the two's complement of bytes X, 0, and 1 of R2 to bytes X, 0, and 1 of R2. The result is placed in R1. If the difference is less than zero, the result is in two's complement form. The 'C' latch sets if bytes X, 0, and 1 of R1 are less than 0. The 'Z' latch sets if bytes X, 0, and 1 of R1 equal 0. **Note:** If general register 0 (IAR) is R1, a branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. #### RR Instruction Operation (Except BALR) The data in the storage location addressed by SAR is loaded in the Gate Memory Byte to Op register and in SDR. The M Bus (CS005) addresses in SAR and in the AD-DRESS/DATA switches are compared. The ADDRESS COMPARE light TAR is incremented by 2. comes on if the address compare conditions are met. (See LOAD/ STORE COMPARE switch on 1-060.) Set Op Reg Set SDR Byte This new address is used (CS007) (CS007) in the next instruction cycle. DF971 Op Register SDR DN001 Constants (+2) -Gate TAR to Y Bus (CS004) Force Constant 0002 (CF001) Gate SAR to A Bus (CS004) DF975 True/Complement Gate Y Bus to B Reg (CS004) Set SAR Control Panel DG975 True/Complement DF975 (CS007) Switches T0 + T1 Time Set A-B Reg (CC007) T0 + T1 Time Set A-B Reg (CC007) T0 + T1 Time Set A-B Reg (CC007) T0 + T1 Time Set A-B Reg (CC007) B Register SAR A Register B Register A Register DF002 DF971 DF975 DF002 DF975 DG002 DG971 DG975 DG975 I1A 11B ALU ALU Operation Instruction Instruction Operation DEOOR Storage All RR type, All RR type, DG008 Add Compare except BALR except BALR See page 6-100 See page 6-100. Z Register DF974 Z Register DF974 DG974 DG974 Set DR 2 (CS007) Write LS (CC006) Set TAR (CS007) Display Register 2 DG003 Gate Displ Reg 2 to Ind. (CU001) TAR General Register (IAR) DF971 Note: See page 6-000 for data flow Display B AP011 bit card locations. DF002 DG002 To Next Column two in ALU. This new address is placed in TAR and in the IAR. To Next To Next Column ## **BALR Instruction Operation** To Next Column ### **REGISTER AND STORAGE (RS) INSTRUCTIONS** The CCU takes an I1 and an I2 machine cycle to execute the 'insert character', 'load halfword', 'store character', or 'store halfword' instruction. The 'load' and 'store' instructions each require an I1, I2, and I3 cycle. For the 'insert character' and 'store character' instructions, the general register designated by the R field in the instruction must be odd-numbered, therefore the General Register = (2xR) +1. #### Insert Character (IC) | 0 | 1-3 | 4 | 5-6 | 7 | 8 | 9-15 | |---|-----|---|-----|----|---|------| | 0 | В | 1 | R | ·N | 0 | D | The 18-bit base address in the general register specified by the B field is added to the displacement specified in the D field. The displacement can be 0 to +127 bytes. The addition forms an effective address that is used to address storage. The byte at the effective storage address is loaded into byte 0 (N=0) or byte 1 (N=1) of the general register designated by the R field. The remaining bits of the register are unchanged. R must be an odd register. The 'C' latch sets if the selected byte of R has an even number of 1 bits. The 'Z' latch sets if the selected byte of R equals 0. Note: If general register 0 (IAR) is specified by B, a constant of X'0680' is used as the base address instead of the contents of register 0. This permits direct addressing of the 128 bytes starting at address X'0680' without having to load a base register. #### Load (L) | 0 | 1-3 | 4 | 5-7 | . 8 | 9-13 | 14 | 15 | |---|-----|---|-----|-----|------|----|----| | 0 | В | 0 | R | 0 | D | 1 | 0 | The 18-bit base address in the general register specified by the B field is added to the displacement in the D field. The displacement can be 0 to +31 fullwords. The addition forms an effective address that is used to address storage. The low-order 18-bits of the fullword at the effective storage address are loaded into the general register specified by the R field. (The high-order 14 bits in the storage address are ignored.) The low-order bit of the effective address is ignored since storage is addressed on halfword boundaries. The 'C' latch sets if bytes X, 0, and 1 of R do not equal 0. The 'Z' latch sets if bytes X, 0, and 1 of R equal 0. Note: If general register 0 (IAR) is specified by R, an unconditional branch to the address formed in register 0 occurs. The 'C' and 'Z' latches are not changed. If general register 0 is specified by B, X'0780' is used as the base address instead of the contents of register 0. This permits direct addressing of the '32 fullwords starting at address X'0780' without having to load a base register. #### Load Halfword (LH) | | 0 | 1-3 | 4 | 5-7 | 8 | 9-14 | 15 | | |---|---|-----|---|-----|---|------|----|--| | ĺ | 0 | В | 0 | R | 0 | D | 1 | | The 18-bit base address in the general register specified by the B field is added to the displacement specified by the D field. The displacement can be 0 to +63 halfwords. This addition forms an effective address that is used to address storage. The halfword at the effective storage address is loaded into bytes 0 and 1 of the register specified by the R field. The low-order bit of the effective address is ignored since storage is addressed on halfword boundaries. Byte X of the register specified by R is set to zero during the load operation. The 'C' latch sets if bytes 0 and 1 of R do not equal 0. The 'Z' latch sets if bytes 0 and 1 of R equal 0. The Load Halfword instruction is also used in conjunction with the Input X'7B' instruction to generate the new BSC-CRC character. When this instruction is executed at program level 2, 3, 4, or 5, or level 1 during IPL phase 3, the halfword accessed is loaded into both the specified general register and the BSC-CRC register. For non-CRC operation, the loading of data into the BSC-CRC register serves no purpose. Note: If general register 0 (IAR) is specified by the R field, an unconditional branch to the address formed in register 0 occurs. The condition codes are not changed. If general register 0 is specified by B, X'0700' is used as the base address instead of the contents of general register 0. This permits direct addressing of the 64 halfwords starting at address X'0700' without having to load a base register. #### Store (ST) | 0 | 1-3 | 4 | 5-7 | 8 | 9-13 | 14 | 15 | |---|-----|---|-----|---|------|----|----| | 0 | В | 0 | R | 1 | D | 1 | 0 | The 18-bit base address in the general register specified by the B field is added to the displacement specified by the D field. The displacement can be 0 to +31 fullwords. The addition forms the effective address used to address storage. Bytes X, 0, and 1 of the general register specified by the R field are stored in the low-order 18 bits of the fullword located at the effective address. The high-order 14 bits are not affected. The low-order bit of the effective address is ignored since storage is addressed on halfword boundaries. The 'C' and 'Z' latches are not changed. Note: If general register 0 (IAR) is specified by B, X'0780' is used as the base address instead of the contents of register 0. This permits direct addressing of the 32 fullwords starting at address X'0780' without having to load a base register. Special Case: A 'store' instruction must be located at storage location X'0010'. The R field and B field of this instruction both equal 0. This is the first instruction executed when a program level 1 interrupt occurs. During I1A time of the store instruction, the gate 'Write LS' is blocked in order to preserve the IAR of program level 2. During I3D time of the instruction, the storage location X'0012' is forced onto the Indata Bus to address the next storage instruction. #### Store Character (STC) | 0 | 1-3 | 4 | 5-6 | 7 | 8 | 9-15 | | |---|-----|---|-----|---|---|------|--| | 0 | В | 1 | R | Ņ | 1 | D | | The 18-bit base address in the general register specified by the B field is added to the displacement specified by the D field. The displacement can be 0 to +127 bytes. The addition forms an effective address that is used to address storage. Byte 0 (N=0) or byte 1 (N=1) of the general register specified by the R field is stored at the effective storage address. R must be an odd register. The 'C' and 'Z' latches are not changed. Note: If general register 0 (IAR) is specified by B, X'0680' is used as the base address instead of the contents of register 0. This permits direct addressing of the 128 bytes starting at address X'0680' without having to load a base register. #### Store Halfword (STH) | | 0 | 1-3 | 4 | 5-7 | 8 | 9-14 | 15 | |---|---|-----|---|-----|---|------|----| | ſ | 0 | В | 0 | R | 1 | D | 1 | The 18-bit base address in the general register designated by the B field is added to the displacement specified by the D field. The displacement can be 0 to +63 halfwords. The addition forms an effective address that is used to address storage. Byte 0 and 1 of the general register designated by the R field are stored at the effective address. The low-order bit of the effective address is ignored since storage is addressed on halfword boundaries. The 'C' and 'Z' latches are not changed. Note: If general register 0 (IAR) is specified by B, X'0700' is used as the base address instead of the contents of register 0. This permits direct addressing of the 64 halfwords starting at address X'0700' without having to load a base register. If the R field is zero, X'0000' is stored at the storage address instead of the contents of register 0. To Next Column Note: See page 6-000 for data flow bit card locations. IC and LH Only The data in SDR is Gate SDR Bits to A Bus (CF003) loaded in the selected byte(s) of general register R. For an IC instruc-DF975 True/Complement tion, ALU does a cross DG975 operation if the byte from storage (in SDR) is not the same byte T0 + T1 Time Set A-B Reg (CC007) (0 or 1) as the selected byte of general register R. DF975 A Register DG975 ALU 12C Instruction Operation DF008 A Reg Direct or Cross LH A Reg Direct See page 6-100. C and Z CZ001 DF974 Z Register DG974 X Write LS (CC006) DF002 General Register (R) Note: See page 6-000 for data flow bit card locations. To Next Page IC AND LH INSTRUCTION OPERATION (PART 4 OF 4) 6-330 To Next Column Note: See page 6-000 for data flow bit card locations. #### From Preceding Page To Next Column STH INSTRUCTION OPERATION (PART 1 OF 3) To Next Column Note: See page 6-000 for data flow bit card locations. To Next Column DF002 DG002 General Register (R) # **Store Instruction Operation** To Next Column TO NEXT COMMINI The CCU takes an I1 and an I2 cycle to execute either the 'insert character and count' or 'store character and count' instructions. For the 'ICT' and 'STCT' instructions, the general register designated by the R field in the instruction must be an odd-numbered register; therefore, the general register = (2xR) +1. ### **Insert Character and Count (ICT)** | 0 | 1-3 | 4 | 5-6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---|-----|---|-----|---|---|---|----|----|----|----|----|----| | 0 | В | 0 | R | N | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | The B field specifies a general register in the active group. The register contains an address (effective address) that is used to address storage. The content of the register specified by B is incremented by 1 after the effective address has been obtained. The byte at the effective address is placed in byte 0 (N=0) or byte 1 (N=1) of the general register designated by the R field. The register specified by R must be an odd-numbered register. Register 0 should not normally be specified in the B field because it contains the instruction address. The 'C' and 'Z' latches are not changed. **Note:** If the registers specified by B and R are the same, the contents of byte 1 of the register is incremented before the 8-bit character is inserted. If N=1, the inserted character then overlays byte 1 of the same register, and the previous incrementing has no significance. If N=0, the character is inserted into byte 0 of the register, and byte 1 contains the original value plus 1. # **Store Character and Count (STCT)** | 0 | 1-3 | 4 | 5-6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---|-----|---|-----|---|---|---|----|----|----|----|----|----| | 0 | В | 0 | R | N | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | The B field specifies a general register in the active group. This register contains an address (effective address) that is used to select a storage location. The content of the register specified by B is incremented by 1. Byte 0 (N=0) or byte 1 (N=1) of the general register specified by R is then stored at the effective address. The register specified by R must be an odd-numbered register. Register 0 should not be specified by the B field because it contains the instruction address. The 'C' and 'Z' latches are not changed. REGISTER AND STORAGE WITH ADDITION (RSA) INSTRUCTIONS 6-470 6-490 To Next Column 6-530 To Next Column I1C To Next Page # **REGISTER AND IMMEDIATE ADDRESS (RA) INSTRUCTIONS** The CCU takes an I1 and an I2 cycle to execute either the 'branch and link' or the 'load address' instruction. The 'branch and link' and 'load address' instructions are the only 32-bit instructions for the 3705-80. ## Branch and Link (BAL) | 0 | 1 | 2 | 3 | 4 | 5-7 | 8 | 9 | 10 | 11 | 12 | 13 | 14-31 | |---|---|---|---|---|-----|---|---|----|----|----|----|-------| | 1 | 0 | 1 | 1 | 1 | R | 0 | 0 | 0 | 0 | 0 | 0 | Α | This instruction causes an unconditional branch to the storage address specified by the A field. The contents of general register 0 (IAR) are moved to the general register specified by the R field to provide for subroutine linkage. The address in the A field is then placed in register 0. Since register 0 is the IAR, no linkage is provided if it is specified by R. The 'C' and 'Z' latches are not changed. ### Load Address (LA) | | | | | | | | | | | | | 14-31 | |---|---|---|---|---|---|---|---|---|---|---|---|-------| | 1 | 0 | 1 | 1 | 1 | R | 0 | 0 | 1 | 0 | 0 | 0 | Α | This instruction places the contents of the A field in the general register specified by the R field. Bits 12, 13, 14, and 15 of the A field are loaded into byte X of R. The 'C' and 'Z' latches are not changed. **Note:** If general register 0 (IAR) is addressed, an unconditional branch occurs to the instruction located at the storage address specified by the A field. 6-570 To Next Column The CCU takes an I1 cycle to execute any one of the five register branch, or register and branch instructions. ### **Branch Displacement Calculations** The displacement in halfwords can be calculated as shown below (multiply by 2 for displacement in bytes): If \* = 0, Displacement halfwords = 1 + T If \* = 1, Displacement halfwords = 1 - T Example: A800 is a NO OP. A803 is a branch to itself indefinitely. ### Branch (B) | 0 | 1 | 2 | 3 | 4 | 5-14 | 15 | |---|---|---|---|---|------|----| | 1 | 0 | 1 | 0 | 1 | Т | * | \*0 = + displacement 1 = - displacement The displacement in the T field is added to the address in general register 0 (IAR) to form a "branch to" address. The displacement specified by the T field can be -1023 to +1023 halfwords. Bit 15 determines whether the displacement is positive or negative. An unconditional branch to the "branch to" address occurs. The 'C' and 'Z' latches are not changed. **Note:** Since register 0 is incremented before the instruction is executed, the displacement is with respect to the address of the next sequential instruction. Therefore, the displacement from the B instruction is -1022 to +1024 halfwords. ### **Branch On Bit (BB)** | 0 | 1 | 2 | 3 | 4 | 5-6 | 7 | 8 | 9-14 | 15 | |---|---|---|---|---|-----|---|---|------|----| | 1 | 1 | М | М | 1 | R | Ν | М | Т | * | \*0 = + displacement General Register = (2xR) + 1 1 = - displacement The displacement in the T field is added to the address in general register 0 (IAR) to form a "branch to" address. The displacement specified by the T field can be -63 to +63 halfwords. Bit 15 determines whether the displacement is positive or negative. An unconditional branch to the "branch to" address occurs. The M field specifies a bit in byte 0 (N=0) or byte 1 (N=1) of the general register designated by the R field. This bit is tested. If the bit is 0, the next sequential instruction is executed; if the bit is 1, the next instruction to be executed is at the "branch to" address. The 'C' and 'Z' latches are not changed. Note: Since register 0 is incremented before the instruction is executed, the displacement is with respect to the address of the next sequential instruction after the BB instruction. Therefore, the displacement from the BB instruction is -62 to +64 halfwords. M field and N field decode | | Instruction | | | | | | |---------------------|-------------|------------------------|--|--|--|--| | Bit to Be<br>Tested | N<br>7 | MMM—field<br>2 3 8—bit | | | | | | 0.0 | 0 | 000 | | | | | | 1 | 0 | 001 | | | | | | 2 | 0 | 010 | | | | | | 3 | 0 | 011 | | | | | | 4 | 0 | 100 | | | | | | 5 | 0 | 101 | | | | | | 6 | 0 | 110 | | | | | | 7 | 0 | 111 | | | | | | 1.0 | 1 | 000 | | | | | | . 1 | - 1 | 001 | | | | | | 2 | 1 | 010 | | | | | | 3 | 1 | 011 | | | | | | 4 | 1 | 100 | | | | | | 5 | 1 | 101 | | | | | | 6 | 1 | 110 | | | | | | 7 | 1 | 111 | | | | | ### Branch On C Latch (BCL) | 0 | , 1 | 2 | 3 | 4 | 5-14 | 15 | |---|-----|---|---|---|------|----| | 1 | 0 | 0 | 1 | 1 | Т | * | \*0 = + displacement 1 = - displacement The displacement in the T field is added to the address in general register 0 (IAR) to form a "branch to" address. The displacement specified by the T field can be -1023 to +1023 halfwords. Bit 15 determines whether the displacement is positive or negative. The 'C' latch is tested. If it is not set, the next sequential instruction is executed. If it is set, the next instruction to be executed is at the "branch to" address. The 'C' and 'Z' latches are not changed. Note: Since register 0 (IAR) is incremented before the instruction is executed, the displacement is with respect to the next sequential instruction after the BCL instruction. Therefore, the displacement from the BCL instruction is -1022 to +1024 halfwords. ### **Branch On Count (BCT)** | 0 | 1 | 2 | 3 | 4 | 5-6 | 7 | 8 | 9-14 | 15 | |---|---|---|---|---|-----|---|---|------|----| | 1 | 0 | 1 | 1 | 1 | R | N | 1 | Т | * | \*0 = + displacement General Register = (2xR) + 1 1 = - displacement The displacement in the T field is added to the address in general register 0 (IAR) to form a "branch to" address. The displacement specified by the T field can be -63 to +63 halfwords. Bit 15 determines whether the displacement is positive or negative. The count contained in byte 0 (N=0) or bytes 0 and 1 (N=1) of the general register designated by the R field is decremented by 1 and then is tested. If the result is 0, the next sequential instruction is executed. If the result is not 0, the next instruction to be executed is at the "branch to" address. If the byte count is X'00' or the halfword count is X'0000' before execution of this instruction, then the effective count value is 256 or 65,536, respectively. The 'C' and 'Z' latches are not changed when this instruction is executed. Note: Since register 0 (IAR) is incremented before the instruction is executed, the displacement is with respect to the next sequential instruction after the BCT instruction. Therefore, the displacement from the BCT instruction is -62 to +64 halfwords. # REGISTER BRANCH OR REGISTER AND BRANCH (RT) INSTRUCTIONS 6-630 ### Branch On Z Latch (BZL) | 0 | 1 | 2 | 3 | 4 | 5-14 | 15 | |---|---|---|---|---|------|----| | 1 | 0 | 0 | 0 | 1 | Т | * | \*0 = + displacement 1 = - displacement The displacement in the T field is added to the address in general register 0 (IAR) to form a "branch to" address. The displacement specified by the T field can be -1023 to +1023 halfwords. Bit 15 determines whether the displacement is positive or negative. The 'Z' condition latch is tested. If not set, the next sequential instruction is executed. If set, the next instruction to be executed is at the "branch to" address. The 'C' and 'Z' latches are not changed. **Note:** Since register 0 is incremented before the instruction is executed, the displacement is with respect to the next sequential instruction after the BZL instruction. Therefore, the displacement from the BZL instruction can be -1022 to +1024 halfwords. # B, BCL, and BZL Instruction Operation To Next Column To Next Column To Next Column BCT INSTRUCTION OPERATION (PART 1 OF 2) ### **REGISTER AND EXTERNAL REGISTER (RE) INSTRUCTIONS** An 'input' or 'output' or 'exit' instruction takes one I1 cycle for execution. ### Input | 0 | 1-3 | 4 | 5-7 | 8-11 | 12 | 13 | 14 | 15 | |-----|-----|---|-----|------|----|----|----|----| | . 0 | Ε | 0 | R | E | 1 | 1 | 0 | 0 | This instruction loads the general register specified by the R field with the contents of the external register specified by the E field. See 6-151 for the addresses of the 128 input-addressable external registers. The 'C' and 'Z' latches are not changed when an 'input' instruction is executed. An 'input' instruction can be executed at program level 1, 2, 3, or 4. An attempt to execute this instruction at program level 5 causes the L1 input/output check interrupt request to be set. The check is also set if the external register address is not assigned or is not recognized by any adapter. It is also set if incorrect parity is detected on the CCU inbus when an input instruction is executed. **Note:** If register 0 (IAR) is specified as R, a branch to the effective address formed in register 0 occurs. ### Output | 0 | 1-3 | 4 | 5-7 | 8-11 | 12 | 13 | 14 | 15 | |---|-----|---|-----|------|----|----|----|----| | 0 | Е | 0 | R | Ε | 0 | 1 | 0 | 0 | This instruction places the contents of the general register specified by the R field in the external register specified by the E field. The addresses of the 128 output-addressable registers are shown on 6-151. The 'C' and 'Z' latches are not changed when an 'output' instruction is executed. An 'output' instruction can be executed at program level 1, 2, 3, or 4. An attempt to execute this instruction at program level 5 causes the L1 input/output check interrupt request to set. The check also sets if the external register address is not assigned or is not recognized by any adapter. An output instruction executed at program level 2, 3, or 4, or level 1 during IPL phase 3 also causes the CRC data register in the CCU to be loaded with the contents of byte 1 of the register specified by R. **Note:** If register 0 (IAR) is specified by E, a branch to the effective address formed in register 0 occurs. If register 0 is specified by R and one of the general registers is specified by E, the content of the general register is not changed, and parity is regenerated. ### Exit | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | |---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|-----|--| | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | . 0 | | This instruction is used to leave any of the five program levels. When an 'exit' instruction is executed at a program level, the 'interrupt entered' latch for that program level is reset. If 'exit' is executed at program level 5, the program level 4 supervisor interrupt request is set. If no other interrupt requests are present, the next instruction executed is the instruction at the starting address for program level 4. If other interrupt requests are present, the next instruction executed is the instruction at the starting address of the highest program level requested. If level 5 is masked off and no interrupt requests are pending at any level, then an 'exit' instruction will cause the CCU to go into the 'Wait' state (take idle cycles) until an interrupt occurs. The 'C' and 'Z' latches are not changed. Column To Next Column To Next Column ### **CCU INPUT INSTRUCTIONS** The central control unit (CCU) has 44 assigned input instructions. These input instructions set bits in a general register to indicate various hardware conditions. # Inputs X'00' to X'1F' General Registers Inputs X'00'—X'1F' load the contents of the general register specified by the E field into the general register specified by the R field. The contents of the general register specified by the E field are set in the B register at I1C time. Refer to the input instruction on page 6-710. # Input X'70' Storage Size Installed Input X'70' turns on bit 0.3 of the general register specified by the R field. Setting bit 0.3 of the general register to "1" indicates that the 3705-80 contains 256K bytes of storage. ### **General Register Bit Definitions** ### Hardware Function #### Input X'71' Panel Addr/Data Entry Digits Input X'71' causes the general register specified by the R field to be loaded according to the setting of the ADDRESS/DATA switches on the control panel. tangnati sa malaka ketika kebasaha Manadari #### **General Register Bit Definitions** #### **Hardware Function** The contents of the Y bus are set in the B register at I1C time. Refer to the input instruction on page 6-710. ### Input X'72' Display/Function Select Switch Input X'72' causes the general register specified by the R field to be loaded with information indicating the position of the DISPLAY/FUNCTION SELECT switch. #### **General Register Bit Definitions** #### Hardware Function The contents of the Y bus are set in the B register at I1C time. Refer to the input instruction on page 6-710. Gate CCU Indata to Y Bus (CS004) Gate Y Bus to B Reg (CS004) #### Input X'73' Insert Key Input X'73' is associated with storage protection. When executed, the key addressed by the last Output X'73' is inserted into bits 1.5-1.7 of the general register specified by the R field. #### **General Register Bit Definitions** #### **Hardware Function** #### Input X'74' Lagging Address Register When an Input X'74' is executed, the contents of the lagging address register (LAR) are transferred to the register specified by the R field. If this input is executed at program level 2, 3, or 4, the address from LAR is of the last instruction executed before the input. If this input is executed in program level 1, the address from LAR is of the last instruction executed before entering level 1. The contents of the Y bus are set in the B register at I1C time. Refer to the input instruction on page 6-710. #### Input X'76' Adapter Level 1 Interrupt Requests Input X'76' is associated with program level 1 interrupt requests. Execution of this instruction loads the general register specified by the R field with bits that indicate the origin of an adapter level 1 interrupt request. #### **General Register Bit Definitions** #### **Hardware Function** ## Input 'X77' Adapter Level 2 or 3 Interrupt Requests Input X'77' is associated with program level 2 and level 3 interrupt requests. Execution of this instruction loads the general register specified by the R field with bits to indicate the origin of an adapter level 2 or 3 interrupt request. When priority selection is required with two type 4 CAs, this instruction sets or resets the selected latch in each type 4 CA according to the state of the 'CA4 has priority' latch. It also resets the 'prime priority select' latch. #### **General Register Bit Definitions** #### Hardware Function ## Input X'79' Utility Input X'79' causes the general register specified by the R field to be loaded with information indicating (1) the state of the program level 5 C and Z condition latches, (2) the last program level to be active before a level 1 interrupt, (3) the state of the IPL escape control, and (4) the 3705-80 contains a type 1 or type 4 CA. #### **General Register Bit Definitions** ### Hardware Function #### Input X'7B' BSC CRC Register The old CRC accumulation in the P register and the new character in the Q register are combined in the new CRC generation circuitry. Input X'7B' selects the output lines (S0 to S15) from the new CRC generation circuitry that corresponds to BSC CRC checking. #### **CRC Generation Example** A typical update of the CRC, located in the Character Control Block area, is provided below. - 1 Output X'7E' (Set Mask Bits) to prevent interrupts. - 2 Load Halfword loads the P register with the old CRC accumulation. Each Load Halfword executed changes the contents of the P register; therefore, a Load Halfword instruction should not be executed again until the new accumulated CRC is loaded into a CCU general register. - 3 Insert Character places the new character in a general register. - Any output instruction places the new character in the Q register when the general register used in step 3 is specified in the 'R' field. - 5 Input X'7B' (BSC CRC Register) or Input X'7C' (SDLC 8 CRC Register) selects the corresponding outputs of the new CRC generation circuitry and places the new accumulated CRC in the general register specified in the 'R' field. - 6 Output X'7F' (Reset Mask Bits) allows interrupts. - 7 Store Halfword stores new CRC accumulation in the CCB area on storage. ### Input X'7C' SDLC 8 CRC Register The old CRC accumulation in the P register and the new character in the Q register are combined in the new CRC generation circuitry. Input X'7C' selects the output lines (S0 to S15) from the new CRC generation circuitry that corresponds to SDLC 8 CRC checking. #### Input X'7D' CCU Check Register Input X'7D' sets the bits in the general register specified by the R field to correspond to the CCU check register. Pages 6-050 and 6-051 show the CCU check register. Hardware Function **CCU Error Register** #### Input X'7E' CCU Level 1 Interrupt Requests Input X'7E' sets the bits in the register specified by the R field to indicate which level 1 interrupt request is set. Bits 1.1—1.4 are set as the result of a program check in any level and cause a level 1 interrupt if the error occurred in program level 2-5. A program check in program level 1 causes an IPL. If a program check occurs during IPL, it causes a hard stop. #### **General Register Bit Definitions** #### **Hardware Function** #### Input X'7F' CCU Level 2, 3, or 4 Interrupt Requests Input X'7F' sets bits in the general register specified by the R field to indicate which level 2, 3, or 4 interrupt requests are set. #### **General Register Bit Definitions** INPUT X'7F' 6-860 #### **Hardware Function** #### **CCU OUTPUT INSTRUCTIONS** The CCU has 43 assigned output instructions. These output instructions set and reset various CCU latches and load external registers with data from general registers. #### Outputs X'00' to X'1F' General Registers Outputs X'00'-X'1F' load the contents of the general register specified by the R field into the general register specified by the E field. At I1D time, the contents of the Z bus (contents of the register specified by the R field) are set in the general register specified by the E field. Refer to the output instruction on page 6-730. #### Output X'70' Hardstop Output X'70' causes the 'hardstop' latch to set. The 3705-80 comes to a complete stop, and IPL is required to continue processing using the adapters. The bit settings are ignored since this output performs a control function. #### Output X'71' Display Register 1 Output X'71' causes the contents of the general register designated by the R field to be loaded in display register 1. The PROGRAM DISPLAY light also turns on. At I1D time, the contents of the Z bus (contents of the general register specified by the R field) are set in display register 1. Refer to the output instruction on page 6-730. #### Output X'72' Display Register 2 Executing Output X'72' causes the contents of the general register specified by the R field to be loaded in display register 2. The PROGRAM DISPLAY light also turns on. At I1D time, the contents of the Z bus (contents of the general register specified by the R field) are set in display register 2. Refer to the output instruction on page 6-730. # Output X'73' Set Key (Storage Protect) (Part 1 of 2) Output X'73' is associated with storage protection. It is used to set either a storage key or a protect key with the contents of bits 1.5-1.7 of the general register designated by the R field. Bit 1.3 controls the selection of either a storage key or a protect key. If bit 1.4 is "1", the addressed key is set according to bits 1.5-1.7. If bit 1.4 is "0", the addressed key is not set. Input X'73' can be used to set bits in a general register according to the key addressed by the last Output X'73'. #### **General Register Bit Definitions** If bit 1.3 of this output is a "1", these bits, along with bits 0.4-0.6, form the storage key address. If bit 1.3 is "0", these bits are ignored. OUTPUT X'73' SET KEY (STORAGE PROTECT) (PART 1 OF 2) 6-880 #### **Hardware Function** The contents of the Z bus (contents of the general register specified by the R field) set storage protection at I1D time. Refer to the output instruction on page 6-730. #### Output X'77' Miscellaneous Controls Output X'77' contains controls used to set or reset various interrupt requests. #### **General Register Bit Definitions** (See ALD page CU010.) A '1' resets the Not-Initialized sense bit. #### Hardware Function At I1D time, the contents of the Z bus (contents of the general register specified by the R field) set the controls shown on this page. Refer to the output instruction on page 6-730. If a Remote Programmer Loader is installed on a 3705-80, the ROS bootstrap program executes an Output X'77', after the load module has been successfully transferred, that resets the 'program initiated IPL' latch (GE102) if it was set. ### **Output X'78' Force CC Checks** Output X'78' provides a means for testing the CC check circuits under diagnostic control by forcing checks in the CCU data flow. This output is ignored if the CCU is not in test mode. **Note:** You may have to take corrective action after using this output and store data with the correct parity in the affected register or storage location. #### **General Register Bit Definitions** (See ALD page CK002.) #### **Hardware Function** At 11D time, the contents of the Z bus (contents of the general register specified by the R field) cause the functions shown on this page. Refer to the output instruction on page 6-730. #### **Output X'79' Utility** Output X'79' sets or resets various CCU latches. #### **General Register Bit Definitions** Note: Although the emulation program does not use X'79' bit 1.0, the Network Control Program does and will re-IPL and check point restart on a machine check. OUTPUT X'79' 6-930 #### **Hardware Function** At I1D time, the contents of the Z bus (contents of the general register specified by the B register) cause the functions shown on this page. Refer to the output instruction of page 6-730. #### Output X'7C' Set PCI L3 Output X'7C' sets the program controlled interrupt request for level 3. Since this instruction performs a function, the bit settings of the register are ignored. #### Output X'7D' Set PCI L4 Output X'7D' sets the program controlled interrupt request for level 4. Since this instruction performs a function, the bit settings of the register are ignored. #### Output X'7E' Set Mask Bits Output X'7E' is used to set mask bits to prevent interrupts to certain program levels while processing. #### **General Register Bit Definitions** #### **Hardware Function** At I1D time, the contents of the Z bus (contents of the general register specified by the R Field) cause the functions shown on this page. Refer to the output instruction on page 6-730. ### Output X'7F' Reset Mask Bits Output X'7F' is used to reset the mask bits for program level interrupts. #### **General Register Bit Definitions** | General Register<br>(In CCU) | | | | | | | | | | | | | | · | | | |------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|----------------------------|-------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | 0.0 | 0.1 | 0.2 | 0.3 | 0.4 | 0.5 | 0.6 | 0.7 | 1.0 | 1.1 | 1.2 | 1.3 | 1.4 | 1.5 | 1.6 | 1.7 | | | | | | | | | | | | 1.1 | A "<br>inte<br>test<br>CP0 | A " programmer R 1" unr rrupts mode 102.) | A " to p ALE gram L 1" unn gram le e CP00 equest nasks ( to leve only.) | A " to p ALI gram L 1" unrogram D page evel 2 masks i evel 2. 2.) s L1 CA and (See | A ''' leve exec (See gram L | I 5 to a cution: ALD evel 4 nasks in level CP002 nterrup 3. (Se 2.) pts to | unused. evel 5 masks program illow instruction at that level. page CP002.) nterrupts 4. (See 2.) | | 0.0 | | | | | | | | 1.0 | ) Th | nese bi | ts are u | ınused | | | | | OUTPUT X'7F' 6-**9**50 #### **Hardware Function** At 11D time, the contents of the Z bus (contents of the general register specified by the R field) cause the functions shown on this page. Refer to the output instruction on page 6-730. #### IPL (PART 1 OF 5) Initial program load (IPL) controls the clearing of storage and the loading of a bootstrap program into storage during a power-on reset sequence or only the loading of a bootstrap program during an IPL not caused by a power-on reset. Initializing a power-on IPL operation causes: (1) a general reset of the IBM 3705-80, (2) a clear storage operation (the hex value represented by STORAGE DATA switches B, C, D, and E is forced into all storage locations for a period of 300 to 400 milliseconds), (3) automatic loading of a bootstrap program into storage from read only storage (ROS), and (4) passing of control to the bootstrap program. The bootstrap program (1) controls channel operations until the first load module from the host is successfully transferred into storage under a channel I/O Write IPL command or (2) controls remote-program-loader operations until the first load module from the host is successfully transferred into storage via the communication facility. After successful transfer of the first program segment into the 3705-80, the bootstrap program passes control to the loaded program segment which then controls the loading of whatever additional load modules are required to complete the 3705-80 control program load. IPL is accomplished by successfully completing the three phases of the IPL operation. Two lights in display B on the control panel indicate the three phases of IPL. The LOAD light on the control panel is turned on when the IPL is initiated, and is not turned off until phase three is completed, and the control program executes an Output X'79' with bit 1.1 on in the CCU general register designated by the R field. #### **IPL** Initialization <sup>\*</sup>Refer to Output X '79' Bit 1.0 Page 6-930. #### IPL Phase 1 During IPL phase 1, the LOAD light turns on, and a general reset occurs in the 3705-80. The duration of the reset depends upon the duration of the action initiating the IPL. For example, if the LOAD pushbutton is held in, the reset lasts until the pushbutton is released. #### The general reset: - 1. Sets mask bits for program levels 2-5 and adapter level 1 requests. - 2. Resets all interrupt entered latches. - 3. Resets all CCU interrupt requests. - 4. Resets PROGRAM STOP and HARD STOP. - 5. Discontinues instruction execution. - 6. Disables storage protection. - 7. Turns on the control panel TEST light. Minimal reset occurs in the channel adapter unless the IPL is the result of a power-on-reset. The RESET switch completely resets the channel adapter and makes an IPL necessary. A complete power-on-reset occurs in the remote program loader if it is installed. When the phase 1 reset ends, phase 2 begins. ### Summary of IPL Phase 1 Resets. | Logic<br>Page | Card<br>Location | Function | |---------------|------------------|------------------------------------| | CC004 | B3Q2 | Inhibit I Cycles | | CL005 | B3K2 | Condition LS Write | | CM001 | B4C2 | Inhibit Storage Operations | | CP001 | B3T4 | Inhibit Allow Instructions | | CP002 | B3M2 | Mask Interrupt Levels | | CP003 | B3M2 | Reset Interrupt Entered Latches | | CS002 | B3F2 | Conditions Set SDR byte X, 0, and | | | | 1 Inhibit Set Bad Addr | | CS003 | B3F2 | Condition TAR Set | | CS004 | B3F2 | Gate CCU Indata to Y bus | | | | Gate TAR to Y bus | | CS007 | B3F2 | Set Op Reg | | CU004 | B3P2 | Reset Address Compare | | | ļ | Reset Program Stop | | CU005 | B3L2 | Set Test Mode | | | | Reset BP Ck Stp Mode | | CU007 | B3P2 | Reset Clock Step | | | | Reset Start, Display, Store | | CU014 | B3L2 | Reset PCI Bid Lev 2 | | | | Reset Addr Exception | | | | Reset Allow Irpt | | | | Reset Interrupt Key | | CU015 | B3M2 | Reset PCI Bid Lev 3 | | | | Reset PCI Bid Lev 4 | | | | Reset Svc Bid Lev 4 | | CV061 | B4D2 | Inhibit Storage Protection | | CX002 | B3D2 | Priority Register Occupied Latches | #### IPL (PART 2 OF 5) #### IPL Phase 2 During IPL Phase 2, the ROS bootstrap program is automatically loaded into storage sequentially from location X'00000'. (See Notes.) The ROS array for the CA1 or CA4 is mounted on an MST card and is plugged into the socket at 01A-B4F2 (see logic page CW011 and CW012) while the Remote Program Loader II ROS array card is plugged into the socket at 01A-B4F4 (see logic page CW001). The bootstrap program code is unique to the particular type ROS, and a listing of the code is contained in the logic pages beginning on ALD CW101. #### Notes: - 1. If the IPL operation is initiated by a power-on reset (POR), a storage test pattern is forced into all storage locations for a period of 300 to 400 milliseconds. The storage test pattern equals the hexadecimal value represented by STORAGE DATA switches B, C, D, and E. When the forced storage test pattern operation ends, the CCU initiates a power-on reset which causes IPL phase 1 to occur. Following IPL phase 1, entry into IPL phase 2 occurs, and the ROS is loaded into storage. - 2. See page 1-200 for a procedure to clock step through IPL phase 2 (see Note 3). - 3. The forced storage test pattern that occurs during IPL phase 2 of an IPL operation initiated by POR cannot be clock stepped. To simulate a POR IPL, follow either procedure A or B. - A. With the 3705-80 power off, jumper B3C4B13 to B3C4J11. Bring up power on the 3705-80. The 3705-80 will now loop IPL phase 1 and 2. During IPL phase 2, the forced storage test pattern operation will occur. The data pattern loaded into storage equals the hexadecimal value represented by STORAGE DATA switches B, C, D, and E. - B. With the 3705-80 power on and the control panel active, jumper B3C4B13 to B3C4J11 and press "LOAD." The POR IPL operation will loop as described in Procedure A. #### Phase 2 Data Flow Note: This description of the IPL phase 2 data flow applies only to the loading of ROS. For information on the loading of a storage test pattern (occurs only during IPL phase 2 of an IPL operation initiated by a power-on reset), refer to CU016 (control logic) and 6-060 (storage test pattern data flow). At the beginning of IPL phase 2, SAR and TAR contain all 0s. Cycle steal cycles are used to load the ROS bootstrap program into storage. SAR addresses both storage and ROS. ROS is addressed on a byte level. During each cycle steal cycle, the ROS data is placed in byte 1 of the 'indata' bus. The first cycle steal cycle in IPL phase 2 stores the first byte of ROS data in byte 0 of the first storage location. (A 'cross lo to hi' operation places the ROS data in both bytes 0 and 1. Because SAR bit 1.7 is 0, 'ROS byte 0' and zeros in byte 1 are gated to SDR and loaded into storage.) The second cycle steal cycle stores the second byte of ROS data in byte 1 of the first storage location. (Because SAR bit 1.7 is 1, 'ROS byte 0, from the store read cycle, and 'ROS byte 1' are gated to SDR and loaded into storage.) The bootstrap cycle steal operations continue until all of the ROS bootstrap program is loaded. The following data flow charts and pages 6-963 or 6-964 show the ROS bootstrap cycle steal operations. **Note:** Refer to page CW000 for a list of ROS program code, simulation run, and ROS flow charts. IPL (PART 2 OF 5) 6-96 To Next Page IPL Phase 2 IPL Phase 1 IPL PHASE 1 AND 2 TIMING - ROS LOAD ONLY Load RPL ROS bootstrap program into store by cycle stealing. General Reset C D A B C D A B C D A B C D A B C D A B C D A B C D A B C D A B C D A B C D A B C D A B C D A B C D A B C Note: Before using this chart, refer to the **CCU Clock** IPL description on 6-960 and 6-961. CD DA AB BC CD DA AB BC CD DA AB BC CD DA AB CD DA AB BC CD DA AB CD AB BC CD DA AB BC CD DA 1 - Panel Active CU001 2 + Load Push Button In AP007 3 IPL 1 Latch (Note 2) CU010 4 - IPL Reset Countdown Started CP007 CP007 5 - Set Int Timer Bid CP001 6 + Allow Instruction 7 + Any I Time CC008 8 + Pre-Empt All But Maint CP001 CC008 9 + Wait to Ind Reset by Output X'79' CU006 10 + Load to Ind with bit 1,1=1 CU010 11 + Power On or IPL Reset 12 + IPL Phase 1 to Ind CU010 CU010 13 + Reset \_\_\_\_\_ Reset by Output X'79' 14 - Test Mode Latch (Indicator On) CU005 CP007 15 - IPL Reset Count Down Complete Reset by Output X'77' 16 IPL 2 Latch CU010 with bit 0.0≈1 CU010 17 + Bootstrap Mode 18 -Bootstrap ROS 1 CU009 CU010 19 + IPL Phase 2 or 3 to Display B ---------20 - Latch Store CQ001 an a ann am a ga a ann ann a fa a ann ann a chair ann a le a ann ann an a 21 + IPL Bid Level 1 CU010 22 - Level 1 Bid Sample CP002 23 - Prog Level 1 Next CP002 CP003 24 - Virgin Level CP001 25 + Bid Maint Latch 25. CT2 CP001 26 + Go Maint CC008 27 + Go CS CC004 28 - Go First CS Cycle -----و محمد محمد مرحود 27, DA TO 29 - CS 1 Time CC004 27. DA. TO 00 X X'0101' \ 30 TAR DF971 CS004 DA, 13, 41 31 - Gate TAR to Y Bus CS007 DA,T3 T 32 + Set SAR 33 SAR CS004 34 - Gate Y Bus to B Req DA, 17, 35 + Force Constant 00001 CF002 DA, 17, 29 36 + Add Bytes X, 0, and 1 CA002 AX T3, 1 CS007 37 + Set TAR CC007 38 Read Call Wr Call Time CF003 39 + Block Complete SDR DJ011 40 + SAR Bits 0.5, 0.6, and 0.7 CS004 41 - Gate CCU Indata to Y Bus Note: For type 1 ROS, 42 + Select 1st to 4th 256 Bytes CW001 SAR 0.6=1, sets boot-43 - Cross Lo to Hi CA003 strap loaded after 512 (ROS 100 Data) (ROS 200 Data (ROS 0 Data) ROS 2 Data) 44 - Gate Z Bus Byte 0 to M Bus CS005 SAR Bit 1.7=0, 17 bytes are loaded. For (Sense=Zeros) (Sense=Zeros) (Sense=Zeros) (Sense=Zeros) SAR Bit 1.7=0, 17 RPL or N-ROS, SAR 0.5, 45 - Gate Byte 1 to M Bus (Sense Data) CS005 (ROS 3 Data) (ROS 3FF Data) (ROS 1 Data) sets bootstrap load after 46 - Gate Z Bus Byte 1 to M Bus CS005 e=ROS 3FE Data (Sense=ROS 0 Data nse=ROS 2 Data 1024 bytes are loaded. 47 - Gate Byte 0 to M Bus (Sense Data) CS005 48 + Set SDR CS007 49 SDR 50 - Write + Read MM764 51 + Bootstrap Loaded CW001 or CW011 SAR Adrs SAR Adrs SAR Adrs 52 + IPL Phase 3 CU010 2. The IPL 1 latch can also be set by the 3. See Page 1-200 for a procedure to clock 0200-02FF 0300-03FF 3rd 256 bytes 4th 256 bytes 0100-01FF 0000-00FF conditions shown in the second-level diagram step thru IPL phase 2. 2nd 256 bytes 1st 256 bytes 1. A B = Phase A and B Sample pulses; therefore on page 6-961. Occurs for RPL or N-ROS only these timings may vary. (See page D-570.) (PART 4 OF 5) #### IPL Phase 3 ROS bootstrap program execution begins with an interrupt to program level 1, and the program is executed entirely at this level. The instruction at storage location X'00010' is the first instruction to be executed. (The branch to storage address X'00010' is hardware forced at the start of IPL phase 3.) Refer to logic page CW000 for the listing of the ROS bootstrap program, ROS flow charts, ROS code, and simulation run. The first section of the program: - Saves the general registers for group 0 starting in location X'00780'. - 2. Verifies the operation of the 3705-80 instructions needed by the second part of the bootstrap program; see 2-000, 2-040. - 3. Tests to determine whether to continue or branch to the ROS bootstrap escape address X'06FC'. - 4. If the branch is not taken, saves external registers X'76', X'7D', and X'7E' starting at storage location X'00702'. The TEST light turns off on the control panel after the first part of the test is complete. The second part of the ROS bootstrap program controls channel adapter or remote program loader operations until the first program load module is successfully transferred from the host. If there is no command pending for completion or final status in the CA, the ROS bootstrap program has the CA generate an asynchronous status of Device End (DE) and Unit Check (UC). If a command other than a Write IPL is pending completion, the CA generates a final status of Device End, Unit Check, and Channel End (CE) if CE has not already been generated. In either case, Not Initialized (sense bit 6) is made available for a subsequent channel Sense command. A Write IPL normally follows the channel Sense command. See the *Remote Program Loader* Section in Volume III of this manual for a description of the remote program loader IPL. The Write IPL command allows the transfer of the first load module from the host processor into the 3705-80. Under the Write IPL command, the load module is stored in sequential storage locations starting at location X'00400'. The maximum size of this load module cannot exceed 768 bytes. When this transfer is successfully completed, the ROS bootstrap program executes an Output X'77', with bit 0.0 on in the general register, to reset the IPL 2 latch, the IPL level 1 interrupt request, and the IPL PHASE lights. The ROS bootstrap program turns control over to the program module just loaded by branching to location X'00404'. The first two halfwords transferred in the load module must contain the IPL source identification and the total number of bytes in the load module in that order: The IPL operation is complete when the IPL level 1 interrupt request is reset and the IPL PHASE lights turn off. However, the LOAD and TEST lights remain on until an Output X'79' resets them with bits 1.1 and 1.3 on respectively in the general register. When the 3705-80 is completely loaded, the loaded program should execute this instruction. The IPL completion point in the ROS bootstrap program may not be reached because of one of the following: - 1. A CC check hardstop - 2. Improper instruction test operation - 3. Program continuity check - 4. Channel adapter disabled - 5. Channel adapter malfunction - 6. IPL count transfer check In this case, the ROS bootstrap program either hard-stops or loops and executes a program display function to try to identify the IPL status. See *ROS Testing*, 2-000 and 2-040. IPL Phase 3 with Type 1 or Type 4 Channel Adapter Unless the IPL sequence is started by a power on sequence, the state of the type 1 CA is not affected by the reset performed in IPL phase 1. Therefore, the ROS bootstrap program must handle the following conditions: - 1. Channel Interface disabled. The bootstrap program executes Output X'67' with bit 1.4 on in the CCU general register to allow the interface to become enabled. The program loops until the interface becomes enabled. - Channel interface enabled. The bootstrap program tests to determine whether or not the native subchannel (NSC) is active with a channel command. Then one of the following actions occurs: - a. If no command is in progress, the bootstrap program signals the type 1 or type 4 CA to send DE, UC status. When this status transfer is complete, the CA program loops, waiting for an initial selection level 3 interrupt request. When the interrupt request is detected, the bootstrap program responds as described in the type 1 or type 4 channel adapter section of this manual; see 8-140. - b. If a command is in progress, the bootstrap program signals the CA to end the command with CE, DE, UC status. When this status is successfully transferred, the bootstrap program loops waiting for a type 1 CA initial selection level 3 interrupt request. The bootstrap program responds to the interrupt request as described in the type 1 channel adapter section of this manual; see 8-140. # ERROR CHECKING (PART 1 OF 2) # ERROR CHECKING (PART 2 OF 2) This page intentionally left blank. #### 3705-80 STORAGE MAINTENANCE #### STORAGE MAINTENANCE OVERVIEW #### Storage Array Cards 3705-80 storage has single-bit error correction. Therefore, array cards with single-bit errors are not replaced. When two errors occur at any address, a double-bit error is detected. An array card with a double-bit error should be replaced. All 3705-80 models contain two storage array cards. Each card contains 128K bytes. #### **Storage Support Cards** When a failure occurs on one of the 6 storage support cards in a 3705-80, the diagnostic indicators on gate 01B can be used to aid in isolating the failure. Failures that cause a loss of timing signals (such as card select timing or write pulses) may be isolated by card substitution or by the use of an oscilloscope. #### Intermittent Problems Intermittent failure of storage array cards should be a rare occurrance. If the IFTs do not indicate a storage problem but other indications (such as a machine check auto-IPL or hardstop with SDR or Op Reg CC checks) point to an intermittent problem, the following procedure should be used. - 1. Determine the failing address using the maintenance procedure on Page 7-260. If this procedure does not point to the failing address, use the procedure on Page 7-290. - 2. Try swapping the array cards, 01A-B2T2 and 01A-B2U2, to isolate the problem. Intermittent problems are more likely to be caused by failures in the MST support logic. #### STORAGE PHYSICAL LOCATIONS All 3705-80 storage is located in gate 01A-B2. The storage cycle time is one microsecond for all models. A read operation is performed every "A" cycle—even when in a stopped condition. Write operations are performed only when the CCU requires a store operation. The storage controls include automatic single-bit error correction and double-bit error detection. When a double-bit error is detected, the uncorrected bits are sent to the CCU and the parity bits for both bytes are inverted to force parity errors in the CCU. Data bits are not altered when a double-bit error is detected. The IFTs are the primary means of servicing storage. Diagnostic indicators are located on the pin side of the 01A-B2 storage board (A5 position) to assist you in isolating troubles when the IFTs cannot be loaded, or the trouble cannot be found using the IFTs. The storage requires two special voltages, +5V and -5V, inaddition to the +12V supply used throughout the 3705-80. #### STORAGE BOARD LAYOUT (01A-B2) | CARD<br>LOCATION | ALD<br>PAGE | FUNCTION | |------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01 A-B2A5 | MM465 | LEDs on pin side of storage board | | 01 A-B2B3<br>01 A-B2B4 | MM151<br>MM151 | Control cable connection Control cable connection | | 01 A-B2C2 | MM451<br>MM452<br>MM453<br>MM454<br>MM455<br>MM456 | SAR connector Refresh address/SAR address Delay line clock and storage control Refresh control Miscellaneous controls Data and diagnostic register controls | | 01A-B2D2 | MM351<br>MM352<br>MM353<br>MM354<br>MM355<br>MM356<br>MM357<br>MM358<br>MM359<br>MM360<br>MM361 | Store/Sense TCC byte 0 ECC bit correction for bytes 0 and 2 Byte 0 terminator Diagnostic register bytes 0 and 2 Data and corrected byte 2 Data and corrected byte 0 ECC check and syndrome generator CCU parity generator for bytes 0 and 2 CCU sense byte 0 Data to storage byte 2 Data to storage byte 0 | | 01 A-B2E2 | MM371<br>MM372<br>MM373<br>MM374<br>MM375<br>MM376<br>MM377<br>MM378<br>MM379<br>MM380<br>MM381 | Store/Sense TCC byte 1 ECC bit correction for bytes 1 and 3 Byte 1 terminator Diagnostic register bytes 1 and 3 Data and corrected byte 3 Data and corrected byte 1 ECC check and syndrome generator CCU parity generator for bytes 1 and 3 CCU sense byte 1 Data to storage byte 3 Data to storage byte 1 | | 01 A-B2F2 | MM461<br>MM462<br>MM463<br>MM464 | ECC byte and bit error decode ECC correctable error decode Check registers LED drivers for errors | | 01A-B2R2 | MM751<br>MM752<br>MM753<br>MM754 | Storage bus driver/receiver converters for byte 0 Storage bus driver/receiver converters for bits C1 through C4 Storage bus driver/receiver converters for byte 1 Converted addresses and special bits to storage | | 01.A-B2S2 | MM761 | Storage bus driver/receiver converters for byte | | · | MM762<br>MM763 | 2 Storage bus driver/receiver converters for bits C5 through C8 Storage bus driver/receiver converters for byte | | | MM764 | 3 Converted addresses and special bits to storage | | 01 A-B2T2 | MM651 | Low 128K bytes of storage | | 01 A-B2U2 | MM652 | High 128K bytes of storage | #### Notes - 1. See ALD Page MM021 for voltage cable connections to pin side of 01A-B2 board. - See ALD Page MM465 for storage LED indicators that are located on the pin side of 01A-B2 board A5 position. See also page 7-260 for a description of the LED indicators. #### 01A-B2 BOARD (CARD SIDE) Logic Cable Plug Chart (See Note 1) | From | То | Function | ALD Page | Plugs Into | | | | |-----------|-----------|--------------------|----------|------------|--|--|--| | 01 A-B2B3 | 01A-B4A4 | Control | MM151 | Board | | | | | 01 A-B2B4 | 01A-B3V4 | Control' | MM151 | Board | | | | | 01 A-B2C2 | 01A-B4B2 | Address | MM451 | TCC* | | | | | 01A-B2D2 | 01A-B4A3 | Store/Sense byte 0 | MM351 | TCC* | | | | | 01 A-B2E3 | 01 A-B4A2 | Store/Sense byte 1 | MM371 | TCC* | | | | <sup>\*</sup>Top Card Connector (TCC) #### STORAGE DATA FLOW (PART 2 of 2) - Storage is initialized with valid data during power-on reset - Storage array interface is 40 bits wide-full word (32 data bits plus 8 check bits) 11 and 13 - Storage-to-CCU interface is 18 bits wide-1/2 word (16 data bits plus 2 parity bits) 1 and 21 - Dynamic storage logic requires refresh cycles (every 8 us during normal operation) to maintain validity of stored - Storage refresh cycles occur every 4 us during initialization to assure valid data - Single bit storage errors are correctable. Double bit storage errors are uncorrectable #### Introduction The CCU has a basic machine cycle and storage cycle of 1 us. During the first 500 ns of a storage cycle, the CCU reads from storage. During the second 500 ns of a storage cycle, the CCU writes to storage if required. If a write storage operation is not required, a refresh storage operation can occur during the second 500 ns. #### Addressing - 2 SAR bit X.6 selects the appropriate array card (lower 128K or upper 128K). 14 and 17 SAR bit 1.6 gates the appropriate storage bytes (bytes 0 and 1 or bytes 2 and 3) to the CCU 20 or from the CCU. 4 and 11 SAR bit 1.6 also gates the appropriate correction bits. 10 and 5 - Storage address bits 0.0 0.6 are refresh address bits. The refresh addresses are updated by a ring counter. During a storage refresh cycle, the refresh address bits - are gated to the address selection converters, instead of SAR bits 0.0 through 0.6. SAR bits X.7 and 0.7 - 1.5 are gated to the address selection converters on all storage cycles. During refresh storage cycles, both storage array cards are accessed. #### **Data Register** The data register is the holding register for the up/ down funneling effect between the halfword CCU interface and the fullword storage array interface. During a read operation, the data register holds the four data bytes and one check byte that are read from storage. 13 Depending on SAR bit 1.6, the appropriate two bytes with parity are then gated to the CCU. 20 and 21 During a write operation, the appropriate two bytes from the CCU are gated to the data register depending on the setting of SAR bit 1.6. The other two bytes are already in the data register from the read operation in the first half of the storage cycle. (The two "new" bytes from the CCU overlay whatever was read from storage.) During the last half of the storage cycle, the two "new" bytes plus the two other bytes are written to storage. #### **Read Operation** A read operation occurs during the first 500 ns of any I time or operator panel cycle steal time. The array contents 23 (data bits 0.0 -3.7 and check bits C1 - C8) are gated into the data register. 13 and 4 - The Error Correction OEs (exclusice ORs) are used to reverse the setting of a bit for a single bit, correctable error. These Error Correction OEs are deactivated until after (1) an ECC (Error Correction Code, check bits 1-8) has been generated 6 on the bits just read from storage, and (2) the newly generated check bits have been saved in the check remember register. 7 After the check bits are saved, the error detection logic 8 , 9 , and 10 determines if an error has occurred and if the error is correctable or not. Single bit errors are correctable 5 double bit errors are not correctable. - The ECC (Error Correction Code) generator logic generates eight check bits as shown in the following chart. The X's indicate the bits that are exclusive ORed together to determine whether a check bit should be an even n (byte 1, b | 9 | The error correction decode logic examines the syndromes | |---|----------------------------------------------------------| | | (S1 - S8) to determine if an error occurred and whether | | | it is correctable (single bit error, no failure) or not | | | correctable (double bit error, failure). | 10 Assuming a correctable error, the byte/bit decode logic examines the syndromes (S1 -S8) to determine which bit (0-7) in which byte (0-3) needs correction. #### Read, Modify, Write Operation During the second 500 ns of a write storage cycle, the appropriate two bytes (0 and 1 or 2 and 3) from the CCU are gated into the data register 4 depending on the setting of SAR bit 1.6. The other two bytes are already in the data register from the read operation in the first half of the cycle, and have been corrected through the error correction OEs. 5 The ECC generator 6 generates the check bits (1 - 8). The data and check bits are then gated through the MST to VTL converters 11 and the VTL drivers 12 to the storage array. 19 The diagnostic register is used by the diagnostic IFTs to validate the storage and error detection/error correction circuitry and to gather statistics on storage errors. When the diagnostic register is reset (all zeroes), the storage data passes through the exclusive ORs unchanged. When a bit in the diagnostic register is set to a 1, it alters the storage bit until the diagnostic register is reset. | nu | urn<br>mbe | er o | f d | ata | bit | s ir | ı it | s as | soc | ciat | ed | gro | | | | | | | | | | | | | 1.5- | | | anga<br>anga<br>danak<br>sama | | | | | | | | |----|------------|------|-----|-----|-----|------|------|------|-----|------|-----|-----|------|---|---|---|---|---|---|----|-------|---|---|---|------|---|---|-------------------------------|-------|-------|----------------|----------------|----------------|----------------|----------------| | | | | | Ву | /te | 1 | | | | | | Ву | te : | 2 | | | | | | Ву | rte : | 3 | | | | | | Ch | eck | Bit | s | | | | | | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | C <sub>1</sub> | $c_2$ | $c_3$ | C <sub>4</sub> | c <sub>5</sub> | c <sub>6</sub> | c <sub>7</sub> | c <sub>8</sub> | | × | × | х | x | х | х | х | х | x | х | х | Х | | 7 . | | | , | | | | | | | | | | Γ | | x | | | | | | - | | | Γ | | | | х | X | Х | х | х | X | Х | Х | х | Х | х | х | Х | Х | Х | Х | ā. | | | | | | | | , | х | | | | | | | | | | | | | | | | | | | | х | X | Х | × | Х | Х | Х | Х | Х | х | Х | Х | Х | Х | Х | Х | | 1 1 | Х | | | | | 5.12 | | X | X | Х | х | | | | | | | | - 4 | | | | | | | | | X | × | х | x | X | Х | х | X | | | | X | | 1. | 277 | 153 | | X | X | X | | х | | , e | | Х | Х | Х | | х | | | 2 | Х | Х | х | | Х | | | | х | Х | X | | | | | | х | | | | | X | X | | х | | × | | | X | х | | х | | Х | | | Х | х | | х | | х | | | х | Х | | х | | | | | | x | | | | X | | × | X | | Π | х | Π | х | | Х | х | | | х | | Х | | х | X | 5 | | х | | x | | x | x | Ś | | | | | | x | | The ECC generator also generates check bits for a write operation. - 7 The check remember register saves the generated check. bits 1 - 8 from the data just read before it is corrected. - 8 The syndromes (S1 S8) are the result of an exclusive OR of the just generated check bits with those read from storage. #### **Refresh Storage Operation** The storage unit in the 3705-80 is dynamic, meaning that the stored information must be renewed or refreshed periodically to maintain its validity. If a write operation is not required, a refresh storage operation can occur during the second 500 ns of a storage cycle. During a power-on IPL, refresh storage cycles occur approximately every four microseconds to assure that storage is initialized with valid data. During normal operation, refresh cycles occur approximately every eight microseconds. If a refresh storage cycle has not occurred for 16 us, a refresh overrun failure occurs 18 and the information in storage is considered invalid. Run the "Single Address Test Pattern" from the control panel (see 1-150 for procedure). Select an address in the first 32k of storage. See logic reference page MM453 for the card select addressing chart and storage data flow diagram. Use test patterns such as 0000, FFFF, 5555, AAAA, 7FFE, 8001 and observe the diagnostic indicator lights on the storage board. Indicator 1 (Bad parity on the data received from the CCU). This indicates that the Indicator 2 Only activated if over 128K storage is being accessed. Indicator 3 Not used Indicator 5 ECC (error correction code) circuitry is active. The ECC has corrected a #### STORAGE MAINTENANCE PROCEDURE (PART 2 of 2) #### **Fault Location** The storage diagnostics should be run to establish a failing pattern, if it is not already evident from the reported problem. If the failure is in the first storage locations on the low 128K array card, it may prevent loading and/or executing the storage diagnostics. Manually storing and displaying, or scanning storage may establish the failure pattern. The following procedure may also be used to check low storage. - Set the MODE SELECT switch to INSTRUCTION STEP. - Press the RESET then LOAD pushbuttons. - Store the following program: | Address | Data | Instru | ction | |---------|------|--------|----------| | 00000 | 3188 | LR | 1,3 | | 00002 | 1181 | STH | 1,0(1) | | 00004 | 9102 | ARI | 1 (1), 2 | | 00006 | 21B8 | CR | 1, 2 | | 80000 | 8802 | BZL | X,0000C, | | 0000A | A80B | В | X'00002' | | 0000C | A102 | SRI | 1 (1), 2 | | 0000E | 1501 | LH | 5, 0 (1) | | 00010 | 15B0 | CHR | 5, 1 | | 00012 | 8806 | BZL | X'0001A' | | 00014 | 7114 | OUT | 1, X'71' | | 00016 | 7524 | OUT | 5, X'72' | | 00018. | 7004 | OUT | 0, X'70' | | 0001 A | A102 | SRI | 1 (1), 2 | | 0001C | 13B8 | CR | 3, 1 | | 0001 E | 8821 | BZL | X'00000' | | 00020 | A815 | В | X,0000E, | - Check that storage where program is loaded is functioning correctly by displaying and checking program just loaded. - Store X'00022' in register X'03'. - Store X'08000' in register X'02'. - Store X'00000' in register X'00'. - Set the MODE SELECT switch to PROCESS. - Press the START pushbutton. - The program loads each halfword with its address as data and checks that the proper value is stored. If an error occurs the program will hardstop. - Set the DISPLAY/FUNCTION SELECT switch to a position other than STATUS or TAR and OP REGISTER. DISPLAY A = Address - DISPLAY B = Data - Pressing the START pushbutton causes the program to loop until the next failure. - Continue until a failing pattern is established. Most problems are associated with component failures such as cards or loose connectors. #### WARNING Turn the power off before removing storage cards for swapping or replacing. #### **Swappable Storage Cards** The following pairs of cards can be swapped: 01A-B2D2 and B2E2 01A-B2R2 and B2S2 01A-B2T2 and B2U2 en til som en e En som so - en en en la francia de la companya de la companya de la companya de la companya de la companya de la companya La companya de co La companya de co - and the early with the first transfer with the second of t #### This page intentionally left blank. - tion that is the compatible of the section - 网络沙漠 电电阻 医髓性电影管 化二氯烷 化基础管理 化 ing kang digitan beranggan digitan beranggan digitan beranggan beranggan beranggan beranggan beranggan berangga Beranggan bera a trondrum en estre en entre. L'applicate filtre d'un autre d'anne de la contraction en est que l'alle de la contraction de la contraction d La contraction de la contraction de la contraction de la contraction de la contraction de la contraction de la ## MAINTENANCE PROCEDURE - INTERMITTENT STORAGE ADDRESS ERRORS Use this procedure to trap the failing storage address if the storage diagnostics and maintenance procedures do not indicate a problem. This procedure should isolate the failing storage address to a 32K increment of storage in the upper or lower 128K bytes of 3705-80 storage. - 1. Set the DIAGNOSTIC CONTROL switch to CC CHECK HARDSTOP. - 2. Load the EP or NCP and then start the normal operation. - 3. If a storage error occures, the 3705-80 will hardstop from a CC check with the OP REG or SDR check light on. - 4. If the SDR check light is on, go to step 7. - 5. If the OP REG check light is on, the failing storage address is four less than the contents of TAR. - If the OP REG contains a "Load Address" or "Branch and Link" instruction, the failing storage address is two less than the contents of TAR. See Page 6-150 for in instruction decoding. - 7. The failing instruction will be displayed in the OP REG and should be an ICT, STCT, IC, STC, LH, L, ST, or STH instruction. See Page 6-150 for instruction decoding. - 8. If the B field of the instruction (byte 0, bits 1, 2, and 3 of the OP REG) is 000, the failing storage address is in the first 32K increment of the lower 128K bytes of storage. If the B field of the instruction (byte 0, bits 1, 2, and 3 of the OP REG) is 100, the failing storage address is in the first 32K increment of the upper 128K bytes of storage. - 9. Record the displacement field from the failing instruction displayed in the OP REG. - Determine the current program interrupt level by observing the ENTERRED INTERRUPT LEVEL lights while the DISPLAY/FUNCTION switch is in the STATUS position. If no PROG LEV lights are on, level 5 is the current program level. - 11. Use the B field of the instruction (byte 0, bits 1, 2, and 3 of the OP REG) and the current interrupt level to determine, from the following chart, the register address to be used to display the contents of Base Register. - 12. The failing storage address is obtained by adding (hex) the displacement field (from step 9) to the base number (from step 11). For the ICT and STCT instructions, the failing storage address is one less than the calculated value. For the L instruction, the address may be two more than the calculated value. Note: If the R or R, N field specifies the same register as the B field, this procedure will not work. Register Address to Display Base Number | | Current Interrupt Level | | | el | | |---------|-------------------------|----|-----|----|------| | B Field | 1 | 2 | 3 | 4 | 5 | | 001 | 01 | 01 | 09 | 11 | 19 | | 010 | 02 | 02 | 0A | 12 | 1A | | 011 | 03 | 03 | OB | 13 | 1B | | 100 | 04 | 04 | OC. | 14 | 1C | | 101 | 05 | 05 | 0D | 15 | 1D - | | 110 | 06 | 06 | 0E | 16 | 1E | | 111 | 07 | 07 | OF | 17 | 1F | Set this register address in ADDRESS/DATA switches B and D and display the base toga koga koga a sakon sense e sekar. Postoje koje koje se sekar e s 1967年 - 1967年 - 1967年 - 1968年 This page intentionally left blank. ## ## Index | A bus assembler controls 6-100 | |--------------------------------------------------------| | A register direct operation, CCU 6-100 | | abort, SDLC B-061, B-520 | | access controls, file F-110 | | access drive, F-310 | | recalibration F-470 | | ACR instruction 6-150, 6-190, 6-220 | | activating the control panel 1-060, 1-120 | | ADAPTER CHECK light 1-020 | | add character register instruction 6-150, 6-190, 6-220 | | add halfword register instruction 6-150, 6-190, 6-220 | | add operation, CCU 6-100 | | add register immediate instruction 6-150, 6-160, 6-170 | | add register instruction 6-150, 6-190, 6-220 | | address, type 1 CA | | byte transfer 8-100, 8-110, 8-300 | | ESC 8-000 | | NSC 8-000 | | address assignment, type 1 CA 8-000 | | address compare | | interrupt 1-030 | | load 1-150 | | program stop 1-030<br>store 1-150 | | ADDRESS COMPARE light 1-020 | | ADDRESS EXCEPTION light 1-020 | | address select | | type 2 communication scanner B-220 | | address substitution | | type 2 communication scanner B-220 | | ADDRESS/DATA switches 1-100 | | addressing storage 7-220 | | adjusting DC voltage D-580 | | adjustments | | DC voltages D-580 | | RPL diskette drive F-540 | | adjustments (see removal, adjustment, and replacement | | procedures) AHR instruction 6-150, 6-190, 6-220 | | ALD references, line set C-160 | | alignment tool, CE F-620 | | ALU controls 6-100 | | amplifier, | | limit F-520 | | read | | and character register instruction 6-150, 6-190, 6-220 | | and halfword register instruction 6-150, 6-190, 6-220 | | and operation, CCU 6-100 | | and register immediate instruction 6-150, 6-160, 6-170 | | and register instruction 6-150, 6-190, 6-220 | | AR instruction 6-150, 6-190, 6-220 | | ARI instruction 6-150, 6-160, 6-170 | | arithmetic operations 6-100 | | array<br>storage board 7-220 | | layout (OIA-B2) 7-210 | | attachment buffer address register | | type 2 communication scanner | | level 2 interrupt B-310 | | LIB identification B-360 | | program addressing B-290 | ``` auto call interface, line set LS4 C-260 auto call interface, type 2 communication scanner abandon call and retry B-090, B-150, B-260 call originate status B-090, B-150, B-260 call request B-090, B-260 data line occupied B-090, B-150, B-260 digit present B-090, B-260 interrupt remember B-090, B-500, B-510 power indicator B-090, B-150, B-260 present next digit B-090, B-150, B-260 B data register type 2 communication scanner B-150, B-260 B instruction 6-150, 6-630, 6-640 B register direct operation, CCU 6-100 BAL instruction 6-150, 6-560, 6-570 BALR instruction 6-150, 6-190, 6-240 BB instruction 6-150, 6-630, 6-660 BCC read, LIB C-030 BCC write, LIB C-030 BCL instruction 6-150, 6-630, 6-640 BCT instruction 6-150, 6-630, 6-680 belt tracking, adjustment of F-545 bisync (see BSC) bit clock control, LIB ALU flowchart C-050 local store C-030 timings C-030 bit clock select, LIB C-030 bit service line set 1 C-180, C-210 line set 2 C-230 line set 3 C-250 line set 4 C-260 line set 5 C-280 line set 8 or 9 C-300, C-320 block header F-300 board layout, type 2 communication scanner- B-040 bootstrap load 6-961 branch and link instruction 6-150, 6-560, 6-570 branch and link register instruction 6-150, 6-190, 6-240 branch instruction 6-150, 6-630, 6-640 branch on bit instruction 6-150, 6-630, 6-660 branch on C latch instruction 6-150, 6-630, 6-640 branch on count instruction 6-150, 6-630, 6-680 branch on Z latch instruction 6-150, 6-630, 6-640 BSC control character recognition, type 4 CA H-260 BSC CRC register 6-840 BSC, terminal operation type 2 communication scanner B-370 BSC, type 2 communication scanner B-370 buffer address register-CSB, type 2 communication scanner, program addressing B-290 burst length, jumper options type 4 CA H-000 burst length, jumper options type 4 CA H-000 bus terminator assemblies E-000 business machine clock C-030 byte address type 1 CA 8-100 type 4 CA H-080 ``` | byte address/command from ISACR | |-----------------------------------------------------------------------------| | type 1 CA 8-070 | | type 4 CA H-050<br>byte address ESC test I/O transfer, type 1 CA 8-190 | | byte address/status from local store | | type 1 CA 8-150, 8-160 | | type 4 CA H-010, H-020 | | byte count | | type 1 CA 8-270, 8-330 | | BYTE lights, X, O, 1 1-010 | | BZL instruction 6-150, 6-630, 6-640 | | | | C C I EVEL Harte 1 000 | | C LEVEL light 1-020 cable bus/tag E-000 | | cabling, LIB C-110 | | Card functions and locations | | CCU 6-000 | | diskette controller F-200 | | Power Supply D-505 | | storage 7-210 | | type 1 CA 8-030 | | type 4 CA H-030 | | type 2 communication scanner B-040 | | card layout, CCU data path 6-000 card positions, LIB C-070 | | CBS data coupler interface C-330, C-370 | | CCR instruction 6-150, 6-190, 6-220 | | CC check | | bypass hardstop on 1-110 | | hardstop on 1-110 | | resetting a 1-120 | | CC CHECK light 1-060 | | CC check lights, display A 1-010 | | CC CHECK RESET push button 1-060 | | CCU data path, control panel test of 1-170, 1-190 CCU introduction 6-000 | | CCU outbus check | | type 1 CA 8-360 | | CE alignment tool F-620 | | CE burst length jumper options, type 4 CA H-000 | | CE jumper, Diskette write F-460 | | CE key 1-030 | | CE latch card 1-200 | | CE service hints F-620 | | CE usage meter 1-030, D-590 central control unit, introduction 6-000, 0-000 | | changing machine priorities 6-071 | | channel adapter, introduction 0-000 | | type 1 CA 8-000 | | type 4 CA H-000 | | channel checking, ROS test | | N-ROS type 4 CA H-140 | | type 1 or type 4 CA 2-020 | | channel command rejecting, type 1 CA 8-160 | | channel commands, type 1 CA 8-000 | | channel interface disabling a 1-120 | | enabling a 1-120 | | channel sense command | | type 1 CA 8-160 | | CHANNEL 1 INTERFACE A ENABLED light 1-050 | | CHANNEL 1 INTERFACE B ENABLED light 1-050 | | CHANNEL 1 INTERFACE ENABLED/DISABLE | | switch 1-050 | ``` character service cycle, type 4 CA sequence chart, outbound data H-200 sequence chart, inbound data H-270 character control block vector address, type 2 CS B B-330, B-120 check, type 1 CA CCU outbus 8-360 channel bus-in 8-360 input/output 8-360 local store parity 8-360 check lights display A 1-010 display B 1-020 turning off the 1-010 check register, type 2 CS CCU outbus check B-130, B-170 ICW input register check B-130 ICW work register check B-130 LIB select check B-130 LIB X BCC check B-130 line adr bus check B-130, B-190 priority register available check B-130 CHR instruction 6-150, 6-200, 6-220 clock, business machine C-030 clock, Diskette controller F-110 CLOCK light 1-010 clock step 1-110, 1-160 CLOCK TIME lights 1-010 clock times, CCU 6-030 clocking type 2 attachment base B-050, B-051 type 2 communication scanner B-050, B-051 closed diodes in bridge storage 7-120 collet assembly, Diskette F-500 collet, removal and replacement of F-540 command/channel test I/O, type 1 CA 8-210, 8-220 command decode, file F-110 communication scanner, introduction 0-050 compare character register instruction 6-150, 6-190, 6-220 compare halfword register instruction 6-150, 6-190, 6-220 compare operation, CCU 6-100 compare register immediate instruction 6-150, 6-200, 6-170 compare register instruction 6-150, 6-200, 6-220 component locations, power supply D-505 configuration type 2 communication scanner B-000 configuration chart, LIB and line sets C-000 control in A type 2 communication scanner B-260 control in B type 2 communication scanner B-260 control in C type 2 communication scanner B-260 control out A type 2 communication scanner B-260 control out B type 2 communication scanner B-260 control output X'68' F-410 control panel activating the 1-120, 1-060 description F-040 introduction 0-050 layout 1-000 control panel description F-040 ``` X-2 | control procedures activate control panel 1-120, 1-060 clock step 1-160 clock step thru IPL phase 2 (load ROS) 1-200 disabling channel interface 1-120 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | display 3705 status 1-120 display TAR and Op register 1-120 | | enabling channel interface 1-120 execute input or output instruction 1-160 | | instruction step 1-160 | | IPL phase 2, clock set thru = 1-200<br>load address compare = 1-150 | | power off = 1-120 = 1 = 2 = 2 = 2 = 2 = 2 = 2 = 2 = 2 = 2 | | request prog. level 3 interrupt 1-120 | | reset 3705 -80 1-120<br>reset CCU check 1-120<br>set address and display register 1-130, 6-050, 6-052 | | set address and display storage 1-130, 6-050, 6-056 setting up and executing instruction 1-160 | | single address scan 1-150, 6-050, 6-067 single address test pattern 1-150, 6-050, 6-064 | | storage scan = 1-140, 6-050, 6-063<br>store address compare = 1-150 | | storing data in register 1-130, 6-050, 6-054 storing data storage 1-140, 6-050, 6-057 | | storing test pattern in storage 1-140, 1-170, 6-050, 6-060 | | test of CCU data path 1-170, through 1-190 control program load data flow F-010 | | control register data/status type 1 CA 8-020 | | type 4 CA H-020 To the last the second secon | | control register initial selection type 1 CA 8-020 | | controller, Diskette, data flow F-110 | | controls, and the second of th | | file access F-110 cover assembly, removal and replacement of F-540 | | CR instruction 6-150, 6-200, 6-220<br>CRC generation 6-840 | | CRI instruction 6-150, 6-160, 6-170 | | cross hi to lo operation, CCU 6-100 cross lo to hi operation, CCU 6-100 | | CS CYCLE light 1-010 CS1 cycle 6-060 | | CS1 time 6-061 CS2 cycle 6-060 | | CS2 time 6-061 customer usage meter 1-030 | | cycle steal in, type 4 CA 6-120 | | out, type 4 CA 6-140 | | 1 cycle 6-060<br>2 cycle 6-060 | | cycle steal operation, type 4 CA CA to channel data transfer H-360 | | inbound data transfer H-340, H-350, H-370 inbound sequence chart H-360 | | outbound data transfer H-300, H-310 outbound sequence chart H-330 | | CYCLE TIME light 1-010 | | cycles | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CCU 6-061 | | CCU machine 6-050 | | CCU priorities 6-070 | | | | Don Weight | | DANGER | | | | prime power removal F-570<br>60 Hz motor frame holes F-545 | | | | | | data in the control of o | | write F-520 | | data controls, file F-110 | | data flow | | bits 6-000 | | central control unit 6-020 | | control unit 6-020<br>control program load F-010 | | D:-1aa | | Diskette controller, F-100 | | description of F-110 | | IPL 6-970, F-050<br>LIB C-020 | | storage 7-220 | | storage /-220 | | type 2 communication scanner B-020 | | level 2 interrupt B-300 | | program addressing B-280 | | scan addressing B-220<br>type 4 CA H-010 | | | | 3705 -80 0-010 | | data operation controls 6-100 | | data path, control panel test of 1-170 through 1-190 | | data register, parallel F-110 | | data synchronization F-320 | | data transfer between host CPU and remote station using | | a local and remote controller | | CPU to station F-020 | | | | station to CPU F-020 | | DC common connection to frame ground D-580 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 dial bit service | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 dial bit service type 2 communication scanner B-260 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 dial bit service type 2 communication scanner B-260 differences, type 1 CA and type 4 CA H-000 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 dial bit service type 2 communication scanner B-260 differences, type 1 CA and type 4 CA H-000 disable all LIBs | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 dial bit service type 2 communication scanner B-260 differences, type 1 CA and type 4 CA H-000 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 dial bit service type 2 communication scanner B-260 differences, type 1 CA and type 4 CA H-000 disable all LIBs type 2 communication scanner B-170 disable interface | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 dial bit service type 2 communication scanner B-260 differences, type 1 CA and type 4 CA H-000 disable all LIBs type 2 communication scanner B-170 disable interface type 2 communication scanner B-260, B-270 | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 dial bit service type 2 communication scanner B-260 differences, type 1 CA and type 4 CA H-000 disable all LIBs type 2 communication scanner B-170 disable interface | | DC common connection to frame ground D-580 DC voltage distribution, power supply D-550 DC voltage measurement D-580 decode, file command F-110 decoding, instruction 6-150 determining when an interrupt can occur 6-080 diagnostic aids CE indicator latch card 1-201 scope points and jumpering capabilities 1-200 test blocks 1-300 DIAGNOSTIC CONTROL switch 1-110 diagnostic wrap, type 2 communication scanner B-511 diagnostic wrap mode type 2 communication scanner B data register B-150 force line interface latches B-150 test data latch B-270 dial bit service type 2 communication scanner B-260 differences, type 1 CA and type 4 CA H-000 disable all LIBs type 2 communication scanner B-170 disable interface type 2 communication scanner B-260, B-270 disable zero-insert control type 2 | | disabling a channel interface 1-120 Diskette, characteristics of F-530 description of F-110 handling F-530 insertion of F-531 removal of F-531 replacement ordering procedure F-531 shipping and receiving of F-531 storage of, long term F-530 Diskette controller clock F-110 Diskette controller data flow description F-110 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Diskette controller read failures, diagnostic | | approach for F-490 | | Diskette drive F-500 | | cover > F-500 many seasons | | collet assembly F-500 | | physical locations F-600 | | timing sequence F-510 | | read/write circuit principles F-520 | | under control of ROS bootstrap program F-010 | | Diskette format F-300 | | Diskette read F-440 | | Diskette write F-460 | | display A : 1-010 | | display B 1-020 gas | | display register type 2 communication scanner B-150 | | display register CS1 maintenance cycle 1-040, 6-056 | | display register procedure 1-130, 6-052 | | display request | | type 2 communication scanner B-150 | | display storage CS1 maintenance cycle 1-040 | | display storage procedure 1-130 | | DISPLAY/FUNCTION SELECT switch 1-040 | | displaying | | checks 1-120 | | display and record TAR first 1-040 | | OP register 1-120, 1-040 | | register 1-130, 1-040 | | status 1-120 | | storage 1-130, 1-040 | | TAR 1-120, 1-040 | | TAR and the OP register 1-120 | | temporary address register (TAR) 1-120, 1-040 | | 3705 -80 status 1-120 | | drive cover, Diskette F-500 | | drive motor, removal and replacement of F-545 | | drive pulley, removal and replacement of F-545 drive. Diskette, | | description of F-500 | | physical locations for (see Diskette) | | physical resultant for (and Blakette) | | Enterprise the second of the second | | enable channel interface, type 1 CA 8-140 | | ENABLE/DISABLE switches 1-050 | | ENABLE/DISABLE, PANEL switch 1-030 | | enabled, write not F-400 | | enabling a channel interface 1-120 | | ENTERED INTERRUPT LEVEL lights 1-020 | | error of pade of a figure for operation of the control cont | | CCU, (say suggest | | byte X error 6-980 | | byte 0 error 6-980 | | byte 1 error 6-980 | clock error 6-981 Indata parity error 6-980 Interrupts, type 4 CA H-380 Op reg parity error 6-980 prog lev 1 prog check 6-981 SAR parity error 6-980 SDR parity error 6-980 LIB, BCC local store parity C-120 LIB address C-120 error analysis procedure in ROS test N ROS, type 4 CA 2-140 type 1 and type 4 CA 2-000 environment, extended F-000 erase F-520 error detection, outbus parity F-400 write not enable F-400 ESC test I/O initial selection L3 interrupt, type 1 CA 8-230 exceeding maximum storage 1-020 exclusive-or character register instruction 6-150, 6-200, 6-220 exclusive-or halfword register instruction 6-150, 6-200, 6-220 exclusive-or operation, CCU 6-100 exclusive-or register immediate instruction 6-150, 6-160, 6-170 exclusive-or register instruction 6-150, 6-200, 6-220 executing instruction from the control panel 1-160 exit instruction 6-150, 6-700, 6-750 extended buffer mode, type 4 CA H-000 control register H-130, H-140 data buffer H-150, H-160 sequence charts H-200, H-220, H-240, H-270, H-290 fault indicators, power supply LED positions D-520 thermistor D-520 feedback error type 2 communication scanner LCD field B-070 LIB interface B-260 file access controls F-110 file command decode F-110 file control card, F-500 removal and replacement of F-575 file data controls F-110 flag, SDLC B-520 flag detect predicted position, SDLC B-530 flag detection-SCF 5 type 2 communication scanner B-061 flowchart, LIB, BCC ALU C-050 format, Diskette F-300 track F-300 gate locations, power supply D-505 general register selection controls 6-110 through 6-112 hard stop latch resets 1-080 sets 1-080 HARD STOP light 1-080 adjustment of F-555 head, $\begin{array}{c} \begin{array}{c} \begin{array}{c} \begin{array}{c} \begin{array}{c} \end{array} \end{array} \end{array} \end{array}$ | read/write F-500 | |---------------------------------------------------------------------------------| | head and pressure pad cleaning F-555 | | head load actuator assembly F-500 | | hub assembly, removal and replacement of F-545 | | najpaatwaa haraka jipa | | | | I CYCLE light 1-010 | | IC instruction 6-150, 6-270, 6-290 | | ICT instruction 6-150, 6-470, 6-480 | | identify L1 interrupt | | type 2 communication scanner B-130 | | idle state (see wait state) | | idler assembly, removal and replacement of F-545<br>IFT track assignments F-300 | | inbound data transfer, type 1 CA 8-250 | | data/status L3 interrupt 8-280 | | ending data/status L3 interrupt 8-250 | | initial selection L3 interrupt 8-250 | | inbound data transfer ending, type 1 CA 8-280 | | inbound data transfer, cycle steal mode, type 4 CA H-350 | | initial selection L3 interrupt H-350, H-370 | | sequence chart H-360 | | inbound data transfer, EB mode, type 4 CA H-250 | | BSC control character recognition H-260 data/status L3 interrupt H-250 | | ending data/status L3 interrupt H-250 | | initial selection L3 interrupt H-250 | | sequence charts H-270, H-290 | | INDATA light 1-010 | | indicator lights charts and procedures, power supply D-57 | | initial program load, type 1 CA 8-140 | | initial selection status | | type 1 CA 8-020 | | type 4 CA H-020 | | initialization | | type 2 communication scanner B-000 IN/OUT CHECK Light 1-020 | | input instruction | | data flow 6-710 | | description 6-700 | | executing from the control panel 1-160 | | input instructions | | central control unit 6-770 | | Input X'00' to X'1F' 6-770 | | Input X'70' 6-770 | | Input X'71' 6-780<br>Input X'72' 6-790 | | Input X'73' 6-800 | | Input X'74' 6-800 | | Input X'76' 6-810 | | Input X'77' 6-820 | | Input X'79' 6-830 | | Input X'7B' 6-840 | | Input X'7C' 6-840 | | Input X'7D' 6-841 | | Input X'7E' 6-850 | | Input X'7F' 6-860<br>type 1 channel adapter | | Input X'60' 8-070 | | Input X'61' 8-070 | | Input X'62' 8-070 | | Input X'63' 8-100 | | Input X'64' 8-110 | Input X'65' 8-110 Input X'66' 8-120 | Input X'67' 8-130 8-144 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 8-24 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | type 2 Communication Scanner B-110 | | Input X'40' B-120 | | Input X'43' B-130 | | Input X'44', X'45', X'47' B-140 | | Input X'46' B-150 | | type 4 channel adapter | | Input X'60' H-050 | | Input X'61' H-050 | | Input X'62' H-070<br>Input X'63' H-080 | | | | Input X'64' H-090<br>Input X'65' H-090 | | Input X'66' H-100 | | Input X'67' H-110 | | Input X'67' H-110 | | Input X'6C' H-130 | | Input X'6D' H-150 | | Input X'6E' H-170 | | Input X'6F' H-180 | | nput/output register, X'69' F-320 | | nput register | | type 2 communication scanner B-140 | | nput register addresses 6-151 | | nput X'71' executing when turning the ADDRESS/DATA | | switches 1-100 | | nput/output instructions | | type 1 CA 8-060 | | type 4 CA H-040 | | nsert character and count instruction 6-150, 6-470, 6-480 | | nsert character instruction 6-150, 6-270, 6-290 nstruction, executing from the control panel 1-160 | | nstruction, executing from the control paner, 1-160 | | nstruction step 1-160, 1-030 | | nstruction testing in ROS test | | N ROS, type 4 CA 2-120 | | type 1 and type 4 CA 2-000 | | nstruction 1 cycle 6-060 | | nstruction 2 cycle 6-060 | | nstruction 3 cycle 6-060 | | nstructions, CCU 6-150 | | nstructions, RPL | | input X'68' (Level 1 Status) F-400 | | input X'69' (Level 3 Status) F-430 | | input X'6A' (Parallel Data Register) F-470 | | input X'6B' (Input/Output Register) F-480 | | output X'68' (Control) F-410 | | output X'69' (Read/Write) F-440 | | output X'6A' (Parallel Data Register) F-470<br>output X'6B' (Input/Output Register) F-480 | | use of, during interrupts F-420 | | nterface address, | | type 2 Communication scanner B-280, B-290 | | input X'40' B-120 | | level 2 interrupt B-320, B-330 | | program addressing B-280, B-290 | | nterface control word | | type 2 communication scanner B-060 | | LCD field B-062 | | local store-program addressing B-290 | | local store-scan addressing B-230 | | PCF B-080 | | secondary control field B-061 | | SDF B-070 | work register B-220 | type 2 communication scanner access | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | by I/O inst B-100 | | INTERFACE ENABLED light 1-050 | | interface string, LIB C-110 | | intermittent storage address errors, procedure 7-290 | | interrupt go, type 2 communication scanner | | BSC receive B-420 | | BSC transmit B-410 | | conditions that cause B-310 | | S-S receive B-490 | | S-S transmit B-480 | | INTERRUPT push button 1-080 | | interrupt request, type 1 CA | | data/status L3 8-190 | | initial selection 8-230 | | program requested L3 8-140<br>interrupt request level 1, type 1 CA 8-360 | | interrupt requests assigned to program levels 6-081 | | interrupts, | | level 1 F-420 | | level 3 F-420 | | use of Input/Output Instructions during F-420 | | interrupts 6-080, 6-090 | | introduction | | control panel 0-000 | | cycle steal operation type 4 CA H-300, H-340 | | type 1 CA 8-000 | | type 4 CA H-000 | | type 2 communication scanner B-000 | | 3705 -80 0-000 | | INVALID Op light 1-020 | | I/O check detection, type 2 communication scanner, program addressing B-290 | | I/O gate interface connectors, LIB | | type 2 communication scanners 1 and 2 C-140 | | type 2 communication scanners 3 and 4 C-150 | | IPL TO A CONTROL OF THE PROPERTY PROPER | | bootstrap load 6-961 | | initialization 6-960 | | phase 1 6-960 | | phase 1 and 2 timing 6-963 | | phase 1 and 2 timing, storage 6-964 | | phase 2 6-961 | | phase 3 6-965 | | source switch 1-000<br>IPL data flow, CCU 6-970 | | [D] data fla DDI | | IDI DUACE lights 1 020 | | IPL phase 1 and 2 timings | | storage 6-964 | | IBI phase 2 clock step thru 1 200 | | IPL procedure 1-120 | | IPL cycle 6-060 | | I1 cycle 6-060 | | 11 time 6-061 | | l2 cycle 6-060 | | 12 time 6-061 | | 13 cycle 6-060 | | 13 time 0-001 | | a same record of type in the configuration | | of James Street and Control of the C | | jumpering | | CCU 1-200 | | CE burst length, type 4 CA H-000 | test blocks 1-300 ``` clock step thru IPL phase 2 1-200 Linstruction 6-150, 6-270, 6-390 LA instruction 6-150, 6-560, 6-600 LAMP TEST push button 1-060 lamp test 1-160 latching assembly, removal and replacement of F-540 type 2 communication scanner B-062 LCOR instruction 6-150, 6-200, 6-220 LCR instruction 6-150, 6-200, 6-220 leadscrew and head carriage assembly, removal and replacement of F-550 leadscrew nut and spring F-500 leadscrew wheel, removal and replacement F-555 LED fault indicators D-520 LED (light emitting diode), F-500 removal and replacement of F-570 service check of F-570 level 1 interrupt, type 2 communication scanner set by check register B-130 set by output X'43' B-170 level 2 interrupt, type 2 communication scanner data flow B-300 examples B-360 interrupt go B-310 priority registers B-320 timing sequence B-340 level 2 interrupt pending, type 2 communication scanner B-310, B-210 level 1 interrupts F-420 level 3 interrupts F-420 level 1 status, input X'68' F-400 level 3 status, input X'69' F-430 LH instruction 6-150, 6-270, 6-290 LHOR instruction 6-150, 6-200, 6-220 LHR instruction 6-150, 6-200, 6-220 LIB interface, type 2 communication scanner bit service request B-150, B-260 clear to send B-150, B-260 control in A, B, C B-260 control out A, B B-260 data set ready B-150, B-260 echo check B-260 input X'46' B-150 receive data buffer B-150, B-260 receive data space B-260 request to send B-260 ring indicator B-150, B-260 send data buffer B-260 transmit mode B-260 LIB select type 2 communication scanner B-220 LIB to communication scanner interface C-020 LIB to line interface C-020 lights display A 1-010 display B 1-020 control panel 1-050, 1-060, 1-080, 1-090 limit amplifier F-500 limit stops, F-500 lower, adjustment of F-555 upper, adjustment of F-555 line address bus ``` | type 2 communication scanner | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | level 2 interrupt B-320 | | program addressing B-280 | | scan addressing B-220, B-230 | | line address hardware positions C-070 | | line interface | | line set 1 C-170, C-190, C-200 | | line set 2 C-220 | | line set 3 C-240 | | line set 4 C-260 | | line set 5 C-270 | | line set 8 or 9 C-290, C-310 | | line interface bases, introduction C-000 | | line set | | ALD references C-160 | | general data flow C-160 | | LS1 | | Local Attachment Interface C-190 | | Start/Stop C-170 | | Synchronous C-200 | | LS2, Half-duplex C-220 | | LS3, Digital Synchronous, High Speed C-240 | | LS4, Autocall Interface C-260 | | LS5, High Speed Duplex C-270 | | | | LS8, Duplex or Half-duplex, Non-Switched C-290 | | LS8, Duplex, switched C-310 | | LS9, Duplex or Half-Duplex, Non-Switched C-290 | | LS9, Duplex, switched C-310 | | page references C-160 | | line sets, introduction 0-050 | | load address compare operation 1-150 | | load address instruction 6-150, 6-560, 6-600 | | load character with offset register | | instruction 6-150, 6-200, 6-220 | | load compare 1-060 | | load halfword instruction 6-150, 6-270, 6-290 | | load halfword register instruction 6-150, 6-200, 6-220 | | load halfword with offset register | | instruction 6-150, 6-200, 6-220 | | load instruction 6-150, 6-270, 6-390 | | LOAD light 1-090 | | LOAD pushbutton 1-090 | | load register immediate instruction 6-150, 6-160, 6-170 | | load register instruction 6-150, 6-210, 6-220 | | load with offset register instruction 6-150, 6-210, 6-220 | | LOAD/STORE ADDRESS COMPARE switch 1-060 | | local attachment interface, line set C-190 | | local attachment interface, SNA terminals C-190 | | | | local store check, type 1 CA 8-360 | | local store register controls 6-110, 6-112 | | location of logic pages by volume Vol2-VII; Vol3-VII | | locations, power supply 3705 -80 | | locations, RPL | | card F-200 | | Diskette drive F-600 | | power supply F-600 | | locations, storage 7-200 | | locations, 3705-80 physical E-000 | | logic pages by volume Vol2-VIII; Vol3-VIII | | logic voltage levels D | | LOR instruction 6-150, 6-210, 6-220 | | LR instruction 6-150, 6-210, 6-220 | | LRI instruction 6-150, 6-160, 6-170 | | en personale de la companya de la companya de la companya de la companya de la companya de la companya de la c<br>La companya de la co | | M | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | machine cycles 6-051 | | machine cycles, CCU 6-050 | | maintenance. | | remote 3705 -80 Diskette drive power supply, | | procedure F-610 | | preventive F-620 | | service hints F-620 | | maintenance cycle | | display register CS1 1-040 | | display storage CS1 1-040 | | store register CS1 1-040 | | store storage CS1 1-040 | | maintenance procedures | | intermittent storage address errors 7-290 | | masking program levels 6-071 | | maximum storage, exceeding (see ADDRESS EXCEPTION light) | | measurement, dc voltage D-580 | | memory (see storage) | | meter | | CE usage 1-030 | | customer usage 1-030 | | LIB 5 receive equalizer C-410A, C-420A, C-101 | | MODE SELECT switch 1-030 | | mode selection, type 1 CA 8-000, 8-170 | | mode/ESC type 1 CA 8-170 | | mode/NSC, type 1 CA 8-170 | | modem check | | type 2 communication scanner, switched network B-460 | | type 2 communication scanner | | input X'44' B-140 | | output X'44' B-180 modification, type 2 communication scanner | | address substitution B-230 | | counter register B-360 | | upper scan limit B-230 | | motor, RPL | | current, drive F-310 | | drive, F-500 | | removal and replacement of F-545 | | stepper, assembly, F-500 | | motor and drive F-500 | | MST file control card, RPL | | pin assignment F-575 | | removal and replacement F-575 | | test points F-575 MST-1 CE indicator latch card 1-201 | | MST-1 CE indicator latch card 1-201 multiple CA4 auto selection H-130 | | multiple CA4 auto selection 11-130 | | N | | NCR instruction 6-150, 6-190, 6-220 | | NHR instruction 6-150, 6-190, 6-220 | | NR instruction 6-150, 6-190, 6-220 | | NRI instruction 6-150, 6-160, 6-170 | | NSC status byte register | | type 1 CA 8-020 | | type 4 CA H-020 | | and the second of o | | Orași de est de la companie co | | OCR instruction 6-150, 6-210, 6-220 | | OHR instruction 6-150, 6-210, 6-220 | | Op REG light 1-010 | | Op register, displaying the 1-120, 1-040 | | operating sequence head movement. E-510 | operating sequence, head movement F-510 | operation | |--------------------------------------------------------------------------------------------------| | binary synchronous terminal B-370 | | bit clock control sequence C-040 | | BSC sequence chart-switched B-390 dial flowchart B-510 | | dial sequence chart B-500 | | start-stop C-040 | | start-stop sequence chart-switched B-390 | | synchronous (business machine clocking) C-040 | | synchronous (modem clocking) C-060 | | 1050 type terminal B-430 | | 2741 type terminal B-450 | | operations, arithmetic 6-100 | | or character register instruction 6-150, 6-210, 6-220 | | or halfword register instruction 6-150, 6-210, 6-220 OR instruction 6-210, 6-220 | | or operation, CCU 6-100 | | or register immediate instruction 6-150, 6-160, 6-170 | | or register instruction 6-150, 6-210, 6-220 | | ORI instruction 6-150, 6-160, 6-170 | | oscillators, business machine C-040 | | outboard recorder F-070 | | field definitions F-070 | | outbound data transfer, type 1 CA 8-130<br>data/status L3 interrupt 8-330 | | ending data/status L3 interrupt 8-340 | | initial selection L3 interrupt 8-250 | | outbound data transfers EB mode type 4 CA H-190 | | automatic CA4 selection by priority H-230 | | CA to channel data transfer H-210 | | data/status L3 interrupt H-240 | | ending data/status L3 interrupt H-240 | | (See also type 1 CA 8-340) | | initial selection L3 interrupt multiple type 4 CAs H-190 | | sequence charts H-200, H-220, H-240<br>outbound data transfer, cycle steal mode, type 4 CA H-300 | | CA to channel data transfer H-320 | | initial selection L3 interrupt H-310 | | sequence chart H-330 | | outbound data transfer ending, type 1 CA 8-340 | | outbus parity error F-400 | | output instruction 6-700, 6-730 | | executing from the control panel 1-160 | | output instructions central control unit 6-870 | | Output X'00' to X'1F' 6-870 | | Output X'70' 6-870 | | Output X'71' 6-870 | | Output X'72' 6-870 | | Output X'73' 6-880 | | Output X'77' 6-900 | | Output X'78' 6-920 | | Output X'79' 6-930 | | Output X'7C' 6-940<br>Output X'7D' 6-940 | | Output X'7E' 6-940 | | Output X'7F' 6-950 | | type 1 channel adapter | | Output X'62' 8-080 | | Output X'63' 8-100 | | Output X'64' 8-110 | | Output X'65' 8-110 | | Output X'66' 8-120<br>Output X'67' 8-130 | | Output X'67' 8-130 type 4 channel adapter | | specialist adepted | ``` Output X'62' H-060 Output X'63' H-080 Output X'64' H-090 Output X'65' H-090 Output X'66' H-100 Output X'67' H-120 Output X'6C' H-140 Output X'6D' H-160 Output X'6E' H-170 Output X'6F' H-180 type 2 communications scanner Output X'40', X'41' B-160 Output X'42', X'43' B-170 Output X'44' B-180 Output X'45' B-190 Output X'46' B-200 Output X'47' B-207, B-210 output register, type 2 communication scanner B-170 output register addresses 6-151 Output X'77' resets level 3 interrupt request 1-080 turns off CCU CHECK light 1-060 turns off display A check lights 1-010 turns off display B check lights 1-020 Output X'79', turns off LOAD light 1-090 overrun, type 2 communication scanner BSC receive B-420 input X'44' B-140 start-stop receive B-490 overvoltage, fault indicators D-520 pad flag, type 2 communication scanner B-061 input X'44' B-140 output X'44' B-180 page references, line set C-160 PANEL ACTIVE light 1-060 panel, control, description F-040 panel layout 1-000 panel procedures CCU 1-120 clock step thru IPL phase 2 1-200 parallel data register, RPL Diskette controller, description F-110 input X'6A' F-470 output X'6A' F-470 parity errors BYTE lights 1-010 INDATA light 1-010 OP REG light 1-010 SAR light 1-010 SDR light 1-010 parity errors, outbus F-400 phototransistor, F-500 removal, adjustment and replacement of F-570 service checks of F-570 physical locations RPL diskette drive F-500, F-600 storage 7-200 3705 -80 E-000 POWER CHECK light 1-060, D-510 power control cable plugs, power supply D-505 power distribution D-530 power down sequence POWER OFF push button 1-100 ``` | power on, changes storage protection keys 6-040 | |----------------------------------------------------------------------------------------------| | POWER ON push button 1-100 power-off override | | power-off procedure 1-120 | | power-on procedure 1-120 | | power-on sequence D-540 | | power supply, RPL | | maintenance procedures, remote 3705 -80 | | Diskette drive F-610 | | physical locations F-600 | | preload spring F-500<br>preprocessor F-110 | | pressure pad acuator, removal, | | adjustment and replacement of F-550 | | preventive maintenance, RPL F-620 | | preventive maintenance 3705-80 E-010 | | priorities | | changing machine 6-071 | | interrupt 6-090 | | machine cycle 6-070<br>program level 6-080 | | selection, with two type 4 CAs H-230 | | priority bits 1-2, type 2 communication | | scanner B-310, B-210 | | priority register, type 2 communication | | scanner, scanner code | | identification B-320, B-360 | | problem definition 0-000 problem determination 0-000 | | problem isolation 0-010 | | PROG LEV 1 light 1-020 | | PROG LEV 2 light 1-020 | | PROG LEV 3 light 1-020<br>PROG LEV 4 light 1-020 | | | | PROG L1 light 1-010 | | program addressing, type 2 communication scanner,<br>CCU time B-010 | | program display 1-080 | | PROGRAM DISPLAY light 1-080 | | program flag, type 2 communication scanner | | input X'44' B-140 | | output X'44' B-180 | | program level priorities 6-090 | | program level 3 interrupt, requesting a 1-120 active level in ENTERED INTERRUPT lights 1-020 | | description 6-080, 6-081 | | program stop latch | | reset 1-090 | | set 1-090 | | PROGRAM STOP light 1-090 | | PROTECT CHECK light 1-020 | | protect key 6-040 protected data, attempt to change | | (see PROTECT CHECK light) | | protected storage 6-040 | | protection, storage 6-040 | | protection exception 6-040 | | pulley, drive, removal and replacement of F-545 | | _ | | R<br>PA instructions 6 150 6 560 | | RA instructions 6-150, 6-560 RE instructions 6-150, 6-700 | | read, RPL | | raw, data F-520 | | read amplifier F-520 | | read-only storage test | |--------------------------------------------------------------------------------------| | N-ROS, type 4 CA 2-120 | | type 1 and type 4 CA 2-000 | | with RPL 2-000 | | read failures, diagnostic approach for F-490 read operation (output X'69'), F-440 | | example of F-440 | | timing chart for F-450 | | read/write circuit principles, | | Diskette drive F-510 | | read write head, F-500 | | adjustment for F-555 receive | | line set 1 C-180, C-210 | | line set 2 C-230 | | line set 3 C-250 | | line set 4 C-260 | | line set 5 C-280 | | line set 8 or 9 C-300, C-330 | | receive details, communication scanner, type 2 (S-S) SDF to PDF transfer B-490 | | BSC B-420 | | SDLC B-560 | | start-stop B-490 | | receive line signal detector, type 2 communication scanner | | input X'44' B-140 | | input X'46' B-150<br>switched network B-460 | | recorder, outboard F-070 | | field definitions F-070 | | register, | | input/output X'6B' | | description of F-110 | | input X'6B' F-480<br>output X'6B' F-470 | | status, | | description of F-110 | | diagnostic F-430 | | level 1 F-400 | | level 3 F-430 | | register addresses 6-151 register and external register instructions 6-700 | | register and immediate address instructions 6-560 | | register and storage instructions 6-270 | | register and storage with addition instructions 6-470 | | register branch or register and branch instructions 6-630 | | register cycle utilization counter 6-831 | | register immediate instructions 6-160, 6-220 register to register instructions 6-190 | | rejecting channel commands, type 1 CA 8-160 | | remote IPL sequence F-050 | | REMOTE/LOCAL POWER switch 1-100 | | removal, adjustment and replacement procedures, RPL | | belt tracking F-545 | | collet F-540<br>cover assembly F-540 | | drive motor F-545 | | drive pulley F-545 | | hub assembly F-545 | | idler assembly F-545 | | latch assembly F-540 | | leadscrew and head carriage assembly F-550 leadscrew wheel F-555 | | light emitting diode (LED) F-570 | | | lower limit stop F-560 | MOT CL F P7F | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MST file card F-575 | | photo transistor F-570 | | pressure pad actuator F-550 | | read/write head F-555 stepper motor F-565 | | track indicator F-540 | | upper limit stop F-560 | | replacement (see removal, adjustment, | | and replacement procedures) | | replacement Diskette ordering procedure F-531 | | requesting a program level 3 interrupt 1-120 | | reset control function, type 2 communication scanner, | | output X'43' B-170 | | RESET push button 1-070 | | reset-select LIB, type 3 or 3HS communication scanner | | control out A and B B-260, B-270 | | output X'43' B-170 | | resetting a CCU check 1-120 | | resetting the CCU, disables storage protection 6-040 | | resetting the 3705 2-120 | | RI instructions 6-150, 6-160, 6-170 | | ROS bootstrap load 6-961 | | ROS load, clock step thru 1-200 | | ROS test | | N-ROS 2-120 | | type 1 and type 4 CA 2-000 | | RR instructions 6-150, 6-190, 6-220 | | RS instructions 6-150, 6-190, 6-220 | | RSA instructions 6-150, 6-470 | | RT instructions 6-150, 6-630 | | | | | | S<br>CAR his 7 220 | | SAR bits 7-220 | | SAR bits 7-220<br>SAR light 1-010 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time scan addressing examples, type 2 communication scanner B-250 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 flag B-520 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 flag B-520 flag detect predicted position B-530 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 flag B-520 flag detect predicted position B-530 frame detect B-062 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 flag detect predicted position B-530 frame detect B-062 ICW bits 34-36 (ones counter), type 2 communication | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 flag B-520 flag detect predicted position B-530 frame detect B-062 ICW bits 34-36 (ones counter), type 2 communication scanner B-081 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 flag detect predicted position B-530 frame detect B-062 ICW bits 34-36 (ones counter), type 2 communication scanner B-081 ICW bit 37 (last line state), type 2 communication | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 flag detect predicted position B-530 frame detect B-062 ICW bits 34-36 (ones counter), type 2 communication scanner B-081 ICW bit 37 (last line state), type 2 communication scanner B-081 | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 flag detect predicted position B-530 frame detect B-062 ICW bits 34-36 (ones counter), type 2 communication scanner B-081 ICW bit 44 (NRZI control), type 2 communication | | SAR bits 7-220 SAR light 1-010 scan addressing, type 2 communication scanner time B-010 scan addressing examples, type 2 communication scanner B-250 scan counter, type 2 communication scanner B-230, B-240 scanner, introduction 0-050 scanner disable latch, type 2 scanner, output X'43' B-170, B-270 scanner selection, type 2 communication scanner, program addressing B-290 scanning single address 1-150 storage 1-140 scope points, CCU 1-200 scoping loop, setting up IFT 1-200 SCR, power supply D-560 SCR instruction 6-210, 6-220 SDLC abort B-520 end of frame B-520 flag detect predicted position B-530 frame detect B-062 ICW bits 34-36 (ones counter), type 2 communication scanner B-081 ICW bit 37 (last line state), type 2 communication scanner B-081 | NRZI B-530 ``` zero bit insertion/deletion B-530 bit synchronous requirements B-530 PCF, type 2 communication scanner B-080 receive sequence B-560 SCF, type 2 communication B-061 start of frame B-520 transmission frame format B-520 transmission sequence, type 2 communication scanner B-540 SDR light 1-010 secondary control field, type 2 communication scanner ICW B-061 select, LIB C-120 selecting general registers 6-110-6-112 selecting local store registers 6-110-6-112 selection/mode, type 1 CA 8-000, 8-170 selector channel, type 4 CA disconnect in H-400 initial interface disconnect H-390 initial selective reset H-390 service selective reset H-390 sense bit definitions 8-160 sense channel command, type 1 CA 8-160 separator character, dial C-330, C-341 sequence, remote IPL F-050 sequence chart, LIB start-stop bit clock control C-050 synchronous bit clock control-business machine clock C-050 synchronous bit clock control-external clock C-060 sequence chart, type 4 CA automatic CA4 selection by priority H-240 channel service cycle H-220, H-270 inbound data transfers, cycle steal mode H-360 inbound data transfers, EB mode H-270 inputting EB local store H-290 loading the EB local store H-200 outbound data transfers, cycle steal mode H-330 outbound data transfers, EB mode H-190 service hints, RPL F-620 service request interlock, type 2 communication scanner B-140 set address and display register procedure 1-130 set address and display storage procedure 1-130 SET ADDRESS/DISPLAY push button 1-070 set control function, type 2 communication scanner, output X'43' B-170 set mode type 2 communication scanner, control out/in A B-260, B-270 type 2 communication scanner, pgm steps to initialize line B-070 setting up and executing an instruction from the control panel 1-160 shift right operation, CCU 6-100 SHR Instruction 6-150, 6-210, 6-220 simulation run in ROS test N-ROS, type 4 CA 2-120 type 1 CA 2-000 single address scan 1-150, 1-110, 6-067 single address test pattern cycles 6-054 single address test pattern procedure 1-150, 1-110 single current telegraph adapter C-270 SNA terminal, 1D and 1F line set C-190 ``` **V-0** | spring, preload F-500 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SR instruction 6-150, 6-210, 6-220 | | SRI instruction 6-150, 6-160, 6-170 | | ST instruction 6-150, 6-270, 6-430 | | START push button 1-070, 6-069 | | status, | | level 1 | | status lights | | display A 1-010 | | display B 1-020 | | status register, Diskette controller F-110 | | status rejecting channel commands, type 1 CA 8-160 status transfer, type 1 CA | | ESC test I/O 8-230 | | final inbound ESC 8-280 | | final inbound NCS 8-280 | | final outbound ESC 8-340 | | final outbound NSC 8-340<br>NCS test I/O 8-230 | | No-Op 8-210 | | status transfer ESC I/O, type 1 CA 8-220 | | stepper motor, | | assembly of F-500 | | removal, adjustment and replacement of F-565<br>STC instruction 6-150, 6-270, 6-330 | | STCT instruction 6-150, 6-470, 6-530 | | STH instruction 6-150, 6-270, 6-360 | | stop bit check/receive break, type 2 communication scanner | | S-S receive B-490 | | S-S transmit B-480<br>STOP push button 1-070 | | STORAGE ADDRESS/REGISTER DATA switches 1-100 | | storage 7-200 | | storage address error procedure 7-290 | | address error procedure, 7-290<br>board layout 7-210 | | data flow 7-220 | | in a single address 1-130 | | in storage locations 1-140, 6-057 | | | | maintenance procedure 7-260 | | physical locations 7-200 | | | | physical locations 7-200<br>store character and count instruction 6-150, 6-470, 6-530<br>store character instruction 6-150, 6-270, 6-330<br>store compare 1-060 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 storing data | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 storing data in a register 1-130, 6-054 strobe line set 1 C-170, C-200 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 storing data in a register 1-130, 6-054 strobe line set 1 C-170, C-200 line set 2 C-220 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 storing data in a register 1-130, 6-054 strobe line set 1 C-170, C-200 line set 2 C-220 line set 3 C-240 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 storing data in a register 1-130, 6-054 strobe line set 1 C-170, C-200 line set 2 C-220 line set 3 C-240 line set 4 C-260 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 storing data in a register 1-130, 6-054 strobe line set 1 C-170, C-200 line set 2 C-220 line set 3 C-240 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 storing data in a register 1-130, 6-054 strobe line set 1 C-170, C-200 line set 2 C-220 line set 3 C-240 line set 4 C-260 line set 5 C-270 line set 8 or 9 C-290, C-310 substitution control register, type 2 communication scanner | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 storing data in a register 1-130, 6-054 strobe line set 1 C-170, C-200 line set 2 C-220 line set 3 C-240 line set 4 C-260 line set 5 C-270 line set 8 or 9 C-290, C-310 substitution control register, type 2 communication scanner output x'41' B-0160 | | physical locations 7-200 store character and count instruction 6-150, 6-470, 6-530 store character instruction 6-150, 6-270, 6-330 store compare 1-060 store halfword instruction 6-150, 6-270, 6-360 store instruction 6-150, 6-270, 6-360 store instruction at address X'00010' 6-081 STORE push button 1-070 store register CS1 maintenance cycle 1-040, 6-054 store storage CS maintenance cycle 1-040, 6-057 storing data in a register 1-130, 6-054 strobe line set 1 C-170, C-200 line set 2 C-220 line set 3 C-240 line set 4 C-260 line set 5 C-270 line set 8 or 9 C-290, C-310 substitution control register, type 2 communication scanner | | subtract halfword register instruction 6-150, 6-210, 6-220 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | subtract operation, CCU 6-100 | | subtract register immediate instruction 6-150, 6-160, 6-17 subtract register instruction 6-150, 6-210, 6-220 | | summary LCD code changes B-062 | | | | ur <b>T</b> in Andread (1997) (1994) | | T times displayed on control panel 1-010 | | tag terminator assemblies E-000 | | TAR, display 1-040 | | technology-related tools E-010 telegraph adapter C-270 | | terminal, SNA line set 1D and 1F C-190 | | terminators bus/tag © E-000 | | test block 1-300 | | test data latch and the second of | | type 2 communication scanner, diagnostic wrap | | mode B-270, B-511 test equipment E-010 | | TEST light -1-080 consent of the second t | | test mode latched a control of the second | | Preset 1-080 A MATTAL A CONTROL OF THE ARCHITECTURE | | e set 1-080 proceed to the second of the medical page. | | test programs 0-000 | | test programs 0-000 test register under mask instruction 6-150, 6-160, 6-170 | | timina | | CCU clock 6-030 | | timing chart, The Carlos of th | | Diskette drive F-510 | | head movement F-510<br>output X'69' read operation F-450 | | output X'69' write operation F-465 | | variable frequency oscillator F-320 | | timing charts | | automatic call originate : C-340 | | auto-answer C-360 | | channel interface sequences 8-380 power on D-540 | | SDLC receive sequence B-560 | | SDLC transmit sequence B-540 | | type 1 communication scanner B-370 | | tools and test equipment E-010 | | tools and test equipment F-620 track assignments F-300 | | track format = F-300 | | track indicator, adjustment of F-540 | | transmit | | line set 1 : C-180, C-210 | | line set 2 ° C-230 ° line set 3 ° C-250 ° | | line set 4 C-260 | | line set 5 C-270 | | line set 8 or 9 C-300, C-320 | | transmit details, type 2 communication scanner | | (S-S) PDF to SDF transfer B-480 BSC B-410 | | start-stop B-480 | | transmit sequence, type 2 communication scanner | | BSC B-400 ALAS BARAR BARAR | | SDLC B-540 | | start-stop B-470 TRM instruction 6-150, 6-160, 6-170 | | trouble analysis flowchart 0-010 | | type 1 channel adapter, introduction 0-050 | | | | type 2 attachment base B-020 type 2 communication scanner, introduction 0-050 type 4 channel adapter introduction H-000 multiple H-000 N channel ROS 2-120 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | e en la sala cultura de la compansión de la compansión de la compansión de la compansión de la compansión de l | | U underrun, type 2 communication scanner BSC transmit B-410 input X'44' B-140 start-stop transmit B-480 | | unprotected storage 6-040 upper scan limit modification, type 2 communication | | scanner B-230 | | usage meter flowchart D-590 | | | | variable frequency oscillator (VFO) data synchronization F-320 operation F-320 | | timing F-320<br>voltage levels, logic D-580 | | and the second s | | Was particles and the control of | | WAIT light 1-080 | | wait state 6 6-050 WARNINGS | | CCU, when when we are the second and | | changing machine priorities 6-071 | | masking program levels 6-071 | | performing maintenance 6-000 | | control panel address compare program stop 1-030 | | cc check light 1-060 | | clock step procedure 1-160 | | control panel test of CCU data path 1-170 | | diagnostic control switch 1-110 | | diagnostic jumpering 1-200 | | display/function select switch 1-040 enable/disable switch 1-050 | | instruction step procedure 1-160 | | panel active light 1-060 | | program stop light 1-090 | | resetting the 3705 -80 1-120 | | set address and display register procedure 1-130 setting up and executing an instruction 1-160 | | single addresses test pattern procedure 1-150 | | stop push button 1-070 | | storage scan 1-140 | | store push button 1-070 | | storing a test patter 1-140<br>storing data in a register 1-130 | | diagnostic aids | | CE indicator card 1-201 | | power supply, when | | removal of SENSE wires D-550 | | removal of terminal board jumpers connected to voltage D-550 | | removing or reinstalling laminar bus jumpers D-550 | | ROS | | channel checking 2-070, 2-110 | | RPL clamping collar F-555 | | Cramping Contain F-000 | | | cleaning head F-555 connector locking tabs F-550, F-565 contacting polished head F-555 damaged Diskette F-531 drive pulley setscrew F-545 front hub bearing F-545 leadscrew wheel pins F-565 measuring head coil resistance F-520 phototransistor assembly F-555 plastic damage from chemicals F-620 pressure pad arm F-540, F-545, F-550 upper limit stop clamp screw F-560 storage performing maintenance procedures 7-260 type 1 CA address assignment 8-000 wrap blocks (see test blocks 1-300) write data, Diskette drive F-520 write IPL channel command, type 1 CA 8-180 write IPL command final status, type 1 CA 8-190 write IPL data/status L3 interrupt, type 1 CA 8-140 write note enabled F-400 write operation (output X'69') F-440 example of F-460 timing for F-465 XCR instruction 6-150, 6-200, 6-220 XHR instruction 6-150, 6-200, 6-220 XR instruction 6-150, 6-200, 6-220 XRI instruction 6-150, 6-160, 6-170 Z Z LEVEL light 1-020 Z register controls 6-100 zero bit insertion/deletion, SDLC B-530 3705 -80 channel adapter type 1 8-000 type 4 H-000 communication scanner type 2 B-000 control panel 1-000 line interface base C-000 introduction 0-050 physical locations E-000 power supply D-500 control panel configurations E-040 remote program loader E-000 line set C-160 power supply D-500 storage 7-200 3705-80 Communications Controller Theory-Maintenance Volume II **READER'S** COMMENT **FORM** Order No. SY27-0209-1 This form may be used to communicate your views about this publication. They will be sent to the author's department for whatever review and action, if any, is deemed appropriate. Comments may be written in your own language, use of English is not required. IBM may use or distribute any of the information you supply in any way it believes appropriate without incurring any obligation whatever. You may, of course, continue to use the information you supply. Note: Copies of IBM publications are not stocked at the location to which this form is addressed. Please direct any requests for copies of publications, or for assistance in using your IBM system, to your IBM representative or to the IBM branch office serving your locality. Possible topics for comment are: Legibility Completeness Organization Accuracy Coding Retrieval If you would like a reply, complete the following (Please Print): | Your Name | | Date | | | | |-----------|----------------|-------|----------|--|--| | | me | | | | | | | Department | | | | | | | Street Address | | | | | | | City | State | Zip Code | | | Thank you for your cooperation. No postage stamp is necessary if mailed in the U.S.A. (Elsewhere, an IBM office or representative will be happy to forward your comments.) c3705-80 Communications Controller Theory-Maintenance Volume II **READER'S** COMMENT **FORM** Order No. SY27-0209-1 This form may be used to communicate your views about this publication. They will be sent to the author's department for whatever review and action, if any, is deemed appropriate. Comments may be written in your own language, use of English is not IBM may use or distribute any of the information you supply in any way it believes appropriate without incurring any obligation whatever. You may, of course, continue to use the information you supply. Note: Copies of IBM publications are not stocked at the location to which this form is addressed. Please direct any requests for copies of publications, or for assistance in using your IBM system, to your IBM representative or to the IBM branch office serving your locality. Possible topics for comment are: Clarity Completeness Organization Coding Legibility Accuracy Retrieval If you would like a reply, complete the following (Please Print): | our Name , | | | Date | |------------|----------------|-------|---------------------------------------| | | me | | | | | Department | | | | | Street Address | | · · · · · · · · · · · · · · · · · · · | | | City | State | Zip Code | Thank you for your cooperation. No postage stamp is necessary if mailed in the U.S.A. (Elsewhere, an IBM office or representative will be happy to forward your comments.) O O O O O O O O O O O O O O **ADDITIONAL COMMENTS:** Please Do Not Staple rangerande en la grandia i maderan bare sa apresa estrante del carra dispersión de abbreción de la seguina de NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES ## **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 40 ARMONK, N.Y. POSTAGE WILL BE PAID BY ADDRESSEE International Business Machines Corporation Dept. E02 P.O. Box 12195 Research Triangle Park North Carolina 27709 International Business Machines Corporation Composition Corporation Corporatio IBM World Trade Americas/Far East Corporation Town of Mount Pleasant, Route 9, North Tarrytown, N.Y., U.S.A. 10591 IBM World Trade Europe/Middle East/Africa Corporation 360 Hamilton Avenue, White Plains, N.Y., U.S.A. 10601 SY27-0209-1 **ADDITIONAL COMMENTS:** Please Do Not Staple ..... Fold and Tape NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 40 ARMONK, N.Y. POSTAGE WILL BE PAID BY ADDRESSEE International Business Machines Corporation Dept. E02 P.O. Box 12195 Research Triangle Park North Carolina 27709 SY27-0209-1 International Business Machines Corporation Data Processing Division 1133 Westchester Avenue, White Plains, N.Y. 10604 IBM World Trade Americas/Far East Corporation Town of Mount Pleasant, Route 9, North Tarrytown, N.Y., U.S.A.:10591 IBM World Trade Europe/Middle East/Africa Corporation 360 Hamilton Avenue, White Plains, N.Y., U.S.A. 10601 | | | | C | | | | |--|--|--|---|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | د. | | | | System | ibrary | System Maintenance | V 1 | |----|--|--|--|--------|--------|----------------------|-----| | | | | | | | | | 3705-80 Communications Controller Theory-Maintenance Volume II Printed in U.S.A. SY27-0209-1 International Business Machines Corporation Date Processing Division 1133 Westchester Avenue, White Plains, N.Y. 10604 IBM World Trade Americas/Far East Corporation Town of Mount Pleasant. Route 9, North Tarrytown, N.Y., U.S.A. 10591 IBM World Trade Europe/Middle East/Africa Corporation 360 Hamilton Avenue, White Plains, N.Y., U.S.A. 10601