

# Daisy's standard now runs on an

#### Introducing the Advansys Series<sup>™</sup> of high performance CAE workstations.

Now the electronic design environment you've dreamed of is here.

Because the most advanced design tools in the world now run on the world's most advanced standard platform.

The Sun 386i™

We call it the Advansys Series.

And it encompasses some of the most powerful design tools ever developed. Plus a variety of affordably priced workstations. Including the 20 MHz and 25 MHz Sun 386*i*, as well as Daisy's own LOGICIAN<sup>®</sup> 386 and the newly enhanced Personal LOGICIAN<sup>™</sup> 386. All share a standard system level environment, featuring UNIX,<sup>™</sup> advanced X Window System graphics, Sun's NFS<sup>™</sup> distributed file system and standard TCP/IP communications.

Now you can get the workstation performance and flexibility you've demanded for your desktop. Including up to 5 MIPS of processing power, high resolution graphics display and an integrated UNIX/ DOS environment.

Even better, all these advanced workstations run Daisy's fieldproven Advansys software packages. Eight turnkey tool sets that meet all the demands of real world electronic design. Everything from design entry to digital and analog simulation, IC and PCB layout, fault simulation and test tools.

But with Advansys, your capabilities don't stop at your desktop. Because Daisy's unique network computing concept lets you create an affordable team design environment incorporating a wide range of powerful network resources.

Like Daisy's MegaLOGICIAN\*– the most widely used simulation accelerator ever created. Or the

brand new GigaLOGICIAN<sup>™</sup> with up to 30 times greater performance.

For complex system simulations, there's Daisy's PMX,<sup>™</sup> the most popular physical modeling system in use today.

You can also link with network servers like the Sun-4<sup>™</sup> based XL Server for analog simulation or PCB routing. And Daisy lets you access all this power simply by opening a window on your Advansys desktop workstation. Eliminating file transfers and other time consuming bottlenecks.

To find out more about the new Advansys Series, call Daisy today at 1 (800) 556-1234, ext. 32. In California: 1 (800) 441-2345, ext. 32.

We're raising the standard of excellence for electronic design.

*European Headquarters:* Paris, France (1) 45 37 00 12. *Regional Offices:* England (256) 464061; West Germany (89) 92-69060; Italy (39) 637251.





# of excellence excellent standard.

Lotus

© 1988, Daisy Systems Corporation. Sun386i, NFS and Sun-4 are trademarks of Sun Microsystems, Inc. Ethernet is a trademark of Xerox Corporation. UNIX is a trademark of Bell Laboratories.

duta Advansys

Advansvs

**HFETs** promise faster operation than GaAs MESFETs, but when they'll be ready is still the main question





#### 5 E Τ, C R

#### **C HIPS**

## **18** ECL SEA-OF-CELLS ARRAYS COME OF AGE

GEORGE OSTASZEWSKI AND TONY KING, Plessey Semiconductors Ltd., PHILIP WELSH, Plessey Semiconductor, AND BRUCE COY AND MIKE HOLLABAUGH, Applied Micro Circuits Corp.

Novel ECL circuit design and advanced processing techniques deliver 16,000 gates in a 1.2-GHz sea-of-cells array.

#### C HIPS

## 41 CUSTOM/SEMICUSTOM IC DIRECTORY

VLSI SYSTEMS DESIGN STAFF A directory of gate array and cell-based IC manufacturers.

#### **M**ETHODS

## 50 CUSTOMIZING IMAGE PROCESSOR CHIPS WITH PLDs

BOBBY SAFFARI AND PAUL T. SASAKI, Signetics Co., Division of North American Philips Corp. The increasing density and performance of today's PLDs makes them candidates for customized imaging and graphics applications.

#### TOOLS

## 60 AN ENGINEERING INFORMATION SYSTEM

DAVID SMITH, Senior Editor, VLSI Systems Design

The Department of Defense is applying its economic clout towards a standard environment for integration and management of design automation tools.

#### TOOLS

#### 70 AN IDEAL MIXED-MODE SIMULATOR

GEOFFREY SAMPSON, NCR Microelectronics

A advantages and disadvantages of today's mixed mode simulators is discussed together with a discussion of the requirements for a dream simulator.

#### TOOLS

#### 80 AUTOMATIC FLOORPLANNING

RONALD AYERS, Mosis Project, University of Southern California The requirements for a floorplanning tool are reviewed and the system developed for the MOSIS project is discussed in detail.

#### P ERFORMANCE FRONTIERS

#### **92** HETEROSTRUCTURE FETS

RODERIC BERESFORD, Solid State Editor HFETs can provide another breakthrough in switching speed and output drive

capability, but it's anybody's guess as to their arrival date.

The DoD's Engineering Information System olds promise of better tool integration

#### 18

Sea-of-Cells ECL arrays deliver higher densities

#### DEPARTMENTS

- 6 FROM THE EDITOR VLSI: The Challenge to Innovate
- 8 CALENDAR

#### **10** BIT STREAM

Lattice Bags AMD PLD Executive DEC Buys into RISC Desktop 3D Graphics for \$16,000 3D Systems Spring Up A New Star Performs at 100 Mflops Interactive Chip Debugging

10

New low-priced 10-Mips color graphics workstations unveiled



70

The performance of today's mixed-mode simulators depends on the analog to digital circuit mix



No Waiting for VME Board's 1-Megabyte Memory Spectrum Speeds Analog Analysis

#### **14 PEOPLE**

HHB's Henckels Likes To Be On The Cutting Edge

#### **16** INDUSTRY INSIGHTS

A Prescription for Linear ASIC's

#### **105 PRODUCT SHOWCASE**

ASIC Emulation Debugs ASICs And Their Systems

#### 111 AD INDEX

COVER ILLUSTRATION BY CAROL GILLOT



A CMP Publication

EDITORIAL DIRECTOR Robert W. Henkel

EDITOR-IN-CHIEF Roland C. Wittenberg

MANAGING EDITOR Mike Robinson

SENIOR EDITOR Bob Cushman

SOLID STATE EDITOR Roderic Beresford

WESTERN REGIONAL EDITOR David Smith

> DIRECTORIES EDITOR Michelle A. Losquadro

> TECHNICAL ADVISERS John A. Darringer Jeffrey T. Deutsch Edward J. McCluskey Alan F. Podell Daniel G. Schweikert Susan L. Taylor

EDITORIAL PRODUCTION Patricia L. Gaynor, Sr. Production Editor Deborah Porretto, Ass't Production Editor

> EDITORIAL ART Sharon Anderson, Art Director

MANUFACTURING James Pizzo, Production Supervisor Jane Mahoney, Asst. Production Supervisor Charles Tesoro, Coordinator

> PUBLISHER Norm Rosen

VLSI SYSTEMS DESIGN (ISSN 0279-2834) is published monthly with an extra issue in September by CMP Publications, Inc., 600 Community Drive, Manhaset, NY 11030. (516) 562-5000. VLSI SYSTEMS DESIGN is free to qualified subscribers. One year subscriptions to others; US and Canada \$60. Mexico, Europe, Central and South America: \$120.00. Asia, Australia, and Africa: \$135.00. Second-class postage paid at Manhaset, NY and additional mailing offices. POSTMASTER: Send address changes to VLSI SYSTEMS DESIGN, Box No. 2060, Manhaset, NY 11030. Copyright 1988, CMP Publications, Inc. All rights reserved.

#### **CMP ELECTRONICS GROUP**

Kenneth D. Cron Vice President/Group Publisher Electronic Buyers' News Electronic Engineering Times VLSI Systems Design

#### CMP PUBLICATIONS, INC.

600 Community Drive Manhasset, New York 11030 (516) 562-5000 Publisher of: Electronic Buyers' News, Electronic Engineering Times, VLSI Systems Design, Computer Systems News, Computer Reseller News, VARBUSINESS, UNIX Today!, InformationWEEK, CommunicationsWeek, CommunicationsWeek International, Business Travel News, Tour & Travel News, Long Island Monthly, HealthWeek



Michael S. Leeds, President Pearl Turner, Vice President/Treasurer Daniel H. Leeds, Vice President

Lilo J. Leeds, Gerard G. Leeds Co-Chairpersons of the Board

# OurASIC line-up is on half the story.

When it comes to delivery of high-quality, reliable ASICs, S-MOS wrote the book.

We did it in collaboration with our manufacturing affiliate, Seiko Epson. With 18 years of CMOS experience, Seiko Epson is one of the world's most advanced CMOS IC manufacturers.

Through Seiko Epson's high-yield manufacturing technology, we ship millions of ASIC units a month, and with a reject rate of less than .0001%. That's our quality story.

Now we've added a new chapter on design. At our advanced R&D design facility, engineers from S-MOS and Seiko Epson are developing new software to simplify circuit design, simulation and the creation of new megacells for our extensive cell library.

Of course, you can still take advantage of our established design

tools because S-MOS supports such workstations as Daisy, Mentor, Calma and PC-based systems using FutureNet, OrCAD and ViewLogic.

Our proprietary LADS simulator will speed up the design process. The S-MOS engineering team will support you from concept to production.

If you are looking for an ASIC program that can make your designs best sellers, call us. (408) 922-0200.

| CMOS Gate Arrays                                                                                                                                                                                                                              | CMOS Standard Cells                                                                                                                                                | Compiled Cell Custom                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Up to 38,550 available gates<br>• SLA8000 (800 ps)*,<br>1.2µ drawn, 1.0µ Leff.<br>• SLA7000 (1.0 ns)*,<br>1.5µ drawn, 1.2µ Leff.<br>• SLA6000 (1.8 ns)*,<br>2.0µ drawn, 1.5µ Leff.<br>• SLA700B High Drive<br>Output<br>• SLA100L Low Voltage | Complexities to 16K gates**<br>• SSC1000 (1.4 ns)*,<br>1.8µ drawn, 1.4µ Leff.<br>• Fully migratable from<br>S-MOS gate arrays<br>• RAM and ROM<br>blocks available | <ul> <li>The Alternative to Full Custom</li> <li>1.8μ CMOS process</li> <li>Can utilize dissimilar<br/>cell geometries</li> <li>3-button approach<br/>to custom design</li> <li>Currently over 300<br/>fully characterized cells</li> <li>Fast 14-week<br/>implementation time</li> <li>Timing-driven TANCELL®<br/>place-and-route software</li> </ul> |



S-MOS SYSTEMS, INC. 2460 North First Street San Jose, CA 95131-1002

TANCELL is a registered trademark of Tangent Systems. "Typical propagation delay of 2-input NAND gate driving 2 internal loads with 1mm of interconnect. "Maximum gate utilization depends on amount of interconnect used.

With VLSI technology and foresight, the impractical can soon become the practical



## VLSI: The Challenge to Innovate

n article that appeared in our October 1988 issue, A VLSI Join Module, made me realize how many ideas that were formerly impossible (or more appropriately, impractical) had suddenly become practical as a result of the rapidly growing ability of VLSI technology to provide massive and complex functions on reasonably sized chips at *relatively* low cost.

This particular article described an architecture—implemented in VLSI—for speeding up searches in large databases. With traditional von Neumann architectures, words in a database are addressed and brought into a single central ALU, one at a time. The serial search is time consuming. Of course, performing the comparisons in parallel, would really accelerate the operation. But this "highly impractical" idea would require a separate ALU at every bit position in the memory.

Professor Ali Hurson and graduate student Charles Petrie at Pennsylvania State University took on this challenge. They combined VLSI technology and massive parallelism to provide a new solution to the problem. They've already designed the first chips (which IBM fabricated) and proved the validity of their circuits and algorithms. An improved version (to be fabricated by NCR) is also in the works.

Another example happened a few years ago. Howard Sachs of Fairchild Semiconductor foresaw that VLSI technology would allow him to build chips incorporating a number of performance boosting supercomputer techniques. The result was a breakthrough in microprocessor performance—the 5-Mips Clipper, now produced by Intergraph Corp.

There are many other examples of technologists, in all fields of endeavor, who have had the foresight to leverage a new technology to overcome the roadblocks that rendered a great idea impossible or impractical. VLSI is one of today's most challenging technologies. It challenges the foresighted technologist to dust off and re-examine all those great ideas that were abandoned for reasons such as "it's not practical; it would be too big, too slow, or too costly to implement." So let's ignore the roadblocks and accept the challenge of VLSI—and begin innovating new architectures, new systems, and new products.

Roland Willer

ROLAND WITTENBERG EDITOR-IN-CHIEF

# **Access to the Right Technology**



Whatever your application, Raytheon can open the door to the appropriate ASIC technology. With over 14 years' experience in semicustom design, Raytheon offers you many choices— CMOS, low power ECL and digital bipolar, as well as linear arrays.

 $\Box$  CMOS arrays: Raytheon's lowpower CMOS arrays to 20,440 gates have a 1.0 μm effective channel length and rad hard capability. Both our VHSIC-approved and standard families have the lowest power consumption in the industry. The 2 μm RL7000 array is a second source for LSI's LL7000 series. Standard cell solutions are also available. □ Low-power ECL arrays: The ECL products available from Raytheon have densities comparable to  $1.5 \mu m$  CMOS arrays and I/Os compatible with ECL, TTL (10K or 100K), and CMOS. These ECL arrays also deliver the industry's lowest power dissipation per gate. Their superior speed/power performance— <0.1pJ—provides the ASIC designer with state-of-the-art semicustom capabilities.

□ Digital bipolar arrays: Our many years of experience in ISL array design and production give Raytheon a solid foundation for expanding ASIC technology.

#### **Raytheon offers you choices**

□ Linear arrays: Raytheon's bipolar macrocell arrays with 8, 12 or 15 gain blocks and FET input arrays with 4 or 12 gain blocks utilize precision thin-film resistors. They can be configured into a variety of analog functions, including voltage references, switches, comparators, op amps, and VFCs.

Let Raytheon open the door to a world of ASIC choices, with our proven track record in multiple ASIC technologies.

Raytheon Company Semiconductor Division 350 Ellis Street Mountain View, CA 94039-7016 (415) 966-7716



# C alendar



tions, and panel discussions and will cover topics such as WSI reliability, yield modeling, wafer-scale CAD systems, packaging, power/ground distribution, signal and image processors, and wafer-scale memory. For further information, contact Patty Patterson, TRW Defense Systems Group, 1 Space Park (R2/2076), Redondo Beach, Calif. 90278. (213) 812-0788.

#### 1989 IEEE VLSI TEST Workshop

April 11–13, 1989 Bally's Park Place Casino Hotel Atlantic City, N.J.

T he purpose of this work-shop is to discuss and explore current test concepts and future trends in VLSI devices designed as microsystems. Papers are solicited on topics including LSSD, BIT, testability trade-offs, test equipment, simulation, knowledge-based systems, redundancy, logistics, fault tolerance, packaging, analog/digital, and tester architecture. Authors interested in making a presentation should submit, by November 25, 1988, a 100-200-word abstract to Mukund Modi, Program Chairman, Naval Air Engineering Center, ATE Software Center, Code: 52514, Lakehurst, N.J. 08733, (201) 323-2560. Additional information about the workshop may be obtained by contacting Wesley E. Radcliffe, Chairperson, IBM East Fishkill, Dept. 277, Bldg. 321-5E1, Hopewell Junction, N.Y. 12533. (914) 894-4346.

#### INTERNATIONAL TEST Conference 1989

August 29–31, 1989 The Sheraton Washington Hotel Washington, D.C.

S ponsored by the IEEE's Computer Society and Philidelphia Section, the ITC provides a major forum for the exchange of information about the testing of electronic devices, assemblies, and systems. This year's conference focuses on innovative test techniques and equipment needed to meet the challenges of the future. Technical presentation topics will include built-in-self-test, computer-aided engineering, design for testability, design verification, fault modeling and simulation, memory devices, microcontrollers and microprocessors, printed circuit boards, surface mount assemblies, system test, waferscale assemblies, quality and reliability, standards, and test economics. Authors are invited to submit, by January 16, 1989, a 35-word abstract, and either a 500-word summary or a full manuscript to Ray Mercer, Program Chair, International Test Conference, Millbrook Plaza, Suite 104D, P.O. Box 264, Mount Freedom, N.J. 07970. For more details, call Doris Thomas, at (201) 895-5260.

INTERNATIONAL CONFERENCE on Semiconductor and Integrated Circuit Technology

October 22–28, 1989 Beijing, China

esigned to provide an in-D ternational forum on semiconductor and integrated circuit technology, this conference will cover such topics as amorphous silicon, bipolar technology, CAD, CMOS technology, dielectrics, electrical characterization, IC design, interconnect technology, multilevel interconnect, packaging, process characterization, rapid thermal processing, and reliability/yeild. By January 9, 1989, interested authors should submit a 300-word abstract detailing the work to be presented. To submit abstracts or to obtain additional information contact Linda Reid, Continuing Education in Engineering, University Extension, University of California, 2223 Fulton St., Berkeley, Calif. 94720.

#### 2ND INTERNATIONAL WORKSHOP ON VLSI DESIGN

December 15–18 Bangalore, India

This year's workshop will be held in Bangalore, which is also known as the "Silicon Valley" of India. It will feature tutorials and panel discussions, as well as technical presentations. Topics will include design rule checking, layout and routing, testing and test program generation, design database, CAE/CAD systems, workstations, test vector generation, implementation algorithms, logic and circuit simulation, timing analysis and verification, silicon compilation, expert system applications, fault modeling, and fault simulation. Additional information may be obtained by contacting Dr. Ravi M. Apte, Valid Logic Systems Inc., M/S 01, 2820 Orchard Pkwy., San Jose, Calif. 95134. (408) 432-9400.

#### IEEE INTERNATIONAL Conference on Wafer-Scale Integration

January 3-5, 1989 Fairmont Hotel San Francisco, Calif.

T his conference will present a balanced program of all the aspects of monolithic wafer-scale integration, including theory, technology, applications, and products. The program will feature contributed papers, poster presenta-

#### GAZELLE'S NEW HIGH-PERFORMANCE LOGIC DEVICES



#### Breakneck Performance at Breakthrough Prices.

Traditionally, the prime obstacle to outrageous performance is an outrageous price.

Meet the GA22V10s from Gazelle Microcircuits.

They're the two fastest, high-density, user-configurable logic chips available. Chips that are up to twice as fast as their silicon equivalents. Chips that eliminate the high price of high performance.

Running at 110 MHz with a propagation delay of just

7.5 ns, the GA22V10-7 liberates the true performance of your system. It's fast enough to let 68030s and RISC processors like the 88000 and SPARC<sup>™</sup> run at full speed. Cache control, bus arbitration and wait state bottlenecks simply disappear while workstations and PCs gain a 33% box

| PART NO.                | t <sub>PD</sub>   | ts                | t <sub>co</sub>   | f <sub>MAX</sub>  |  |
|-------------------------|-------------------|-------------------|-------------------|-------------------|--|
| GAZELLE MICROCIRCUITS   |                   |                   |                   |                   |  |
| GA22V10-7<br>GA22V10-10 | 7.5 ns<br>10.0 ns | 3.0 ns<br>3.6 ns  | 6.0 ns<br>7.5 ns  | 110 MHz<br>90 MHz |  |
| AMD                     |                   |                   |                   |                   |  |
| PAL22V10<br>PAL16R8     | 15.0 ns<br>7.5 ns | 10.0 ns<br>7.0 ns | 10.0 ns<br>6.5 ns | 50 MHz<br>74 MHz  |  |
| TEXAS INSTRUMENTS       |                   |                   |                   |                   |  |
| TIBPAL22VP10            | 20.0 ns           | 20.0 ns           | 12.0 ns           | 37 MHz            |  |
| CYPRESS SEMICONDUCTOR   |                   |                   |                   |                   |  |
| PALC22V10               | 25.0 ns           | 15.0 ns           | 15.0 ns           | 33 MHz            |  |

tions and PCs gain a 33% boost in performance.

Gazelle's TTL-compatible GaAs is the reason. Our GA22V10 is 100% pin and function compatible with slower silicon 22V10s. We created 25 new internal circuit techniques to deliver this performance at this price. Which is why you don't see these specs from any other manufacturer. In GaAs or silicon.

All it took was a break from tradition.

SPARC is a trademark of Sun Microsystems, Inc. Gazelle is a trademark of Gazelle Microcircuits, Inc. © 1988 Gazelle Microcircuits, Inc. All rights reserved



Call for an information kit. Or send your name and address to Gazelle, Dept. A, 2300 Owen St., Santa Clara, CA 95054.

Stream

#### **Lattice Bags AMD PLD Executive**



yrus Tsui has jumped from the Programmable Logic division of Advanced Micro Devices Inc. to assume the president and CEO posts at Lattice Semiconductor (Hillsboro, Ore.). "Ray bagged me," says Tsui, refering to Ray Capice, Lattice's executive vice president. Tsui was one of the developers of the PAL

CYRUS TSUI

process, and moved up to executive posts at Monolithic Memories and AMD. Lattice, which emerged from Chapter 11 this year, is now poised to move from "tens of millions to hundreds of millions in sales," according to Capice.

.....

#### **DEC Buys into RISC**

schewing its homegrown attempts to join the RISC movement, Digital Equipment Corporation (Maynard, Mass.) has signed a technology exchange agreement with MIPS Computer Systems Inc. (Sunnyvale, Calif.) to gain access to the MIPS' RISC technology and designs.

Digital's MicroVAX work-

stations have been hard pressed to match the integer-processing specifications of competing RISC platforms. "We intend to develop highperformance systems, for the desktop and upwards, which utilize RISC," explains Robert Palmer, Digital's vice president and group manager of Semiconductor Operations. 



#### **Desktop 3D Graphics for \$16,000**

ilicon Graphics Inc. (Mountain View, Calif.) has wrapped a 10-MIPS RISC microprocessor, 8-Mbytes of memory, eight color bitplanes, a 19-inch color monitor and its Geometry Engines into a workstation priced at \$15,990. The Personal IRIS comes with a new user interface called IRIS WorkSpace, supports the Network Filing

Systems, and runs all software written for IRIS workstations. Silicon Graphics has also expanded upward, introducing a line of multiprocessor systems that also run IRIS software. Called the POWER Series, they use as many as four 32-bit R3000 processors from MIPS Computer Systems, offering up to 80 Mips and 16 Mflops of computing resources.



#### **3D Systems Spring Up**

allas Semiconductor (Dallas, Tex.) plans to stand board designs on their ends. Using new edge connectors developed by Amp Inc., Dallas has produced a series of plug-in subassemblies called SipStiks that extend board-level systems vertically. Like single in-line memory modules (SIMMs), SipStiks improve packing density by extending boards vertically from the system motherboard. Five SipStiks are now available: a nonvolatile 1-Mbit SRAM; a 16K X 9 FIFO; two microcontrollers with nonvolatile memory; and an ADPCM speech compression SipStik. Future releases include a modem, instrumentation, and a T1 line interface. SipSticks range from 2.5 to 3.5 inches long and are limited to a maximum height of 0.85 inches. They use CMOS integrated cir-

cuits to limit power dissipation. Dallas also offers a prototype mother board conforming to the Eurocard single-height standard.

#### A New Star Performs at 100 Mflops

S (Sterling, Va.) unveiled its new family of vector pro cessors, the VP-1 and VP-2, that deliver 50 and 100 Mflop performance respectively. The new 32-bit CMOS processors,

which were first shown at last month's Electronic Imaging-'88 conference, were designed to connect with a wide selection of host computers including those

manufactured by IBM, Digital Equipment Corp., Concurrent, Gould, Sun Microsystems, and Alliant Computer Systems. Both the VP-1 and VP-2 can be simultaneously attached to up to three dissimilar host computers as shared com-



puting resources.

The new Vector Processors, when attached to a host CPU, are ideal for realtime, compute-intensive applications such as radar and sonar processing, satellite imaging, and

> seismic data processing.

The VP-1 processor incorporates a single compute head, and is field-upgradeable to the dual-headed VP-2 with the addition

of a second compute head. For those applications requiring even more power, up to three VP-2 systems can be stacked and directly interconnected to deliver up to 300 Mflops of computing power in a single 19 x 72 inch EIA rack.

#### **Interactive Chip Debugging**



bugging the results from design-rule-check (DRC) software typically means wading through lists of design errors with cryptic location identifiers. Mentor Graphics Corp. (Beaverton, Ore.) has updated its IC layout tools to make this process graphical and interactive. Mentor's RE-MEDI software works within its ChipGraph system to perform dimensional checks on one or two mask layers interactively. The software can be directed to check only certain cells or a specific geometric section of the layout. It can check all geometric angles of the layout objects and can verify CMOS, BiMOS, Bipolar and GaAs fabrication technologies.

Violations are highlighted and can be corrected without leaving the layout environment. Also, multiple design rules can be applied in any single pass on the design. This debugging capability is enhanced by a two times improvement in the graphics performance of the ChipGraph layout editor. The REMEDI software package is priced at \$14,900 through December.

#### No Waiting for VME Board's 1-Megabyte Memory

General Micro Systems Inc.'s (Montclair, Calif.) latest entry in the 32-bit VMEbus CPU board arena is its 68030-based GMSV17 that provides up to 1-Mbyte of on-board zero-waitstate, dual-ported SRAM. The new board uses Motorola's 33 MHz microprocessor together with the MMU and a 68882 floating point coprocessor. Also available are "mezzanine" modules that can provide an additional 1-Mbyte of dual-ported SRAM or four to 16 Mbytes of dual-ported DRAM on a local bus. This expanded-memory module still requires only a single VME slot. The GMSV17 is priced from \$2,096 in 100 piece quantities.

#### **Spectrum Speeds Analog Analysis**

A third generation personal computer based software package for the analysis of analog circuits was recently rolled out by Spectrum Software (Sunnyvale, Calif.). Micro-Cap III is a window-based, interactive design and analysis system that features an integrated schematic editor and Spice-like analysis routines. Micro-Cap III can perform AC, DC, Fourier, and transient analysis on analog circuits directly from the schematic.

The new package performs both linear and non-linear analysis of components such as resistors, capacitors, inductors, bipolar and MOS transistors, and op amps. Mixedmode simulation is also possible with the integrated switch models and macros.



# Odds are 50-50 your perfect ASIC is a perfect dud the first time you plug it in.

# That's why Mentor Graphics lets you combine ASIC and board circuitry in a single simulation.

#### Trouble in ASIC paradise.

The big day has arrived.

Your first gate array is back from the foundry. With high expectations, you plug it into your board and power up.

It doesn't work.

Don't feel alone. Over 50% of ASICs aren't operational when first installed in their target system. Even though 95% pass their foundry tests with flying colors.

#### An immediate solution.

Mentor Graphics shifts these even odds heavily in your favor with our QuickSim<sup>™</sup> logic simulator, which lets you simulate both your ASIC and board circuitry in a single run.

With QuickSim, you not only track the internal operations of your ASIC circuitry, but also its transactions with the system at large. If there's a problem, you see precisely where it's located, either inside or outside your ASIC. All in a single, interactive simulation environment, where you can view and graphically "probe" the circuitry created by our NETED<sup>™</sup> schematic editor.

#### Check out our libraries.

Library support is an ideal benchmark to gauge the true worth of an electronic design automation system. The more diverse and plenti-

. Million

ful the component modeling libraries, the greater the design capability. It's as simple as that.

By this simple, yet decisive measure, Mentor Graphics brings you unequaled design capability. While other EDA vendors scurry to produce their own ASIC libraries (with little guarantee of accuracy), more ASIC vendors put their libraries on Mentor Graphics workstations than any other. And in most cases, we're the first workstation supported, which means you have the first shot at exploiting new chip technologies.

With Mentor Graphics, you get a breadth of LSI and VLSI component models, both hardware and software based. All of which can be mixed with ASICs in a single simulation that cuts your run time to an absolute minimum.

#### To be continued.

So much for the present. We're already developing new systems EDA tools that will extend to every dimension of electronic product development. From high-level systems descriptions to CASE. It's what our customers expect. It's what we'll deliver.

It's all part of a vision unique to Mentor Graphics, the leader in electronic design automation. Let us show you where this vision can take you.

Call us toll-free for an overview brochure and the number of your nearest sales office.

#### Phone 1-800-547-7390 (in Oregon call 284-7357).

Sydney, Australia; Phone 612-959-5488 Mississauga, Ontaric; Phone 416-279-9060 Nepean, Ontaric; Phone 416-279-9060 Sal-139-46-9604 Munich, West Germany; Phone 49-57096-0 Neu-Isenburg, West Germany; Phone 49-6102-25092-94 Hong Kong; Phone 832-566-5113 Givatayin 53583, Israel; Phone 972-777-719 Milan, Italy; Phone 39-824-4161 Asia-Pacific Headquarters, Tokyo, Japan; Phone 813-509-4800 Tokyo, Japan; Phone 813-509-4820 Osaka, Japan; Phone 813-589-2820 Osaka, Japan; Phone 822-548-0333 Spanga, Swedler; Phone 468-750-5540 Zurich, Switzerland; Phone 411-302-64-00 Taipei, Taiwan; Phone 846-2-776-2032 Halfweg, Netherlands; Phone 31-2907-7115 Singapore; Phone 503-626-7000 Helsinki, Finland; Phone 358-0-45571 Madrid, Spain; Phone



yourideas. Our Exp

#### EOPLE

A seventeen year partnership that changed simulation

utz Henckels, president, CEO, and co-founder of HHB Systems Inc. (Mahwah, NJ), was born in Germany during World War II, and grew up in Solingen, a city on the Wupper River, east of Dusseldorf. Solingen gained fame when the craft of sword making was introduced there during the Middle Ages. But it also is well known for its worldwide reputation as a fine cutlerv center, and as anyone knowledgable of fine cutlery might have guessed, the Henckels' family was heavily involved in cutlery. For over 250 years, they operated an internationally respected cutlery manufacturing business, J.A. Henckels Twin Works.

Lutz decided at an early age that he wanted to make his own mark in the world; he wanted to be at the cutting edge of technology. He did just that. He was one of the architects of the first commercially available digital simulator, CAPS, which was developed at GenRad Inc. (Concord, Mass.). CAPS was a cutting edge product targeted at the tester market. It brought a lot of attention to Gen-Rad. "The product was enormously successful; we sold thousands of them," Henckels remarked.

He also remembers his first year in a university/industry cooperative engineering program in Berlin, when he had an opportunity to work for a few months at EG&G in Massachusetts. It was there that he heard about the great reputation that Massachusetts Institute of Technology enjoyed, particularly in the United States.





This prompted him to visit the school, where he applied for and was accepted in the electrical engineering program. "When I came here I only planned to stay for six months, but I ended up staying permanently," he added.

His years at MIT were very fruitful. He worked part time at GenRad while earning a BS and MS in Electrical Engineering and a Ph.D. in Computer Science. He also met his future partners, Rene Haas and Kenneth Brown, who were also attending MIT and working at GenRad on the CAPS simulator.

Since they first got together in 1971, Henckels, Haas and Brown, aka HHB, have been like the three musketeers. The great success of CAPS "gave us the confidence to leave GenRad and start our own business," said Henckels. However, as a result of the coverage that they received in the trade press when they left GenRad, they were swamped with job offers, some with equity benefits. "We were very young at that time and accepted an offer from Instrumentation Engineering in New Jersey that included two percent equity in the company. But, we soon realized that we wouldn't be able to accomplish our goals there.

### THE GREAT SUCCESS OF CAPS GAVE US THE



CONFIDENCE TO START OUR OWN BUSINESS' However, we did stay two years until we finished a new simulator, called MicroSim. We left in 1977 to found HHB, and we've been here ever since," he added.

For the first five years, HHB was an profitable engineering services company developing simulators and automatic test program generation tools. But, after Haas and Henckels took the OMP course at Harvard University's Business School, they decided to become a product oriented company. The transition from a service oriented company to a product oriented one took two years, and of course, the first product out of the "new" organization was CADAT, an extremely successful simulator. Even today, the CADAT simulator together with the company's CATS hardware modeler accounts for more than half of HHB's business. Accelerators and automatic test generators also play a prominent part in the company's future. Recently, HHB's plans to broaden its base in the design automation arena have linked the company with several other design automation players.

When asked about the successful 17 year relationship that he has enjoyed with his two partners, Henckels comments, "We work together very hard, but when we're not working, we each go our own way." When he's not hard at work at HHB, where he devotes most of his time, Lutz Henckels likes to play hard. "I have the capacity to really switch off work and get involved with my family. Twice a year I take a vacation with my wife and three sons, and go to places like Chile, Ecuador, or the Galapagos Islands.

-Roland Wittenberg.



# DASH OPENS DOORS TO MORE VENDORS, SERVICES, AND SYSTEMS.

FutureNet<sup>®</sup> DASH<sup>™</sup> Schematic Designer gives you options no other schematic capture package can. With more than one hundred DASH-Partners providing a broad range of complementary products and services, DASH's industrystandard format is accepted virtually everywhere. So you won't end up with just a schematic. When you design with DASH, you'll have more choices in technologies, CAE systems, foundries, and service bureaus. DASH is a universal front end design tool that has already opened doors for thousands of users worldwide.

#### AN OPEN DOOR TO ASIC VENDORS.

DASH has won the support of dozens of ASIC vendors, including National Semiconductor, Mitsubishi, Motorola, LSI Logic, MMI, Hitachi, and Xilinx. They provide vendor-specific symbol libraries and/or accept DASH net lists for simulation so you can design



DASH runs on 80386 and 80286 machines, IBM® personal computers, and the Sun-3 Series.

ASICs in DASH. Whatever your choice of vendor or technology— PLDs, LCAs, gate arrays, or other semicustom devices—DASH is the schematic entry software of choice.

#### AN OPEN DOOR TO CAD SYSTEMS.

Translators to a wide variety of PCB and simulation systems are available from FutureNet and our DASH-Partners. DASH is the only design entry tool that can be used throughout your company, in multiple CAD environments, regardless of the mix of vendors.

#### AN OPEN DOOR TO SERVICE BUREAUS.

When you don't want to do it all yourself, DASH gives you access to outside services. Service bureaus throughout the world accept the DASH net list as standard input for their design, wire wrap, and PCB manufacturing services.

#### FREE DASH EVALUATION PACKAGE.

Take the first step. Call us today to qualify for your free DASH Evaluation Package, which includes evaluation software and documentation. Discover how DASH can open doors for you.

> 1-800-247-5700 Ext. 269



Data I/O Corporation 10525 Willows Road N.E., P.O. Box 97046, Redmond, WA 98073-9746, U.S.A. (206) 867-6899/Telex 15-2167 Data I/O Canada 6725 Arport Road, Suite 302, Mississauga, Ontario L4V 1V2 (416) 678-0761 Data I/O Europe World Trade Center, Strewinsklyalan 533, 1077 XX Amsterdam, The Netherlands + 31 (0)20-6622866/Telex 16616 DATIO NL Data I/O Japan Sumitomoseime Higashishinbashi Bldg., 8F, 2-1-7, Higashi-Shinbashi, Minato-ku, Tokyo 105, Japan (03) 432-6991/Telex 2522685 DATAIO J

The predictions of five years ago have not been fulfilled

Y wife Celia is a physician. When considering a problem she frames it in terms of what *is not* said, as well as what *is* said. She's often more interested in how things are perceived and presented than in what is stated.

This approach produces some well chosen questions. She has confidence in her own abilities but doesn't confuse this with the crucial issue of getting the problem straight before operating on it.

There is a lesson here that might help us understand why linear ASICs have been such a disappointment. Disappointment? Yes. The technical and economic predictions of five years ago have not been fulfilled. Linear ASICs are a tiny portion of the linear marketplace. At least two companies that started to bring linear ASICs to market are currently building standard linear products. No linear ASIC effort has achieved anything near the growth rate, profitability or size of comparable age standard product linear companies.

What's wrong? The computer tools and models necessary to build successful linear ASICs are still crude and incomplete. Methods for selection, characterization and control of construction technologies for linear ASICs are still elusive. These and related problems are real issues and need fixing before linear ASICs can provide the desired performance and profit advantages.

Even if these problems go away, linear ASICs have a more serious issue. Most silicon scribes don't

## A Prescription for Linear ASIC's

JIM WILLIAMS, STAFF SCIENTIST, LINEAR TECHNOLOGY CORP.., MILPITAS, CALIF.



know beans about systems, and systems is what linear ASICs are all about. Few IC people have instrumented a pharmaceutical plant, or shepherded a box level product through to production. Not many have worked with an interdisciplinary team to produce a medical instrument that really does what is required. IC hackers have not considered the practical realities of transducer fed measurement in an industrial environment, in an airplane, the human body, or on an oil rig.

This ignorance of systems makes listening difficult. It's hard to know when to question or what to ask when you're ignorant. Worse, our human nature often steers us to cling to what is familiar, producing false confidence, even arrogance.

This ignorance can cause critical flaws in problem definition and communication between customer and vendor. No matter how highly developed linear ASIC technology is, it's useless if these issues are not dealt with. This point is well illustrated by the experience of standard product linear houses. Customers keep vendors on the phone with questions about "simple" linear products that they've been using for ten years. RegardTHE IGNORANCE OF MOST SILICON SCRIBES ABOUT



SYSTEMS MAKES Listening Difficult' less of how well written the data sheet is, no matter how much characterization or information is available, issues come up—real issues, that can sink the customer. Sometimes it takes 45 minutes just to understand what the customer is talking about, let alone arrive at a satisfactory solution. Sometimes the customer doesn't really understand what the problem is, even when they think they do. Other times you don't understand, even though you're sure you do.

I can't imagine the calamity of supporting somebody who wants 50,000 pieces of some linear ASIC. He (and I) may not know it, but he's the one providing the characterization and writing the data sheet. He expects to ship product, and I expect to make money.

The customer-vendor relationship is as crucial as the technology in attempts to build linear ASICs. For people making the ICs, this means learning a lot more about what their customers are doing than they may be used to. It also means learning how to observe and listen before saying, or even thinking, anything.

If linear ASIC is to make a significant contribution the fast talking must be replaced with some slow listening.

JIM WILLIAMS is a staff scientist at Linear Technology Corporation, Milpitas, Calif., responsible for product definition, customer support and circuit design. Prior to LTC he worked at National Semiconductor and taught at M.I.T. for ten years. He has consulted for U.S. and foreign companies and governments and published over 100 articles covering analog circuit design.

## For High Speed with Low Power.

AMCC has the chips worth cheering about. When you need the versatility of high speed with low power in a bipolar array, our Q5000 Series Logic Arrays are the answer. They're designed for logic applications requiring speed/power efficiency. And they deliver.

Today's hi-rel commercial and military semicustom applications need high performance and proven reliability. And, our Q5000 Series gives you both—without paying the power penalty.

Our newest bipolar series is comprised of five arrays. All feature 4 levels of speed/power programmable macros and over 600 MHz I/O capability. One comes with 1280 bits of configurable RAM.

| Q5000 Series Key Features |           |  |  |
|---------------------------|-----------|--|--|
| Equivalent Gate Delay:    | 210-545ps |  |  |
| Flip/Flop Frequency:      | >600 MHz  |  |  |
| Power Per Gate:           | 1mW       |  |  |
| Speed/Power Product:      | 0.5pj     |  |  |
| Equivalent Gates:         | 1300-5000 |  |  |
| I/O Pads:                 | 76-160    |  |  |
| Operating                 | -55°C to  |  |  |
| Temperature Range:        | +125°C    |  |  |

AMCC Bipolar Logic Arrays have been designed with other flexible performance features in mind, too. Mixed ECL/TTL I/O compatibility. Your choice of packaging. Full military screening. AMCC's MacroMatrix<sup>®</sup> design tools. And, unrivaled customer support. To talk with an applications engineer about your specific needs, in the U.S., **call toll free** (800) 262-8830. In Europe, call AMCC (U.K.) 44-256-468186. Or write, Applied MicroCircuits Corporation, 6195 Lusk Blvd., San Diego, CA 92121. (619) 450-9333.

LD

A Better Bipolar Array is Here.

# SEA-OF-CELLS ECLArrays Come of Age

GEORGE OSTASZEWSKI, TONY KING, AND PHILIP WELSH, PLESSEY SEMICONDUCTORS, SWINDON, U.K., AND SCOTTS VALLEY, CALIF.

BRUCE COY AND MIKE HOLLABAUGH, APPLIED MICRO CIRCUITS CORP., SAN DIEGO, CALIF.

he sea-of-gates architectures has yielded density and performance improvements in CMOS technology. In the past, however, the high power dissipation of emitter-coupled logic (ECL) has rendered it impossible to make bipolar seaof-gates arrays. Now, circuit design and fabrication process advances permit the hitherto impossible: 16,000-gate sea-of-gates arrays, with 95 percent utilization, a 1.2 GHz clock frequency, and power dissipation of less than 16 W.

This article presents the first bipolar sea-of-gates array capable of such performance. Available both as the ELA80K series from Plessey Semiconductors and as the Q20K **Novel** series from Applied Micro Circuits Corp. (AMCC ), the family offers up to some 15,000 usable gates and 256 I/Os on one chip. The arrays were jointly developed by Plessey and AMCC in a technology partnership, with both companies providing process and architecture expertise.

In the resulting bipolar sea-of-gates array family, innovative circuit design techniques have achieved symmetrical 130-ps gate delays with reduced static

Boost

Density



THE SEA-OF-GATES ARCHITECTURE HAS BOOSTED ECL PACKING DENSITIES

# The traditional approach to IC design.



# The Cadence approach.

FINISH

۲

How you play the game determines if you win or lose. And there's plenty at stake. Your design. Your product. Maybe even your company.

Traditional IC design is full of pitfalls and blind alleys. While there are plenty of good tools available, none of them really work well together.

There is a better approach.

Design Framework<sup>™</sup> architecture from Cadence. The first integrated design environment to support the entire IC design process. A system that lets you go from start to finish in one smooth, direct path.

Not a "shell," Design Framework architecture is a unified environment where all design tools share the same user interface and design database. So important details never get lost in transit. Or garbled in translation.

But Design Framework tools don't just passively coexist. They actively cooperate. As your design rolls along, you see the impact of every change. In real time. Catching and correcting errors as they're made. Eliminating the need to go back and start over.

The bottom line—you finish designs faster and more economically.

You get to market sooner. And put greater distance between you and your competition.

In fact, Design Framework architecture can boost your design productivity five times or more over the traditional approach.

Design Framework architecture also fits easily into your existing design environment. You can even couple tools you developed or bought from other vendors.

And it's all brought to you by Cadence. The IC design automation software tool leader. We'll be happy

to tell you more. Write or call for a copy of our IC Design Game Plan: Cadence Design Systems, Inc., 555 River Oaks Parkway, San Jose, CA 95134, inside California: **1-800-672-3470**, ext. **866**, outside California: **1-800-538-8157**, ext. **866**.

Because in today's competitive environment playing by the old rules is a losing game.



Leadership by Design

STAR



FIGURE 1. Cross-section (a) and photomicrograph (b) of the transistor structure, showing the trench isolation and polysilicon contacts.

power requirements. Since the array uses bipolar rather than CMOS process technology, gate delays are not adversely affected by capacitive loading. Seaof-gates architectures and triple-level metal also make the arrays more compact, reducing wiring delays.

#### TECHNOLOGY

The array is manufactured on a silicon bipolar process incorporating two polysilicon contact layers (base and emitter) and trench isolation. Figure 1A shows a cross-section of the transistor structure.

The 1- $\mu$ m wide trench decouples the active device from the rest of the die, reducing the collector substrate capacitance by more than half. Trench isolation is also more compact than conventional oxide isolation, doubling the possible packing density.

The minimum emitter feature size as drawn is 1  $\mu$ m × 2  $\mu$ m (0.6  $\mu$ m × 1.6  $\mu$ m effective). Combined with the low capacitance of the double-polysilicon trench-isolated process, the small feature size permits a cutoff frequency of 13.5 GHz. Figure 1B shows a photograph of a fabricated transistor with a 1  $\mu$ m × 5  $\mu$ m emitter.

There are two levels of polysilicon and three levels of metal interconnect in the process, resulting in extremely high routing density. The minimum wiring pitches are 4  $\mu$ m, 5  $\mu$ m, and 7  $\mu$ m on the three metal levels.

Vias can be placed on any metal level without "yoking" (widening the metal tracks around the edge of the via). In processes that require yoking, vias cannot be placed adjacent to each other, as the widened metal tracks around each via would cause a metal short. As a result, yoking introduces restrictions on CAD tools and reduces the available routing area. The absence of restrictions on via placement in this array's process therefore facilitates automatic layout and increases the routing density.

#### Two Obstacles to -High-Density ECL

It is the unique circuit design which, coupled with the advanced process, permits densities approaching those of CMOS in a bipolar array without sacrificing ECL's speed performance.

The new circuit structure is best understood by comparison with existing ECL. A-conventional ECL output stage uses an emitter follower buffer stage to drive the load. However, in orthodox ECL technology, the emitter follower is biased by a static current source-a resistor. When the driving signal swings from low to high, the emitter follower pulls the output high at a speed commensurate with the high current available through the transistor. However, when there is a logic transition in the opposite direction, from high to low, the output is not actively pulled low; instead, the static current source sinks the required current.

The passive pull-down in conventional ECL has two disadvantages. First, the gates consume a great deal of power even when the outputs are static. In fact, the static current drain results in a power consumption on the order of 30 w for a 10,000-gate ECL chip. Power dissipation in excess of 15 W necessitates very expensive packaging with large heat sinks and at least forced-air cooling. And high current demands complicate system design and require expensive power supplies. Large power supplies increase the overall system size, further increasing system cost.

Secondly, the passive pulldown complicates logic design. Static current sources inherently introduce a difference in the transition times of the rising and falling edges, a skew that increases with interconnect loading. The presence of skew increases the likelihood of hazards and glitches.

# Trying to design tomorrow's ASICs with yesterday's tools? Now there's ChipCrafter.

ChipCrafter<sup>™</sup> is the integrated design tool that takes your complex CMOS ASIC design out of the stone-age and into the future.

High-level compilers, configurable libraries, process independence, and logic synthesis make ChipCrafter designs efficient. Automatic place and route, buffer sizing, and timing analysis at your Mentor Graphics<sup>™</sup> workstation makes them easy, and as dense as hand-packed.

#### FREE. ASIC Estimating Kit.

What will it take to do your design with our cutting-edge design tool? Our free ASIC Estimating Kit lets you analyze design trade-offs, including performance and cost implications, in a variety of processes. Find out how ChipCrafter and Seattle Silicon chip away at design restrictions to deliver the next generation of ASICs. Call for your free kit: 1-800-FOR-VLSI ext. 500.





3075-112th Ave N.E., Bellevue, WA 98004, (206) 828-4422. Copyright 1988, Seattle Silicon. ChipCrafter is a trademark of Seattle Silicon Corp. Mentor Graphics is a trademark of Mentor Graphics Corporation.

| TABLE 1. I/O DRIVER COMPARISON                            |                                 |                                     |                                       |  |
|-----------------------------------------------------------|---------------------------------|-------------------------------------|---------------------------------------|--|
|                                                           | TURBO<br>Family<br>(Typ/Max)    | VITESSE<br>VSC4500<br>(TYP/MAX)     | RAYTHEON<br>CGA70E18<br>(TYP/MAX)     |  |
| ECL 10KH INPUT<br>Tpd + + (ps)<br>Tpd (ps)<br>POWER (mW)  | 200/250<br>200/250<br>2.5/3.0   | 514/935<br>127/231<br>3.5/4.1       | 430/624<br>400/580<br>2.3/3.7         |  |
| TTL INPUT<br>Tpd + + (ps)<br>Tpd (ps)<br>POWER (mW)       | 270/338<br>100/125<br>1.0/1.3   | 820/1,492<br>1,046/1,904<br>6.6/7.3 | 1,380/2,001<br>530/769<br>3.3/5.3     |  |
| ECL 10KH OUTPUT<br>Tpd + + (ps)<br>Tpd (ps)<br>POWER (mW) | 270/338<br>202/253<br>40.0/52.0 | 820/1,492<br>725/1,320<br>4.8/7.2   | 830/1,204<br>1,280/1,856<br>23.3/37.3 |  |

NOTE 1. ALL VALUES ARE FOR THE FULL MILITARY TEMPERATURE AND VOLTAGE RANGE.

NOTE 2. TURBO VALUES FOR TTL INPUT ARE BASED ON SIMULATION RESULTS. OTHER TURBO VALUES ARE ESTIMATES. NOTE 3. VITESSE AND RAYTHEON INFORMATION FROM COMPANY DATA BOOK FIGURES.

In the worst case, a circuit will not work; at best, it must run more slowly.

#### ■ THE DYNAMIC DISCHARGE CIRCUIT

The Turbo dynamic discharge circuit overcomes the parallel problems of power dissipation and signal skew. Figure 2 shows an example Turbo circuit for an inverter. As in conventional ECL, an emitter follower provides an active pull-up of the load. However, this circuit supplements the conventional ECL structure with a capacitively coupled active pull-down arrangement. The circuit area is increased slightly by the additional capacitor and transistor. However, circuit area is not the limitation on ECL chip density; power consumption limits density much more than circuit size does. The dynamic discharge circuit yields such savings in power that chip density improves markedly despite the additional circuitry.

With the dynamic discharge circuit, an output is pulled from low to high in the same way as with conventional ECL, that is, with transistor  $Q_1$ conducting the differentialpair current and the emitter follower strongly turned on. When the differential pair switches, the base of is charged up through  $C_c$ , turning on the active pull-down transistor. The output is then pulled from high to low through the collector of  $Q_5$ .

Since the output signal is actively pulled both up and down, rise and fall times are symmetrical. As with conventional ECL, the delays through the circuit are the same on high-going and low-going transitions; thus, the output response is completely balanced. Figure 3 shows the propagation delay for the active pull-down circuit, compared to a conventional ECL circuit in the same process technology. As can be seen, the passive pull-down delay increases by 90 ps per pF of loading, compared to about 20 ps/pF for the active pull-down.

#### ■ I/O CELL DESIGN

Active pull-downs can be employed in gate array I/O cells for similar advantages. Differential I/O drivers typically differ in delay behavior with low-to-high and high-tolow transitions. With active pull-downs, the transitions are much more evenly balanced. Off-chip skews of signals at both 10KH and 100K logic levels have been demonstrated to show similar characteristics



FIGURE 2. An inverter circuit in the ECL Turbo technology.

to those in Figure 3 over a range of typical loads. Table 1 compares I/O driver performance expected from the Turbo array technology with data sheet specifications of available ECL gate arrays from Raytheon and gallium arsenide arrays from Vitesse.

If a +5 V supply is available, the I/O cell can include a Darlington output as well as a Turbo dynamic discharge circuit. The current requirements for this +5 V supply are less than 50 mA for the entire chip.

With the Darlington output option, a single I/O cell can drive a 25- $\Omega$  parallel terminated line with significantly less current than required in using two parallel 50- $\Omega$  driver outputs, thereby reducing IC power dissipation even further.

#### ■ ARRAY ARCHITECTURE

The reduced power dissipation makes it possible, for the first time, to use a sea-ofgates, or more appropriately, a "sea-of-cells" architecture in a bipolar array. Sea-of-cells architectures obviate the need for dedicated routing channels between core cells, yielding a 40 percent reduction in die size for a given number of cells. It is this large reduction in die size that makes the additional Turbo circuit components insignificant.

To achieve high cell utilization along with reduced die size, the array's core cells must be carefully designed for the maximum possible functional packing density. Since a bipolar gate tends to contain more components than a CMOS gate, it makes sense to use core cells that contain more components than typically found in CMOS sea-of-gates arrays.

In the Turbo array series, the core cells contain 18 active components, 10 resistors, and one capacitor (see Figure 4). The cell is thus large enough for a complete latch or a 6input OR/NOR gate. Additional components may be shared with neighboring cells if only a small number of devices are needed for a function in any particular macro.

The array family contains three members offering up to 16,000 usable gates. The largest array contains 4290 core cells, arranged in 39 rows of 110 cells. These cell counts do not include three additional cell columns that are dedicated to provide the threshold and clamp generators required in ECL circuits (see Figure 2 again).

The sea-of-cells architecture uses all three levels of metal for signal distribution. The lowest metal level is used almost exclusively to wire the transistors into SSI, MSI and LSI macros such as NOR gates, multiplexers, latches, and counters.

The power grid for the array core is fixed and resides on the two upper metal layers, with horizontal power buses on the second level and vertical power buses on the third level. The matrix of second- and thirdlevel metal power buses dis-

#### Previously, the best CAE tools were available on only one platform.

From the leader in desktop CAE solutions comes a new concept in electronic design: you pick the platform.

Viewlogic<sup>®</sup> was the first to deliver a premium CAE solution on 286/386 PCs through "native mode" technology. Now we've ported the entire Workview<sup>®</sup> suite of CAE solutions—including VHDL simulation, a mixed analog/digital simulator, and ASIC vendor kits—to Sun and VAX<sup>™</sup> workstations. For example, you can run a VHDL circuit simulation of 50,000 gates in minutes on a 386/PC, Sun Workstation<sup>®</sup> or VAX station. Standardize on one, or pick a combination and design complex ICs, ASICs, and systems in a multiple platform environment—and retain a common user interface and shared database.

With Workview, you have access to superior CAE solutions on today's three most popular workstations in electronic design. For more information, call: 1-800-CAE-VIEW; in Massachusetts, 1-508-480-0881.



desktop CAE and beyond



#### Viewlogic Systems Inc., 313 Boston Post Road West, Marlboro, MA 01752 Viewlogic and Workview are registered trademarks of Viewlogic Systems Inc., VAX and VMS are trademarks of Digital Equipment Corp., Sun Workstation is a registered trademark of Sun Microsystems Inc.

# • Which workstation has full I/C layout and editing capabilities?

# **4** billion x 4 billion point database;

# **A** Power:

fast, crisp graphics; intuitive and flexible data entry; GDSII and/or Gerber compatibility.

# **A** Productivity:

inexpensive desktop workstations without the performance degradation of multi-user systems.

## **Economy:**

inexpensive to purchase without the overheads (installation, maintenance, training) of either mainframes or equivalent workstations.

# ▲ Ease of use:

user-friendly Macintosh II<sup>TM</sup> implementation of industry standard commands minimizes your 'learning curve'.



|                            | Palette  |                         |  |  |
|----------------------------|----------|-------------------------|--|--|
| Contour Stamp Fill Pattern |          | Select Layer            |  |  |
| Bk/Vh                      | Bk/wh    | 0 1 2 3 4 5 6 7         |  |  |
| Green                      | Green    | 8 9 10 11 12 13 14 15   |  |  |
| Blue                       | Blue     | 16 17 18 19 20 21 22 23 |  |  |
| Cyan                       | ✓ □ Cyan | 24 25 26 27 28 29 30 31 |  |  |
|                            |          | 32 33 34 35 36 37 38 39 |  |  |
|                            |          | 40 41 42 43 44 45 46 47 |  |  |
|                            |          | 48 49 50 51 52 53 54 55 |  |  |
|                            |          | 56 57 58 59 60 61 62 63 |  |  |
|                            |          | Setup A Setup B Same    |  |  |
|                            |          | (Setup E) (Setup D)     |  |  |

Easily handles the largest layouts; multiple window capability.

Powerful Palette dialog replaces cumbersome multiple command interfaces and allows complete flexibility to create, mix and match contour and fill colors/ patterns.

4226 St. John's, Suite 400, D.D.O. Quebec H9G 1X5 (514) 696-4753 FAX: (514) 696-5351



FIGURE 3. Propagation delay versus loading for conventional ECL (emitter follower) and for ECL Turbo (active) NOR gates.

tributes current evenly through the chip and minimizes bus drops.

The lower power dissipation with the active pull-down circuit design means that power buses can be narrower compared to conventional ECL and less of the metal levels are taken up by wide power lines. As a result, there is ample room for all the inter-macro signal routing on the second and third levels of metal, in the spaces between the power tracks. For example, in the 16,000-gate array, there are 702 horizontal and 660 vertical wiring channels for global interconnect. These channels are arranged with 18 running horizontally between each power bus on metal two, and 6 running vertically between each power bus on metal three.

The macros are wired up on the first metal level using a 4- $\mu$ m pitch. The horizontal routing, however, has a 5- $\mu$ m pitch, and vertical wiring has a 7- $\mu$ m pitch. Because a substantial portion of the wiring is accomplished on metal level one, the larger pitches on higher metal levels do not impede routability. However, there is no direct correspondence between the grids on each metal level. Therefore, to facilitate global routing, the macros are handcrafted to offer multiple "hit points," where vias can be dropped from the global routing tracks onto the individual macros.

Obviously, hit points cannot occur in the same place as the power grid, else they would merely tie the signal to a power rail. Because the power grid occupies fixed locations every 19 horizontal channels and 7 vertical channels, macro wiring can "slide around" on the sea-of-cells array only within one such sector of the power grid.

With ECL, the number of transistors in a standard gate is relatively large compared to CMOS. There is also a larger variety of components needed for each gate. The cells in ECL sea-of-cells arrays are therefore larger. The power rail is fixed to fall on the cell boundary. The cells are 7 terminals wide and 16 terminals high. The horizontal power buses then fall over the resistors at the top and bottom of the cell, which tie to the power rails anyway,



FIGURE 4. Component layout in the Turbo array constituent cells.

so no hit points are obstructed. The vertical rail falls over the leftmost column of components, all of which are internal gate components (biasing transistors and the coupling capacitor). There are therefore no problems with hit-point obstruction, even though a fixed power grid is employed.

#### FRONT-END DESIGN SUPPORT

Both Plessey and AMCC

support front-end design on the Macro-Matrix design environment, which is integrated with Daisy, Mentor, and Valid engineering workstations. These systems assist the designer in all phases of the design cycle. During initial specification, the designer can capture schematics and run product-dependent engineering rules checks. During design analysis, he can perform logic simulation and check Z I L O G

## Great code compatibility. Terrific performance. Superintegration.

Zilog's Z80180" is the CMOS general purpose controller with the high performance and the on-board peripherals that make it clearly the cost-effective, space-saving choice. Whether you're upgrading a Z80 application or designing a totally new system.

## Zilog is Superintegration.

ASICs are the obvious answer to many of today's demands for customized products for specific uses. But it's also clear that, as the demand for higher levels of integration grows, the need for a new approach to ASIC arises. That new approach is Superintegration for a file.

from Zilog. Through Superintegration, Zilog bas developed a rapidly growing family of Application Specific Standard Products (ASSPs). Simply but, ASSPs are working cores and cells combined and enhanced for specific applications. They are not custom parts. In fact, the ASSPs we develop use the same architecture and the same codes you're already working with. Compared to ASICs, ASSPs mean a lot less risk. And non-recurring engineering (NRE) charges are eliminated. Plus, tight on-silicon coupling enhances performance. And board real estate is significantly reduced. Think what all this can mean

to your time-to-market. And think about this. Nobody bas a more complete library of proven, working generic cores, system cells, or 1/0 bolt-ons than Zilog. Nobody is better qualified to develop—and deliver—Superintegration parts.

#### Full software compatibility.

You'll be up and running with the Z180 immediately. Because it's 100% object code compatible with Z80/8080." You probably already know the code, so you can port right onto the Z180. Not only that, since Zilog originally developed the part jointly with Hitachi, the Z180 is directly compatible with Hitachi's version, the HD64180Z."

#### Enhanced performance.

Of course, the Z180's CPU core gives you more power and speed than discrete CPUs. Besides that, there are several new instructions. You also get operating frequencies to 10 MHz. And you have the overall performance advantages of CMOS and Superintegration.™

#### The important peripherals are on board.

The Z180's high integration results in impressive savings in costs and real estate. The MMU gives you one Mbyte of addressing space. You have 2 DMA channels, 2 UART channels, and 2 16-bit programmable counter-timers. Plus wait-state generators, an interrupt controller, a clock oscillator/generator, and a clocked serial I/O port. All integrated on the Z180 chip.

If this isn't enough to convince you to take a look at what the Z180 can do for your design project, here's a little more to consider. The full complement of development support tools are readily available from industry leaders. And the Z180 comes to you off-the-shelf, backed by Zilog's proven quality and reliability. Find out more about the Z180 or any of Zilog's growing family of Superintegration products. Contact your local Zilog sales office or your authorized distributor today. Zilog, Inc., 210 Hacienda Ave., Campbell, CA 95008, (408) 370-8000.

#### Right product. Right price. Right away. **Zilog** ZILOG SALES OFFICES: CA (408) 370-8120, (714) 838-7800, (818) 707-2160, CO (303) 494-2905, FL (813) 585-2533, GA (404)923-8500, IL (312) 517-8080, MA (617) 273-4222, MN (612) 831-7611.

ZILOG SALES OFFICES: CA (408) 370-8120, (714) 838-7800, (818) 707-2160. CD (30) 494-2905, FL (813) 585-2533, GA (404)923-8500, IL (312) 517-8080, MA (617) 273-4222, MN (612) 831-7611, MJ (212) 637-654, EKGALAND Maidenberg (44) (628) 93200, W. GERMANY Munich (49) (89) 612-6046, JAPAN Tokyo (81) (3) 587-0528, HONG KONG KONG 0852) (3) 723-8979, TANWAN (886) (2) 741-3125, SINGAPORE 65-235 7155, DISTRIBUTORS: U.S. Anthem Electric, Bell Indus., Hall-Mark Elec., JAN Devices, Inc., Lionex Corp., Schweber Elec., Western Microtech, CANADA Future Elec., SEMAD, LATIN AMERICA Argentina–Yel-(1) 46-2211, Brazil–Digibyte (011) 241-3611, Mexico–Semiconductores Profesionales (5) 536-1312.

# A chip carrier socket that won't play "pop goes the circuit."

Our sockets are designed to get solidly into contact and stay in contact. No matter what the outside influences. Pop-out is simply not a problem.



Controlled contact interface angle in AMP HPT sockets ensures positive chip carrier retention. Our exclusive removable housing allows direct inspection of solder joints, and fast repair/replacement of contacts. The contacts are High Pressure Tin, an AMP proprietary design which creates very high normal forces—a minimum of 200 grams per contact—for maximum retention and reliable interconnection. Short-signal-path contacts float in the housing to accommodate thermal expansion.

Two basic styles of sockets are available: square or 32-position rectangular EPROM and SO-J. Both come in solder





tail or surface mount versions and feature all the important details. Tin-over-nickel plating is applied after the contacts are formed, to assure full plating. We've built in visual indicators for locating pin 1, and polarizing to aid correct insertion.

Orientation holes in the 94V-0 housing floor make registration to the

minin

pc board both fast and simple, ideal for hand or tube-loaded robotic insertion. And the high pin counts make very effective use of real estate. Call the AMP Information Center at 1-800-522-6752 for literature on HPT PLCC Sockets. AMP Incorporated, Harrisburg, PA 17105-3608.

## **AMP** Interconnecting ideas

Seven socket sizes are available, with carrier extraction tools provided for each size.

| TABLE 2. D FLIP-FLOP COMPARISON                                                                                                                                                                                                       |                              |                                 |                                   |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------|-----------------------------------|--|
|                                                                                                                                                                                                                                       | TURBO<br>Family<br>(Typ/max) | VITESSE<br>VSC4500<br>(TYP/MAX) | RAYTHEON<br>CGA70E18<br>(TYP/MAX) |  |
| C - >Q<br>Tpd + + (ps)<br>Tpd + - (ps)                                                                                                                                                                                                | 362/427<br>292/344           | 1,035/1,884<br>762/1,387        | 680/986<br>650/943                |  |
| C = QN<br>Tpd + + (ps)<br>Tpd + - (ps)                                                                                                                                                                                                | 362/427<br>292/344           | 860/1,565<br>977/1,778          | 680/986<br>650/943                |  |
| POWER (mW)                                                                                                                                                                                                                            | 3.2/3.8                      | 2.0/2.8                         | 5.0/8.0                           |  |
| NOTE 1, ALL VALUES ARE FOR THE FULL MILITARY TEMPERATURE<br>AND VOLTAGE RANGE.<br>NOTE 2. TURBO VALUES ARE BASED ON CIRCUIT AND PROCESS<br>SIMULATION RESULTS.<br>VITESSE AND RAYTHEON INFORMATION FROM COMPANY DATA<br>BOOK FIGURES. |                              |                                 |                                   |  |

critical paths via static timing analysis under a range of operating conditions. In test generation, the engineer can verify test vector formatting and determine the vector set's fault coverage.

AMCC also offers a version of the MacroMatrix system that allows array users to perform their own placement and routing. The CAD tools, discussed below, incorporate a rule-based expert system that accepts user parameters and then generates a layout automatically.

MacroMatrix support also includes software that automates design submission to Plessey and AMCC, facilitating the otherwise onerous task of interfacing with the vendor.

Plessey also supports the mainframe-based CAE system PDSII. PDSII runs on all VAX VMS systems and offers all the same features as the engineering workstations. PDSII also supports all of Plessey's CMOS gate array and cell-based ASIC products and is furnished with a multiple-window interactive design and layout environment.

#### PLACEMENT AND ROUTING

Sea-of-gates arrays present unique challenges to layout tools because of the restricted routing space. Typical sea-ofgates offerings do not support utilizations much higher than about 45 percent (Meyer, 1988). However, due to the use of triple-level metal, an optimized power grid, and larger cells than found in CMOS arrays, the utilization of the bipolar sea-of-cells architecture in the Turbo arrays is more than twice as high. Moreover, because each cell is larger and contains more equivalent gates than CMOS sea-of-gates array cells, there is less global routing over a larger area, which makes layout a simpler task.

Currently available for automatic placement, AMCC's AMC-CAD layout system uses an enhanced version of the leastsquares algorithm found in In least-squares placement, the flattened netlist is projected onto an N-dimensional space with internodal distance dependent on user-defined weights. The N-dimensional representation is then flattened into a planar mesh.

Plessey is readying an automatic floorplanning and layout system that will be offered as part of PDSII. The floorplanner will use the hierarchy defined by the designer for an initial constructive placement. The placement within each block will then be optimized with a rule-based system. The optimization works from the logic structure, minimizing clock distribution and busing problems.

Because global routing oc-

curs on only two of the three metal layers (with one layer dedicated to macro routing), a conventional two-level router can be employed for global signal routing.

Plessey's PDSII and AMCC'S AMCCAD both offer N-level routers. These layout tools allow interactive routing of critical paths as well as completely automatic routing in accordance with user-specified net priorities.

As a result of the technology agreement between the two companies, designers can now not only design in the highestperformance arrays currently available, but also are furnished with a complete alternate-source capability on all aspects of the CAE and CAD process. The design engineers can use either Plessey's or AMCC's CAE system; either Plessey or AMCC will perform automatic placement and routing; and whichever CAE and CAD path is chosen, either prototypes or production quantities may be obtained from the other vendor if desired.

#### PERFORMANCE CONCLUSIONS

An advanced 1-µm bipolar process enabled the design of a 16,000-gate ECL array that can operate in the region of 1.5 GHz. By using the Turbo dynamic discharge circuitry in the core macros, static current consumption is dramatically reduced compared to conventional ECL. In addition, the dynamic discharge circuit yields symmetrical rise and fall delays over the full range of loading conditions.

The dynamic discharge circuit has for the first time made it possible to use a sea-of-cells architecture for a bipolar logic array. Removing routing channels increases circuit density and therefore reduces both chip size and wire delays. CAD support and careful array design make it possible to obtain 95 percent utilization of a 16,000-gate array.

Table 2 compares the performance parameters of the sea-of-cells array devices with those for existing channeled ECL (Raytheon) and gallium arsenide (Vitesse) arrays. The sea-of-cells Turbo architecture clearly will yield higher performance. The Turbo array also offers an order of magnitude higher gate density than GaAs arrays.

The speed and density of the array family makes it suitable for applictaions such as super-computers, mainframes, military systems, optical data network support, and instrumentation.

#### REFERENCES

MEYER, E.L. 1988. "Garnering the Gates in High-Density Arrays," VLSI Systems Design's Semicustom Design Guide.

#### ABOUT THE AUTHORS

George Ostaszewski is Project Manager at Plessey Semiconductors. Ostaszewski has been with Plessey for eight years. He holds a BSc in Electronics from the University of Wales Institute of Science and Technology.

**Tony King** is Worldwide Marketing Manager for ECL Semicustom Products at Plessey Semiconductors. Prior to joining Plessey, King worked at Texas Instruments and STC. He holds a BSc in Electronic Engineering from Lanchester Polytechnic.

Phil Welsh is the North American Digital ASIC Product Manager at Plessey Semiconductors. Welsh was formerly with Ferranti Interdesign for six years. He holds a BSc from Nottingham University.

**Bruce Coy** is Bipolar Design Manager at AMCC. Previously, Coy executed bipolar analog and digital design at Honeywell Solid State Electronics Division and Burroughs Corp. He hold a BSEE/CS from the University of California at Berkeley.

Mike Hollabaugh is Director of Marketing at AMCC. Previously, Hollabaugh worked at Fairchild Semiconductor for 11 years, as ECL Design Manager and Marketing Manager for Gate Array Design. He has a BSEE from California Polytechnic Institute at San Luis Obispo.

# TEXAS INSTRUMENTS REPORTS ON SYSTEMS LOGIC

# IN THE ERA OF Megachip

#### Systems logic in the Era of MegaChip Technologies:

# No system should ever be limited by its to help your design perform at its best.

Up to 65% of the components in today's systems are logic. Such a large proportion demands that your logic devices perform on a par with other advanced building blocks and be chosen with equal care. Systems logic alternatives from Texas Instruments can help you better realize the performance potential of your system design.

ithin months after demonstrating the first working integrated circuit 30 years ago, Texas Instruments introduced a commercially available logic function, an RS flip-flop. With that beginning, TI established a tradition of development and innovation in logic that encompasses the industry-standard SN54/74 Series TTL and the new families of advanced logic described here that can add significantly to the value and performance of your overall system.

For example, for systems that require off-the-shelf flexibility with a degree of customization, TI's Programmable Logic Devices (PLDs) include popular 10-ns PAL®ICs available in high volume. And, to keep pace with today's high-speed microprocessors, TI plans to continue to drive PLD performance to sub-10-ns speeds.

TI's Advanced CMOS Logic (ACL) supports the design goal of high perfor-

**ON THE COVER:** Suspended above the board, provided by Rockwell International, Missile Systems Division, are military versions of TI advanced logic devices.

mance combined with low-power operation, while TI's new BiCMOS bus-interface family delivers very high drive current at very low power compared to bipolar circuits.

#### TI's MegaChip Technologies

Our emphasis on high-density memories is the catalyst for ongoing advances in how we design, process, and manufacture semiconductors and in how we serve our customers. These are our MegaChip<sup>™</sup> Technologies, and they are the means by which we can help you and your company get to market faster with better products. For systems requiring moderate densities and fast prototype cycle times, TI offers a new series of one-micron CMOS gate arrays. When you need higher levels of integration plus increased design flexibility, TI's one-micron CMOS standard cells provide the means for system consolidation.

And for military applications, TI offers a wide choice of high-reliability logic functions.

On the following pages are details of what you can expect from TI's range of logic options:
Contributing significantly to fast address decoding in speed-critical paths of the COMPAQ DESKPRO 386/20<sup>™</sup> personal computer processor board are two TIBPAL16L8-10 PAL circuits from TI (pictured above a segment of the board).

### Deed your system to market with TI's superfast PLDs.

PLDs are a functional alternative to standard logic ICs and gate arrays or standard cells.

Because TI's PLDs are off-the-shelf items you program yourself, you avoid the longer design cycle times of custom ICs and move on to market faster. These PLDs offer very attractive performance advantages. Consider these:

- TIBPAL16XX-10 PAL ICs from TI deliver a 10-ns propagation delay and are available in quantity. Clock-to-Q time is 8 ns, and output-registered toggle frequency is 62.5 MHz. IMPACT-X<sup>™</sup> technology gives these PAL ICs their superior speed; they are well suited for use with high-speed processors such as the Motorola 68030, the Intel 80386, and RISC-based architectures. The 10-ns performance brings a higher level of integration to speed-critical paths.
- TI's TIEPAL10H16P8-6 IMPACT<sup>™</sup> ECL PAL circuit delivers even faster operation: 6-ns propagation delay max. You can now streamline-conventional ECL designs by consolidating several discrete components into a single custom function.
- TI's new 7-ns Programmable Address Decoder is intended to help you squeeze more performance out of memory interface systems. By performing address decoding much faster than conventional PAL architectures—in 7 ns—the TIBPAD16N8-7 allows you to take advantage of the new processors



TI's PAL IC road map shows consistent power and consistently higher speeds, with even faster versions on the way.

- to increase overall system performance. • TI's 50-MHz Programmable State Machines (PSMs), TIB825S105B (16 x 48 x 8) and '167B (14 x 48 x 6), are ideal for use in high-performance computing, memory interface, telecommunications, and graphics. These PSMs may be used to implement custom sequential logic designs such as peripheral I/O controllers and videoblanking controllers.
- The TIBPAL22VP10-20, with a 20-ns delay, is 20% faster than the competition's "A" version and much more flexible. A programmable output macrocell allows two extra, exclusive output configurations, for a total of six.
- TI's TICPAL16XX Series 20-pin CMOS PAL ICs are the cure for power problems. They operate at virtually zero standby power and are reliable, high-performance replacements for conventional TTL and HCMOS logic. The devices can be erased and reprogrammed repeatedly.



### et high speed, low power, and low noise with TI's broad ACL family.

It's an extensive family that includes gates, flip-flops, latches, registers, drivers, and transceivers. It's a readily available family in DIP and SOIC packages. It's TI's high-performance EPIC<sup>™</sup> ACL family, bringing with it an important bonus—major reductions in noise.

Family speed is comparable to advanced bipolar 54/74F; 24 mA of



When every nanosecond counts, TI's new high-performance ACL family can help you significantly improve system speed.

sink/source current will drive 50-ohm transmission lines; and low power is characteristic of TI's EPIC technology. All this with "ground bounce" substantially reduced compared with end-pin ACL. The reasons are innovative packaging and a circuit-design technique called OEC<sup>™</sup> (Output Edge Control) which softens the transition states that cause simultaneous switching noise. In fact, EPIC ACL noise levels are typically 10% less than those of bipolar devices.

The rapidly increasing customer acceptance of TI's ACL family confirms its noise-reduction advantages and its ease of use.

### System design advantages

A unique "flow-through architecture" simplifies board design, layout, and troubleshooting. Inputs surround power pins on one side, outputs on the other, and control pins are strategically located at the package ends.

From a systems perspective, TI's arrangement offers the lowest-cost design when compared to end-pin ACL.

Because in circumventing noise problems, end-pin designs can require additional components that take up to 32% more board area and slow system performance.

There are 146 functions, in both AC and ACT versions, currently announced in TI's ACL family, including such innovative, highly complex functions as advanced transceivers, line drivers, latches, feedback registers, multiplexers, and counters.

This ACL family, developed in cooperation with and supported by Philips/Signetics, fully meets JEDEC industry-standard No. 20 specifications for Advanced CMOS Logic.

High-performance, low-power EPIC Advanced CMOS Logic and BiCMOS businterface devices (suspended above the board) helped new Multibus single-board computer achieve substantial power reductions.

### ut power, not speed or drive, with TI's BiCMOS bus-interface ICs.

This new family is a simple, effective means to reduce system power consumption without compromising advanced performance.

As the BiCMOS name implies, TI combines bipolar IMPACT and CMOS processing to achieve switching speeds comparable to advanced bipolar products and provide the 48/64-mA drive current needed for high-capacitive loads and backplanes. In particular, family members meet the drive requirements of industry-standard buses such as Multibus<sup>®</sup> and VMEbus<sup>™</sup> In addition, TI's BiCMOS devices can reduce disabled currents by 95% and active currents by 50%-80% compared to bipolar equivalents. Result: System IC power savings can be more than 25%.

There are more than 60 functions comprising TI's BiCMOS bus-interface family. Included are 8-, 9-, and 10-bit latches, buffers, drivers, and transceivers—a wide choice that means you can easily find what you need to implement highperformance bus-interface designs.



An innovative circuit design in TI's BiCMOS bus-interface logic helps lower disabled currents. This is key to overall power savings because in a typical bus network only one device is enabled at a time.



### Chieve higher integration more confidently with TI's new one-micron ASIC family.

Now, you can integrate more of your systems logic using TI's new one-micron CMOS ASIC (application-specific integrated circuit) family—the TGC100 Series gate arrays and the TSC500 Series standard cells. Each offers different degrees of design flexibility and system integration. The result is significantly reduced component count which cuts board size and system cost while improving reliability and performance.

And TI is supporting the family with comprehensive kits that help minimize design cost, risk, and time by providing a comfortable, easy-to-use design environment.

### Efficient logic consolidation

Using TI's new TGC100 Series gate arrays, you can sweep major chunks of "glue logic" into a single device while realizing fast design and prototype cycle times. Array densities currently range to more than 8K usable gates and 142 bond pads; the Series will be extended to more than 16K usable gates and 216 bond pads in a major production release planned for late 1988. Prototype delivery is typically two to three weeks from approval of postlayout simulation results.

The TGC100 Series Design Kit gives you complete autonomy and control over the design process. It is a comprehensive set of the tools required for successful gate-array design and validation (see last page for details).

Standard packages for the TGC100 Series range from 28-pin DIPs to 84-pin PLCCs, with optional packages up to 144 pins.

### System consolidation on a chip

For applications requiring maximum design flexibility and higher levels of integration, TI has disclosed its thirdgeneration standard-cell family, the TSC500 Series.

Complex system designs can be implemented using a growing core of basic SSI/MSI functions, as well as scan cells for testability and MegaModule<sup>™</sup> building blocks such as register files. FIFOs, bit-slice family functions, RAM, and ROM are other aids to implementation. Output cells with drive capability up to 64 mA are available.

Package options include conventional through-hole DIPs, surface-mount PLCCs, and plastic quad flatpacks (QFPs) in both JEDEC and EIAJ standards, as well as high-pin-count plastic pin-grid arrays.

Both the TGC100 and TSC500 Series have a typical propagation gate delay of

### logic. TI offers advanced logic families

Major logic consolidation, the equivalent of 252 MSI and LSI devices, was possible using the seven TI ASIC functions shown above the microExplorer<sup>™</sup> board which brings symbolic cessing to a MacIntosh II<sup>®</sup> desktop computer.



480 ps for a two-input NAND gate with a fanout of three; flip-flop toggle rates range up to 208 MHz. Both series offer output and bidirectional buffers with variable slew-rate control. And both series are fabricated in TI's high-performance EPIC process.

### Apply TI's advanced logic to improve the performance of military systems.

Among TI's broad selection of logic devices produced to military requirements is a large PAL family. Propagation delays as fast as 15 ns are available over the military temperature range. The introduction of a 12-ns, 20-pin PAL circuit is planned, as well as military versions of the TIB825S105B and '167B Programmable State Machines.

TI is offering military counterparts selected from its ACL family, as well as 54F functions. Soon to come will be the BiCMOS family of bus-interface functions.

Included among TI's lineup of military ASICs are versions of the one-micron TGC100 Series gate arrays discussed at left, as well as two-micron standard cells.

TI's logic devices are among the more than 800 military functions offered compliant to MIL-STD-883C, Class B. Of this total, TI provides more than 200 to DESC-standard military drawings and is qualified to supply 285 JM38510 Class B devices (QPL 75).



### Milestones in Innovation

TI's tradition for milestone innovations extends from the infancy of semiconductor technology into the MegaChip Era. Among the major highlights:

- First commercial silicon transistor (1954)
  First commercially produced transistor
- radio (1954)First integrated circuit (1958)
- First integrated circuit (1938)
- First hand-held calculator (1967)
- First single-chip microprocessor (1970)
- First single-chip microcomputer (1970)
- First single-chip speech synthesizer (1978)
- First advanced single-chip digital signal processor (1982)
- First video RAM (1984)
- First fully integrated trench memory cell (1985)
- First gallium arsenide (GaAs) LSI on silicon substrate (1986)
- First single-chip Artificial Intelligence microprocessor (1987)



### Comprehensive support from TI helps you improve your design performance as you improve system performance.

To enable you to excel in designing the logic portion of your system for maximum performance, TI has compiled or is making available a wide range of design tools and aids:

**PLDs:** The TI PLD data book (472 pages) contains design and specification data for 78 device types. Four application notes are incorporated as a reference tool. A qualification book is available, and a state-machine design kit is forthcoming.

ACL and BiCMOS Bus Interface: TI's ACL data book (348 pages) contains detailed specifications and applications information on the members of the one-micron ACL family. The ACL designer's handbook (299 pages) spells out the technical issues confronting advanced-logic design engineers and describes methods for handling the issues. A qualification book (358 pages) features extensive reliability and characterization data, die photos, and application derating factors. Customer evaluation capability is enhanced by TI's system evaluation board (available for demonstration through TI field sales offices) and third-party characterization boards.

Data sheets are available on each member of TI's BiCMOS bus-interface family.

**ASICs:** The TGC100 Series Design Kit gives you the tools needed to successfully complete a gate-array design: A

### **Texas Instruments Incorporated** P.O. Box 809066

Dallas, Texas 75380-9066

Yes, please send me the following:

- RYØ1 \_\_\_\_ ASIC Information Packet DZØ1 \_\_\_\_ Programmable Logic Device Data Book
- CAØ1 \_\_\_\_\_ ACL/BiCMOS Information Packet
- CBØ1 \_\_\_\_\_ BiCMOS Data Sheet Packet

NAME

TITLE

COMPANY

ADDRESS

CITY

AREA CODE TELEPHONE



**Extensive design support** available for TI's systems logic families includes that for the new TGC100 Series gate arrays (*at top*), Programmable Logic Devices (*at left*), and Advanced CMOS Logic.

macro library for Daisy or Mentor engineering workstations containing the graphic symbol and functional and simulation models for each macro; a software library of TI-specific software tools that streamline and simplify the design process; a design manual that answers "how to" questions about design-

ZIP

STATE

EXT.

SDVØ83VD8ØØC

ing with the TGC100 Series; a twovolume data manual providing detailed specifications for each macro in the TGC100 Series software library; and a software user's manual.

An equally comprehensive design kit for the TSC500 Series is currently in development.

For more information on TI's advanced systems logic ICs and their support tools, complete and return the coupon today. Or write: Texas Instruments Incorporated P.O. Box 809066 Dallas, Texas 75380-9066

<sup>14</sup> MegaChip, IMPACT (Implanted Advanced Composed Technology), IMPACT-X, EPIC (Enhanced Derformance Implanted CMOS), OEC, MegaModule, and microExplorer are trademarks of Texas Instruments Incorporated. COMPAQ DESKPRO 386/20 is a trademark of Compaq Computer Corporation. VMEbus is a trademark of Motorola, Inc.

 PAL is a registered trademark of Monolithic Memories Inc. Multibus is a registered trademark of Intel Corporation. Macintosh II is a registered trademark of Apple Computer, Inc.
 I988 TI SDVRØ75 08-8055



### CUSTOM/SEMICUSTOM IC VENDORS

This short form directory lists vendors offering custom and semicustom gate array and cell-based ICs in a variety of fabrication technologies. If a vendor offers a particular technology, there will be a two number entry under this category. For example, if 240/14k is listed under "CMOS(SI-GATE, ME-GATE)" in the Gate Array Fabrication Technologies directory, the vendor's fabrication facility can deliver silicon- or metal-gate CMOS arrays with flip-flop toggle rates up to 240 MHz, and gate densities to 14,000. If 25/110 is listed under the "BIMOS" category for Cell Library Fabrication Technologies, the vendor can supply BiMOS chips with toggle rates to 25 MHz, and has 110 standard cells in this library. For more details see VLSI Systems Design's 1988 Semicustom Design Guide.

| COMPANY            |            | 01,                         | 1)             | )G                          |             |                     |                  |                       |                           | Τ                       |                                          |
|--------------------|------------|-----------------------------|----------------|-----------------------------|-------------|---------------------|------------------|-----------------------|---------------------------|-------------------------|------------------------------------------|
| and when when      |            | 01, L                       | T (0           | AAL(                        | L           | II                  | re,              | a series of           | SFET                      | ESFI                    |                                          |
|                    | Salar (    | ) (CL                       | , EC           | )FET                        | EC          | ST                  | GA'              | S<br>RD)              | MES                       | M-Q                     |                                          |
|                    | OS         | AR<br>, O                   | AR.            | AR.<br>AL/                  | .AR.<br>[1] | AR.                 | (SI-<br>(SI-     | SOHAN                 | D                         | E/I                     | 1 al a                                   |
| al the search      | CM         | POI                         | POI            | POL                         | 10d         | )) T. ((            | IOS<br>GA        | 10S.<br>AD-           | AS                        | AS.                     | AOS                                      |
|                    | BI         | BI<br>1 <sup>2</sup> 1      | BI             | BI<br>DI                    | BI          | BI                  | CN               | CN<br>R               | G/                        | GA                      | Ň                                        |
| ACTEL              |            |                             | (50)           |                             |             | 5(0)                | 70/2k            |                       |                           |                         |                                          |
| AmD                |            | 1                           | 4988           |                             |             | 5228                |                  |                       |                           | The state               |                                          |
| APP. MICRO CIRC.   |            | *                           | 800/5k         | No. of Concession           |             | 800/5k              | 240/14k          |                       |                           |                         |                                          |
| BARVON             |            | 100/2k                      | 000/08         |                             |             | 000/08              | 100/2k           |                       |                           |                         |                                          |
| CALIFORNIA MICRO   |            | 2/200                       |                |                             |             |                     | 30/10k           |                       |                           |                         | lennin (Pris)                            |
| COMMODORE          | 371,203,36 | 3/288                       |                |                             | -           | a the second second | 80/6k            |                       |                           |                         |                                          |
| CONTROL DATA       |            |                             |                |                             |             |                     | 75/20k           |                       |                           |                         |                                          |
| CUSTOM ARRAYS      |            | n/s/1.4k                    |                |                             |             |                     | 175/             |                       |                           |                         |                                          |
|                    | 1          | 5501507                     |                |                             |             |                     | 104,832          |                       |                           |                         |                                          |
| DATA LINEAR        |            | 0.5–1<br>GHz <sup>1</sup> / |                |                             |             |                     |                  | 「教育生活」                |                           |                         |                                          |
|                    |            | 347                         |                |                             |             |                     |                  |                       |                           |                         |                                          |
| DESIGN DEVICES     |            |                             |                |                             |             |                     | 150/<br>129k     |                       |                           |                         |                                          |
| ELECTRONIC TECH.   |            | n/s/n/s                     |                |                             |             | 1/298               | 65/5k            |                       |                           |                         |                                          |
| EXAR               |            |                             |                | 1 GHz <sup>1</sup> /<br>800 |             |                     |                  |                       | 12313                     |                         | 1.1.1                                    |
| FORD               |            |                             |                |                             | the same    |                     | Sec. Sky         | 12 2 2 3 T            |                           | 1 GHz/                  | Carl Las                                 |
| FUJITSU            | 250/       | 180/                        | 1k/9856        |                             |             | 150/                | 180/             |                       |                           | JA                      |                                          |
| GAIN               | 11,968     | 3240                        |                |                             |             | 3162                | 3240             | 11 - 11 - 11 - 12 - 1 | Contraction of the second | 1k/7k                   |                                          |
| GE MICRO.          |            |                             |                |                             |             |                     | 40/13.5k         |                       |                           | IN / K                  |                                          |
| GENESIS            |            |                             |                | 200/280                     |             |                     | 100/15k          |                       | and the second second     |                         |                                          |
| GE SOLID STATE     |            |                             |                | 200/200                     |             |                     | 250/54k          | 10/1.2k               | 6.2.2.5                   | 1                       | 52. A. 197                               |
| GOULD              | 100/       |                             |                |                             |             |                     | 100/14k          | Sector Articles       |                           |                         |                                          |
| ппаспі             | 2550       |                             |                |                             |             |                     | 2550             |                       | 19 7. A. Land             |                         | and the                                  |
| HOLT               |            | 600/121                     |                |                             |             |                     | 20/255<br>50/40k |                       |                           | Care Care Care          |                                          |
| HUGHES AIRCRAFT    |            | 000/12K                     |                |                             |             |                     | 200/40k          |                       |                           |                         |                                          |
| ICI ARRAY          |            | a free start                |                |                             |             |                     | 40/2650          |                       | 10 Carrier                |                         | 18 18 18 18 18 18 18 18 18 18 18 18 18 1 |
| INTEGRATED CMOS    |            | State Street                |                |                             |             | 1. T. M. M.         | 50/              | MOLENS!               |                           |                         |                                          |
| INTEGRATED LOGIC   |            |                             |                |                             |             |                     | 30,380           | 25-15                 | the second                |                         |                                          |
|                    |            |                             |                |                             |             |                     | 100,512          |                       |                           |                         |                                          |
| INT. MICROCIRCUITS |            |                             |                |                             |             |                     | 100/8k           |                       |                           |                         | C. Stand Standing                        |
| LSI LOGIC          | n/s/43.5k  | NOT THE OWNER               |                |                             | NEW YORK    |                     | n/s/100k         | -                     |                           |                         | 4. C.Y. C. M.                            |
| MARCONI            |            |                             |                |                             | TALK!       |                     | 100/             | 60/4048               |                           |                         |                                          |
| MATRA DESIGN       |            |                             |                |                             | Luckiter 1  |                     | 45/7.5k          | Star Soft             |                           | 1910.000                |                                          |
| MCE                |            | 40/200                      |                | 50/592                      |             |                     | 5/984            |                       |                           |                         |                                          |
| MICRO LINEAR       |            | 40/200                      |                | 100/                        |             |                     | 40/200           |                       |                           | A STATE OF THE STATE OF |                                          |
| MICDO ISI          |            |                             | - manage       | 1816                        |             |                     | 00/2 51          |                       |                           |                         |                                          |
| MIETEC             |            | 40/n/s                      |                |                             |             |                     | 60/n/s           |                       |                           |                         |                                          |
| MITSUBISHI         |            |                             |                |                             |             |                     | 175/20k          |                       | Set Starter               | S                       |                                          |
| MUTUKULA           |            | ALC: NO                     | >1k/<br>10.332 |                             | EL CLAR     | >150/<br>2860       | >150/<br>104,832 |                       |                           |                         |                                          |

### DIRECTORY OF GATE ARRAY FABRICATION TECHNOLOGIES





### Now 1.5 µ Hard Megacell ASICs.

Nobody packs as much function into a megacell custom circuit as Toshiba because we've got the broadest library of  $1.5\mu$  CMOS megacells. We're Leader of the Packed.

We've been successfully producing complex megacell customs for over four years now. And we've shipped millions of them. So while others are just beginning their megacell efforts, we stand alone in experience and production. ®Z80 is a trademark of Zilog Inc.

Our megacells are exact mask duplicates of our standard LSI discretes. Each megacell is tested to our standard data sheet specifications. New layout is only required for the random logic section, and total circuit testability is always assured. We offer your application the highest complexity at the lowest risk.

### **Z80 FAMILY MEGACELLS**

Z80. PIO. SIO. CTC. DMA. We have them all. And you can mix and match components with random logic to create integrated solutions for your most complex applications. Like the solutions we've already provided for modems, printers, hand terminals and industrial controls. To name just a few.

AREA SALES OFFICES: CENTRAL AREA, Toshiba America, Inc., (312) 945-1500; EASTERN AREA, Toshiba America, Inc., (617) 272-4352; NORTHWESTERN AREA, Toshiba America, Inc., (408) 737-9844, (503) 629-0818; SOUTHWESTERN REGION, Toshiba America, Inc., (714) 455-2000; SOUTH CENTRAL REGION, Toshiba America, Inc., (214) 480-0470; SOUTHEASTERN REGION, Toshiba America, Inc., (404) 368-0203; MAJOR ACCOUNT OFFICE, Fishkill, New York, Toshiba America, Inc., (914) 495-52000; SOUTH CENTRAL REGION, Toshiba America, Inc., (314) 480-0470; SOUTHEASTERN REGION, Toshiba America, Inc., (408) 737-9844, (503) 629-0818; SOUTHWESTERN REGION, Toshiba America, Inc., (214) 480-0470; SOUTHEASTERN REGION, Toshiba America, Inc., (404) 368-0203; MAJOR ACCOUNT OFFICE, Fishkill, New York, Toshiba America, Inc., (914) 895-6500; BOCA RATON, FLORIDA, Toshiba America, Inc., (305) 394-3004. REPRESENTATIVE OFFICES: ALABAMA, Montgomery Marketing, Inc., (208) 880-0498; ARIZONA, Summit Sales, (629) 998-4850; ARKANSAS, MIL-REP Associates, (512) 346-6331; CALIFORNIA (Northern) Elrepco, Inc., (415) 962-0660; CALIFORNIG (L.A. & Orange County) Bager Electronics, Inc., (818) 712-0011, (714) 957-3867, (San Diego County) Eagle Technical Sales, (619) 743-6550; COLORADO, Straube Associates Mountain States, Inc., (303) 426-0890; CONNECTICUT, Datcom, Inc., (203) 288-7005; FLORIDA, Sales Engineering Concepts, (813) 823-6221, (305) 462-4601, (305) 682-4800; GEORGIA, Montgomery Marketing, Inc., (404) 447-6124, IDAHO, Components West, (509) 922-2412; ILLINDIS, Carison Electronic Sales, (312) 956-8245, IOWA, Carison Electronics, (316) 744-1229; KENTUCKY, Lesile M. Devoe Company, (317) 842-3245; IDWA, Carison Electronics, (316) 744-1229, ICHUCKY, Lesile M. Devoe Company, (317) 842-3245; ILLINDIS, Carison Electronics, (316) 744-1229, ILLINDIX, Carison Electronic Sales, (313) 349-3940; MINNESOTA, Electric Component Sales, (612) 933-2594; MISSISSIPPI, Montgomery Marketing, Inc., (205) 830-0498; MISSOURI, D.L.E. Electronics, (316) 744-1229, R.W. Kunz, (314) 966-4977; MONTANA, Co

# 1-20



PACKAGE: 144 PFP, 25 MIL CENTERS\*

\*Die shown larger than actual size.

82Cxx PERIPHERAL MEGACELLS

We can supply all the necessary peripherals you need for PC and compatible environments. To communicate. To control disks. To access memory. To drive buses. To manage interrupts. They're all in our library.

### SPECIAL PURPOSE MEGACELLS

CRT controllers. LCD drivers. UARTs and analog circuits. And RAM and ROM. Our special purpose megacells offer these kinds of solutions for your special needs. Solutions not available in other ASIC offerings.

### GET A PACKAGE OF INFORMATION

Stop fighting the battle of packing more onto a PC board. Integrate the entire board into

one Toshiba Megacell ASIC. And take over as leader of your pack. For complete details contact Toshiba today. Call your Custom IC Product Manager at (714) 832-6300 or a Toshiba Regional Sales Office: NORTHWESTERN: San Jose, CA (408) 244-4070. SOUTHWESTERN: Newport Beach, CA (714) 259-0368. NORTH CENTRAL: Chicago, IL (312) 945-1500.



SOUTH CENTRAL: Dallas, TX (214) 480-0470. NORTHEASTERN: Burlington, MA (617) 272-4352. SOUTHEASTERN: Atlanta, GA (404) 368-0203.

Toshiba. Leader Of The Packed. TOSHIBA AMERICA, INC.

NEVADA, Elrepco, Inc., (415) 962-0660; NEBRASKA, D.L.E. Electronics, (316) 744-1229; NEW ENGLAND, Datcom, Inc., (617) 891-4600; NEW HAMPSHIRE, Datcom, Inc., (617) 891-4600; NEW JERSEY, Nexus-Technology, (201) 947-0151; Pi-tronics, (315) 455-7346; NORTH CAROLINA, SOUTH CAROLINA, Montgomery Marketing, Inc., (919) 467-6319; NORTH DAKOTA, Electric Component Sales, (612) 933-2594; OHIO, Steffen & Associates, (216) 461-8333; (419) 884-2313, (513) 293-3145, OKLAHOMA, MIL-REP Associates, (214) 644-6731; OREGON, COMPONENT SALES, (503) 684-1671; PENNSYLVANIA, Nexus Technology, (215) 675-9600; Steffen & Associates, (412) 276-7366; RHODE ISLAND, Datcom, Inc., (617) 891-4600; TENKESKE, Montgomery Marketing, Inc., (919) 467-6310; OKEGON, Steffen & Associates, (412) 476-730, Electric Component, Inc., (617) 891-4600; TENKESKE, Montgomery Marketing, Inc., (201) 830-4698; TEXAS, MURAPE, TEXAS, Montgomery Marketing, Inc., (201) 830-4698; TEXAS, MONT, Datcom, Inc., (617) 891-4600; TENKESKE, Montgomery Marketing, Inc., (201) 830-498; TEXAS, MONT, Datcom, Inc., (617) 891-4600; TENKESKE, MONT, Datcom, Inc., (617) 891-4600; TENKESKE, Montgomery Marketing, Inc., Steffen & Associates, (419) 476-57310; Inc., (801) 283-2640; VERMONT, Datcom, Inc., (617) 891-4600; WENY URGENA, Steffen & Associates, Mountain States, Inc., (801) 283-2640; VERMONT, Datcom, Inc., (617) 891-4600; WENY URGENA, Steffen & Associates, Mountain States, (19) 884-2313; WASHINGTON, Components West, (206) 885-5880, (509) 922-2412; WISCONSIN, Carlson Electronics, (414) 476-2790, Electric Component Sales, (612) 933-2594; WYOMING, Straube Associates, Mountain States, Inc., (303) 426-0890; CANADA, BRITISH COLUMBIA, Components West, (206) 885-5880; ONTARIO, Electro Source, Inc., (416) 675-4490, (613) 592-3214; OUEBEC, Electro Source, Inc., (514) 630-7486.

### DIRECTORY OF GATE ARRAY FABRICATION TECHNOLOGIES (continued)

| COMPANY           | BICMOS         | BIPOLAR (CDI, DI,<br>1 <sup>2</sup> L, JI, OI) | BIPOLAR, ECL (01) | BIPOLAR, ANALOG/<br>DIGITAL/JEETS (J1) | BIPOLAR, ECL/<br>CML (JI) | BIPOLAR, STTL/<br>TTL (OI) | CMOS (SI-GATE,<br>ME-GATE)                   | CMOS, SOS<br>(RAD-HARD) | GAAS, D-MESFET      | GAAS, E/D-MESFET  | SOMN             |
|-------------------|----------------|------------------------------------------------|-------------------|----------------------------------------|---------------------------|----------------------------|----------------------------------------------|-------------------------|---------------------|-------------------|------------------|
| NATIONAL SEMI.    |                |                                                | 1.8k/15k          |                                        |                           | and the second             | 200/10k                                      | 10 - 27 S - 2 - 3       | Charles State       |                   |                  |
| NCM               |                | 40/296                                         |                   |                                        | 17.60.500                 | 10000000                   | 18/780                                       | 2000/20                 |                     | No. State         | N. Y. W. Alla    |
| NCR               | Secolar States | 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1       |                   | 1 (i - 18)                             | Station in                |                            | 85/8.5k                                      |                         |                     | 1.2.4.3.1         | A State          |
| NEC               |                | 300/20k                                        | 1.7k/<br>4.4k     |                                        |                           | e de la companya           | 300/20k                                      |                         |                     |                   |                  |
| OKI               |                |                                                | Ser Padel         |                                        |                           |                            | 80/<br>30,384                                |                         |                     |                   |                  |
| PANASONIC         |                |                                                |                   |                                        |                           |                            | 200/<br>20,064                               |                         |                     | 14.64             |                  |
| PLESSEY           |                | 250/10k                                        | 2k/4.5k           | n/s/213                                | 1. 1. 1. 1. 1. 1.         |                            | 100/<br>10,044                               |                         |                     |                   |                  |
| POLYCORE          |                |                                                |                   | n/s/280                                |                           | and the                    | 1997 (A) |                         |                     | S. S. S.          |                  |
| RAYTHEON          |                | 150/5k                                         | 1k/12.8k          |                                        |                           | 25/300                     | 40/<br>10,013                                |                         |                     |                   | 250/<br>5670     |
| SILICONIX         |                | 1000                                           | A BAR AND         | No.                                    | STATISTICS.               | 2002000                    | 10/2.4k                                      |                         |                     |                   | 1.4.1.1.1.1.1    |
| SILICON SYSTEMS   | 26.1           | 25/712                                         |                   | 11                                     | >100/168                  | >100/n/s                   | 25/712                                       |                         | 1.67                |                   | S. Long S. A.    |
| SILICON WEST      | 600000         | Charles and the                                |                   |                                        | Sector Children           | and the state              | 100/10k                                      | 1. 1. 1. 1. 1.          |                     |                   |                  |
| S-MOS SYSTEMS     |                |                                                |                   |                                        | 104                       |                            | 120/<br>38,550                               |                         |                     |                   |                  |
| TEKTRONIX         |                | The second                                     |                   |                                        | 500/300                   |                            |                                              |                         | いないたが               |                   | A. C. S. C.      |
| TEXAS INSTRUMENTS |                |                                                |                   |                                        |                           |                            | 150/<br>18,620                               |                         |                     |                   |                  |
| TLSI              |                |                                                |                   |                                        |                           |                            | 40/4012                                      |                         |                     |                   | Star Margaret    |
| TOSHIBA           |                | 115.34                                         |                   |                                        |                           |                            | 200/<br>129,042                              | T. Inches               |                     |                   |                  |
| TRIQUINT          | 15 17 12       | A. Sell's                                      |                   | a states                               |                           |                            |                                              | 1.89                    |                     | 1k/4.2k           |                  |
| UNICORN           |                |                                                | Store Martin      |                                        |                           |                            | 30/3060                                      |                         |                     |                   |                  |
| UTMC              |                |                                                |                   |                                        |                           |                            | 250/11k                                      | S. Maria                | 1. 11.              | A Partie          |                  |
| VITESSE           |                | State State of the                             | A State           |                                        | 1.1.1.1                   |                            |                                              |                         | 2k/1.5k             | 2k/1.5k           | A REAL PROPERTY. |
| VLSI TECHNOLOGY   |                |                                                | States and        |                                        |                           | 1.49.201                   | 250/54k                                      |                         |                     | Profession (March |                  |
| VTC               |                | 250/572                                        |                   |                                        | and a start of            |                            | 200/6k                                       |                         |                     |                   |                  |
| XEROX             |                | And Street                                     | 1.8k/15k          |                                        | 12.1                      |                            | 200/10k                                      |                         | - the second second | Sec. A.           | and the second   |
| XILINX            | N. 20 3 8.     | 1.00                                           |                   |                                        | No. and Astronomy         |                            | 70/9k                                        | A CARLES                |                     |                   | a second second  |

### **DIRECTORY OF CELL LIBRARY FABRICATION TECHNOLOGIES**

| COMPANY          | BICMOS           | BIMOS      | BIPOLAR<br>(DI, JI, OI) | BIPOLAR<br>(DI-ANALOG)       | CMOS                     | CMOS, ME-GATE  | CMOS, SI-GATE | CMOS, SOS<br>(SI-GATE) | GAAS, D-MESFET    | GAAS, E/D-MESFET.<br>FET | NMOS                      |
|------------------|------------------|------------|-------------------------|------------------------------|--------------------------|----------------|---------------|------------------------|-------------------|--------------------------|---------------------------|
| ABB HAFO         |                  | Sections   |                         |                              |                          | 10/100         | 110/85        | 150/75                 | 1.48.14.1         | M D. L. P                | 1.5.4.5.                  |
| ADAMS RUSSELL    | Service Rest     |            |                         | 1. 1960                      | 1 Salar                  | and the second |               |                        | n/s/>50           | 124.223                  | Contraction of the second |
| AT&T             |                  |            | A Standard              |                              | No. of the second second | Sec. Sec.      | 170/304       |                        | A States          | n/s/30                   |                           |
| BARVON           | 100/195          | a state    | Sector Sec              | 2.565.263                    |                          | Safet 1        | 200/444       | and the ser            |                   | 1911-121                 |                           |
| CALIFORNIA MICRO |                  | Tribele !! |                         | all' shad                    | 3161944                  | 1              | 150/140       |                        | R. S. S. S. S. S. |                          | a water                   |
| COMMODORE        |                  |            | 01533220                |                              | No. State                | 1222           | 80/80         | 1.18                   | Carlo Carlos      | 19 19 19                 | 1 States                  |
| CONTROL DATA     |                  |            | 122123                  |                              |                          |                | 166/86        | A CHIER &              |                   | 14.65                    |                           |
| CUSTOM ARRAYS    |                  |            | n/s/30                  | 19 4 C 1                     |                          | 7.000          | 4. The 1. W.  |                        | A ANY             |                          | Conference                |
| CUSTOM SILICON   | A Carl           | Sec. 24    |                         | E. Market                    | S. Starte                | -              | 110/216       | The second             |                   |                          |                           |
| DATA LINEAR      |                  |            |                         | 1 GHz <sup>1</sup> /<br>Many |                          |                |               | 1.44                   |                   |                          |                           |
| DESIGN DEVICES   |                  | Sec. Since | S. CONTRACTOR           | A sale france                |                          | all and        | 150/180       | Section S.             | The second        | The second               | 1. 4.6. 6.1               |
| ELECTRONIC TECH. |                  |            | 1.1.1.1.1.1.1           | 1. 1. A. A.                  |                          |                | 75/86         |                        |                   | Calif of S               |                           |
| EXAR             | 12110            | 13390      | 1.1.1                   | 1.5.1                        |                          | 9-253.55       | 100/182       |                        | 1911 0            |                          | A. Call                   |
| FUJITSU          |                  |            |                         |                              | N. Mark                  |                | 120/168       | State 1                |                   |                          | 1.1.1.1.1.1.1.1           |
| GE MICRO.        | Constant and the |            | The states              | Sec. A. Sec.                 | No.                      |                | 40/220        | S. 494                 | 8 . S . S . A     |                          |                           |

We're eliminating the competition with something everyone else seems to have forgotten you need...

### ...the maximum performan

### Plessey - Unsurpassed Process Technology

As system design becomes more and more challenging, and product life cycles become increasingly shorter, design flexibility and getting it right the first time have become critical factors in gaining and maintaining that maximum performance edge you've been looking for.

Plessey's investment in advanced process technology is unequaled in the industry. Successive reductions in feature size and continued improvement in process techniques are at the heart of leading-edge Plessey products.

### Plessey - The Ultimate in ASIC Technology

Our broad range of ASIC products has grown to the point where we are now able to meet all the needs of ASIC users. We offer a full ASIC product range with a variety of options for digital, analog and mixed analog/digital applications, in gate arrays, standard cells, and full-custom. Advanced, stateof-the-art processes in fine geometry, high-density CMOS, bipolar and ECL technologies give you the highest levels of performance and system integration available today.

### Plessey - Unparalleled CAD Support

The Plessey Design System (PDS) is a comprehensive suite of software em-

bracing the design, simulation and implementation of gate arrays, standard cell and compiled ASICs in CMOS and bipolar technologies.

Customers who want to use their own CAD workstations or simulators are accommodated by flexible design interfaces at various stages into PDS.

### Plessey - Standard Products And Discrete Components

Plessey's standard product family offers the highest performance product range available in the world today. Capabilities range from CMOS DSP devices operating in excess of 20MHz to the world's most advanced 1.3GHz monolithic log amplifier.

High performance solutions are also offered in radio communications, digital

 $<sup>\</sup>ensuremath{\mathsf{PLESSEY}}$  and the Plessey symbol are trademarks of the Plessey Company, PLC.

# nce that gives you the edge.



### PLESSEY KEY PROCESS TECHNOLOGY

|                    | BIPOLAR |                  |                 |
|--------------------|---------|------------------|-----------------|
| DESCRIPTION        | Ft      | EMITTER<br>WIDTH | METAL<br>LAYERS |
| Industry standard  | 400MHz  | 14µm             | 1               |
| High voltage       | 400MHz  | 20µm             | 1               |
| High speed linear  | 4.5GHz  | 4µm              | 2               |
| High speed digital | 6GHz    | 3µm              | 2               |
| Ultra-high speed   | 14GHz   | 0.6µm            | 3               |

|                           | MOS    |                    |         |
|---------------------------|--------|--------------------|---------|
| PROCESS FAMILY            | fclock | MINIMUM<br>FEATURE | VSUPPLY |
| KC Industry standard CMOS | 20MHz  | 4µm                | 3-10V   |
| JG Double SiGate NMOS     | 10MHz  | 6µm                | 9-18V   |
| VB High speed CMOS        | 40MHz  | 2µm                | 3-5V    |
| VJ Very fast CMOS         | 50MHz  | 1.5µm              | 3-5V    |
| VQ Ultra fast CMOS        | 75MHz  | 1.2µm              | 3-5V    |
| MH/MA SiGate CMOS         | 30MHz  | 4µm                | 3-15V   |

|                 | BIPO                              | LAR (C        | DI)           |               |               |  |
|-----------------|-----------------------------------|---------------|---------------|---------------|---------------|--|
| PROCESS         | EMITTER<br>WIDTH/<br>FEATURE SIZE | GRID<br>PITCH | MAX.<br>Speed | MAX.<br>POWER | MIN.<br>POWER |  |
| ORIGINAL CDI    | 5µm                               |               |               |               |               |  |
| CDI FAB I       | 3.75µm                            | 11.5µm        | 10ns          | 2.4pJ         | 1.5pJ         |  |
| CDI FAB IIa     | 2.5µm                             | 8µm           | 4ns           | 1.2pJ         | 0.8pJ         |  |
| Geometry change | (utilizing multi-l                | evel differ   | ential logi   | c-DML)        |               |  |
| CDI FAB IIb     | 2.5µm                             | 8µm           | 800ps         | 0.8pJ         | 0.54pJ        |  |
| CDI FAB III     | 1.5µm                             | 6µm           | 400ps         | 0.4pJ         | 0.27pJ        |  |
| CDI FAB IV      | 1.2µm                             | 4.5µm         | 200ps         | 0.2pJ         | 0.14pJ        |  |

frequency synthesis, data conversion, telecommunications, data communications and consumer products.

Complementing the standard IC family, Plessey manufactures a complete line of discrete components including FETs, transistors and diodes available in SOT-23 and TO-92 packages.

### Plessey - Over Two Decades Of Quality Commitment

For more than 20 years, Plessey Semiconductors has been commited to supplying the latest technology, highest quality, and highest performance semiconductor products in the industry. With our unique combination of CAD support, major advances in process technology, and the most advanced research facility in the world, Plessey Semiconductors is, today, a totally commited leader in the industry.

To learn more on how Plessey can help you achieve the maximum performance that gives you the edge, send for our new comprehensive, full color, 72-page short form brochure, or call Plessey

Semiconductors today.

In North America call 1-800-441-5665. Outside North America call 44-793-726666.

PLESSEY SEMICONDUCTORS

### **CIRCLE NUMBER 13**

For further information you can write to us at one of the following addresses:

Plessey Semiconductors 1500 Green Hills Road Scotts Valley, CA 95066 U.S.A.

Plessey Semiconductors Ltd. Cheney Manor, Swindon Wiltshire SN2 2QW United Kingdom



### DIRECTORY OF CELL LIBRARY FABRICATION TECHNOLOGIES (continued)

| COMPANY            | ar some at            | A COMPANY OF THE          |                 | 2 No. 1 2 2                             |                    | Res 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 19 19 20 19 30 TH | and prove a get         | Mar Bark     | 1 2 2 3 2 1       | The state of the |
|--------------------|-----------------------|---------------------------|-----------------|-----------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|--------------|-------------------|------------------|
| COMPANY            |                       | E Barris                  |                 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | Aller?                  | H H          | E                 |                  |
|                    |                       | TS SAME                   | Call In         | at set                                  |                    | TE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | E                 |                         | SFE          | ESI               |                  |
|                    |                       |                           |                 | )Č                                      | N. M. M.           | GA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SA'               | 5                       | MES          | W-C               | and the          |
| 之后是我的(学)           |                       |                           | A)<br>O)        | ALC                                     | 1.5 2.59           | ME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SI-C              | E) SO                   | -0-          | E/I               |                  |
|                    | 405                   | OS                        | JI,             | NN                                      | S                  | s.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | S,                | S,                      | IS,          | s.                | 3S               |
|                    | Q                     | IM                        | JI,             | JPC                                     | MC                 | WO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MC                | SI-C                    | A.A.         | ET                | WI               |
|                    | B                     | <b>A</b> 1                | E E             | Ш                                       | 0                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                   | 0.8                     | 1            | O H               | 4                |
| GENESIS            | Sugar Sale            | Carlos Carlos             | A Contractor    |                                         | A Carlo Carlo      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 85/294            |                         |              |                   |                  |
| GE SOLID STATE     | and the               |                           |                 |                                         | 1000               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 100/266           | 15/56                   |              |                   |                  |
| GIGABIT LOGIC      |                       |                           |                 |                                         | C. Carta (1)       | Same 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   | Constanting of          | 2300/35      | 3000/31           |                  |
| GOULD              |                       |                           |                 |                                         | - Collectory       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 100/740           |                         |              | and street        | A STAR           |
| HARRIS             |                       |                           |                 |                                         | 的研究                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 150/188           | Sec. The                |              |                   | Sec. Car         |
| HOLT               |                       |                           |                 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15/100            |                         | 1 6 34       |                   |                  |
| HUGHES AIRCRAFT    | ante di               |                           |                 | 3                                       |                    | 2.5725                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 50/170            |                         |              | -53. jet          |                  |
| INTEGRATED CIRC.   | 1. 22                 |                           | 1111            | 122012                                  |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 80/138            | Mar Sand                | · 4. 19      |                   | 14 179           |
| INTEGRATED CMOS    | +                     |                           |                 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50/127            |                         |              | S                 |                  |
| INTEL              |                       | 13-42                     | 1-23            |                                         | State of           | 2 1 3 1 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 65/112            | 体资金。                    | 1-1-1-1      |                   | THE SALE         |
| INT. MICROCIRCUITS |                       |                           |                 | 27/28/4                                 |                    | 2/n/s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 100/              | The service             |              | SPIL ST           | West State       |
| 1                  |                       |                           |                 |                                         | 1 The second       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8000              |                         |              |                   | 12.20            |
| IMP                |                       | 1.1.1                     |                 |                                         | And Strate         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 80/76             |                         |              |                   | and the second   |
| LSI LOGIC          | Contraction of the    |                           |                 |                                         | 1.1.1.1.1.1        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | n/s/>900          | 88.3                    |              | 1.11              |                  |
| MARCONI            | 1. 1. 1. 1.           | N. Z 表示的                  |                 | States and                              | 1000               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 60/133            | 70/81                   |              |                   |                  |
| MATRA DESIGN       |                       |                           |                 |                                         | 13.85 200          | LARS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 45/126            | S. Aller                | 1            |                   |                  |
| MCE                |                       | Conservation of the       | 50/10           |                                         |                    | 5/113                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10/60             |                         |              | 1.50              |                  |
| MICREL             |                       |                           | 40/64           |                                         | 11111              | 12.343                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 40/64             |                         |              |                   |                  |
| MICRO LSI          |                       | Los In                    |                 |                                         | 13400              | Sec. in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 90/111            | 1-122                   |              |                   | 21280            |
| MICRO-REL          |                       | 25/110                    | n/s/30          |                                         | 1.200              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 25/n/s            |                         | 14.81.14     | Contract of       |                  |
| MIETEC             |                       |                           | 40/52           |                                         | 102.87             | 249 S F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 60/156            | 133.800                 |              |                   | 1.1.1.1          |
| MITSUBISHI         | 1815 23               |                           | Contraction 2   | 1. 1. 1. 1. 1.                          |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 100/269           | 100 P                   |              | 800 P.C.S.        |                  |
| NATIONAL SEMI.     |                       |                           |                 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 110/368           | 302 33                  | 2 M (1997)   |                   |                  |
| NCM                |                       |                           |                 |                                         |                    | 5/52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 18/59             | 10-95 L                 |              |                   | N. CARLON        |
| NCR                | And Andrews           | SEPREME                   | 6-10-00         | 2 - C - C - C - C - C - C - C - C - C - |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 120/187           |                         |              |                   |                  |
| NEC ELECTRONICS    |                       |                           |                 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 250/385           |                         |              |                   |                  |
| OKI                | Contractor            |                           |                 |                                         | 80/150             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2901909           |                         | N.M. S.M. S. | Mathalita         | CARCESSON        |
| PANASONIC          |                       |                           |                 |                                         | 00/1/0             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 200/200           |                         |              |                   |                  |
| PLESSEY            |                       | The second second         | 250/138         | No. Second                              |                    | 33444                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 100/183           |                         |              | STORES S          | 1.10 TO 1        |
| SEATTLE SILICON    |                       |                           | 2,00,1,90       |                                         |                    | a part of the second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 400/54            |                         |              | and and a         |                  |
| SIFRRA             |                       |                           | 1.5.4.5 (2007)  |                                         |                    | 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 19 | 120/310           |                         |              | Contractory.      |                  |
| SIGNETICS/PHILIPS  | ere la la ser de ruse |                           |                 |                                         | 2.31               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 60/365            | and an over starting of |              | COLUMN TO THE VER |                  |
| SILICON SYSTEMS    | der norma             | Suger and                 | 1 5 5 1 - 1 - 1 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 25 + /93          |                         |              |                   |                  |
| SILICON WEST       |                       |                           |                 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 100/85            |                         |              |                   |                  |
| S-MOS SYSTEMS      | CE DI VAL             |                           |                 |                                         |                    | CARLES O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 70/323            | The state of the        | A CARLES     |                   | 181 - E P 187    |
| STANDARD MICRO     |                       |                           |                 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 60/207            |                         |              |                   |                  |
| TACHONICS          | 1200.200.000          |                           |                 | Real Street Street St                   | Service States and | CONTRACTOR OF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00/207            |                         | 2300/31      |                   | CHARLES ST       |
| TEYAS INSTRUMENTS  |                       |                           |                 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 150/402           |                         | 2300/31      |                   |                  |
| TISI               |                       | Contraction of the second |                 | 191-197 AN                              |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 25/105            | 100                     | 2.000000     | Carlon Standard   | 0166             |
| ILDI A             | <b>新学生</b>            |                           |                 | Prod A                                  |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 53/103            |                         |              | 144               | 0/40             |
| TOSHIBA AMERICA    |                       | Constant of               | 243.473         |                                         | - All Standard     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 150/572           |                         |              |                   |                  |
| TRIQUINT           |                       |                           | and the start   |                                         |                    | 1-2-1-2-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10. 3 St.         | and the second          | 2500/        | 3000/62           |                  |
|                    | ale al                | 14-14 M                   |                 |                                         |                    | Const Mar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | A Star            |                         | 215          |                   |                  |
| UNICORN            |                       |                           |                 |                                         |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 60/170            |                         |              |                   |                  |
| US2                | Sec.                  | The second                | A.1.57. 31      | 1.2.4.1                                 | Ref State          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 130/187           |                         |              | 14401             |                  |
| UTMC               | A started             |                           |                 |                                         | A SERVICE          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 345/90            | 1.1.1                   |              | State 1           |                  |
| VITESSE            | Part Sa               | 4.4.2.2                   | Sec. 1          | 1. 20                                   |                    | 1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                   | 1 34 1                  | - Aller      | 2500/65           |                  |
| VLSI TECHNOLOGY    | The star              |                           | 1. 344          | 12.44                                   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 180/260           | 1.45.03                 | Track!       |                   |                  |
| VTC                |                       | W. Ser                    | 250/76          | 111.63                                  | 1. 1. 1. 1. 1.     | 2.1.1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 200/80            |                         | A Malant     | a star            | 1                |
| WAFERSCALE         | and the second        | An Dears                  |                 |                                         | 1.5.2              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 180/80            | Property of             |              |                   |                  |
| XEROX              | C. Martin             | 1000                      | - 1944 C        | Sec. No.                                | ANT THE            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 110/368           | 1.7.9.41                |              | Sector 1          |                  |
| ZYMOS              | S                     |                           |                 | 17.1.19.1                               | 1.14               | 6 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 100/415           |                         |              | 193.2             | Sector Sector    |

### **FABRICATION TECHNOLOGIES VENDOR CONTACTS**

ABB HAFO INC. 11501 Rancho Bernardo Rd. Suite 200 San Diego, Calif. 92127

San Diego, Calif. 92127 Kay Baird Marketing Administrator (619) 485-8200

ACTEL CORP. 955 E. Argues Ave. Sumyvale, Calif. 94086 Jim Horton Senior Marketing Engineer (408) 739-1010

ADAMS RUSSELL SEMICONDUCTOR CENTER 80 Cambridge St. Burlington, Mass. 01803 David Strand Marketing Administrator (617) 273-5830

ADVANCED MICRO DEVICES INC. 5900 E. Ben White Blvd. MIS 538 Austin. Tex. 78741 Bruce Smith Product Marketing Manager (512) 462-5667

APPLIED MICRO CIRCUITS CORP. 6195 Lauk Bled. San Diego. Calif. 92121 Allyn Pon Product Marketing Manager (619) 450-9333

**AT&T TECHNOLOGIES INC.** 555 Union Blvd. Allentoun, Pa. 18103 (800) 372-2447

BARVON BICMOS TECHNOLOGY INC. 1992 Tarab Ct. Milpitas, Calif. 95035 Ron Morosco Vice President, Marketing and Sales (408) 262-8368

CALIFORNIA MICRO DEVICES CORP. ASIC Divition 2000 W. 14th St. Tempe. Ariz. 85281 Mart TownsendMarketing. Manager (602) 921-4541

CHERRY SEMICONDUCTOR CORP. 2000 S. County Trail East Greenwich, R.1. 02818 Bob Maigret Semicustom Manager (401) 885-3600

COMMODDRE SEMICONDUCTOR 950 Rittenboue Rd. Norristown, Pa. 19403 Ben Rappaport Manager of New Product Technology (215) 666-2585

CONTROL DATA CORP. 8100 34th Ave. South Minneapolis, Minn. 55440 Robert L. Biggs Marketing Manager (612) 853-3117

CUSTOM ARRAYS CORP. 525 Del Rey Are. Sumpvale. Calif. 94086 George N. Krautner Executive Vice President (408) 749-1166

CUSTOM SILICON INC. 600 Suffolk St. Lowell. Mass. 01854 David W. Guinther Vice President (508) 454-4600

DATA LINEAR CORP. 491 Fairview Way Milpitas, Calif. 95035 Valentino Liva ASIC Marketing and Applications (408) 945-9080

DESIGN DEVICES

20301 Century Blvd. M/S A-23 Germantown, Md. 20874 Steve Becraft Department Manager (301) 428-6660

ELECTRONIC TECHNOLOGY CORP.

UNF. ISU Research Park 325 East Seemd St. Amer. Ia: 50010 Doug Birlingmair Applications Engineer, ASICs Lowell Simplot Produce Manager, Replace-

ment ICs (515) 233-6360

EXAR CORP. 2222 Qume Dr. San Jose, Calif, 95131 Shyam Dujari Advanced CMOS Custom Products Manager (408) 434-6400

FORD MICROELECTRONICS INC. 10340 State Highway 83 North Colorado Springs, Colo. 80918 Charlotte Diener Marketing Manager (719) 528-7660 (800) 777-FORD

FUJITSU MICROELECTRONICS INC. 3545 North First St. San Jose, Calif. 95134 (408) 922-9000

GAIN ELECTRONICS CORP 22 Chibb Way Somerville, N.J. 08876 Charles Lee Vice President of Engineering (201) 226-7111

GE MICROELECTRONICS CENTER One Micron Dr. P.O. Box 13049 RTP, N.C. 27709 D.J. Blackley Manager, Program Acquisition (919) 549-3100

GENESIS MICROCHIP INC. 2900 Jobn St. Markbam, Ontario Canada L3R 5G3 Bill White Vice President, Sales (416) 470-2742

GENNUM CORP. P.O. Box 489, Station A Burlington, Ontario Canada L7R 3Y3 Paula Reiland Sales Coordinator (416) 632-2996 (800) 263-9353

GE SOLID STATE 724 Route 202 P.O. Box 591 Somerville, N.J. 08876 Phyllis Orlando Marketing Communications (201) 685-6585

GIGABIT LOGIC INC. 1908 Oak Terrace Lane Newbury Park, Calif. 91320 Anthony Conoscenti Product Marketing Engineer (805) 499-0610 (800) GAAS ICS (outside CA)

GOULD INC. Semiconductor Division 2300 Buckshin Rd. Pocatello, Ida. 83201 Jerry Homstad Vice President, Engineering (208) 233-4690

HARRIS SEMICONDUCTOR P.O. Box 883 Melbourne, Fla. 32901 John Reeser Manager, Business Development (407) 729-5390

HITACHI AMERICA LTD. 2210 O'Toole Ave. San Jose, Calif. 95131 Mo Ibrahim Product Manager, ASICs (408) 435-2062

HOLT INTEGRATED CIRCUITS INC. 9351 Jeronimo Rd. Irvine, Calif. 92718

Roger Smith Sales Manager (714) 859-8800 HONEYWELL INC.

Digital Technologies 1150 E. Cheyenne Mountain Blvd. Colorado Springs, Colo. 80906

Lucien DeBacker Director of Military Products (719) 540-3820

HUGHES AIRCRAFT CO. Hugbes Microelectronics Center 500 Superior Aree. Newport Beach. Calif. 92658 Mike Friedman Applications Manager (714) 759-2727

ICI ARRAY TECHNOLOGY INC. 1297 Parkmoor Atv. San Jose, Calif. 95126 Frank Stempski Marketing Manager (408) 297-3333

INTEGRATED CIRCUIT SYSTEMS INC. 2626 Van Buren Ave. P.O. Box 968 Valley Forge. Pa. 19482 Faye Jeffries-Cirino Sales/Marketing Coordinator (215) 666-1900

INTEGRATED CMOS SYSTEMS 440 Oakmead Pkway. Sumyyeale, Calif, 94086 Mike Newman Technical Marketing Manager (408) 735-1550

INTEGRATED LOGIC SYSTEMS INC. 4445 Northpark Dr. Colorado Springs, Colo. 80907 Mark Jander Applications Engineer (719) 590-1588

INTEL CORP. 6501 West Chandler Blvd. Chandler, Ariz. 85226 Susan Petrizzo Director of Marketing (602) 961-2801

INTERNATIONAL MICROCIRCUITS INC. 3300 Sont Blvd., Bidg, #36 Santa Clara, Calif. 95054 Nasser Abdollahi Product Marketing (408) 727-2280

INTERNATIONAL MICROELECTRONIC PRODUCTS INC. 2830 N. First St. San Jose, Calif. 95134 Thomas Flageollet Marketing Manager (408) 434-1362

LSI LOGIC CORP. 1551 McCarthy Blvd. M/S D102 Milpitas, Calif. 95035 Susan Josephson Marketing Communications (408) 433-8000

MARCONI ELECTRONIC DEVICES INC. 45 Davids Dr. Haappaage, N.Y. 11788 Dale R. Wilson Vice President of Sales and Marketing (516) 231-7710

MATRA DESIGN SEMICONDUCTOR 2840-100 San Tomas Expuy. Santa Clara, Calif. 95051 Pradip Madan Vice President of Marketing and Sales (408) 986-9000

MCE SEMICONDUCTOR INC. 1111 Fairfield Dr. West Palm Beach, Fla. 3407 Richard McCargar Vice President (407) 845-2837

MICREL SEMICONDUCTOR 560 Oakmead Pkway. Sunnyvale, Calif. 94086 Marvin Vander Kooi Director CMOS/DMOS (408) 245-2500

MICRO LINEAR CORP. 2092 Concourse Dr. San Jose, Calif. 95131 Stephen Soto Product Marketing Manager (408) 433-5200

MICRO LSI CORP. 2065 Martin Ave. Suite 101 Santa Clara, Calif. 95050 Dusty Duistermars Chief Engineer (408) 727-7987

MICRO-REL 2343 W. 10th PI. Tempe, Ariz. 85281 Dave Rigg National Sales Manager (602) 968-6411

MIETEC Westerring 15 9700 Oudenaarde Belgium J.Y. Peigne Communications Director Phone: 055-33-22-11

MITSUBISHI ELECTRONICS AMERICA INC. 1050 E. Arques Ave. Sumyyeale, Calif. 94086 Thomas Liao Product Manager (408) 730-5900

MOTOROLA INC. ASIC Division 1300 N. Alma School Rd. M/S CH-180 Chandler, Ariz. 85224 Michael Ponzo Manager, Marketing (602) 821-4219

NATIONAL SEMICONDUCTOR CORP.

2900 Semiconductor Dr. Santa Clara, Calif, 95052 Thomas Wong Strategic Marketing Manager (408) 721-5884 NCM CORP. 1500 Wyatt Dr. Santa Clara, Calif, 95054 (408) 496-0290

NCR MICROELECTRONICS

CORP. 2001 Danfield Ct. Fort Calins. Colas. 80525 Lyle Wallis Commercial ASICs Earl Reinkensmeyer Software Products (503) 226-9500 (800) 334-5454 Ted Lunacck Military ASICs Michael Moursi Automotive ASICs (719) 596-5795

NEC ELECTRONICS INC. 401 Ellis St. P.O. 7241 Momitain View. Calif. 94039 Grant Hulse Strategic Marketing Manager (415) 965-6533

OKI SEMICONDUCTOR INC. 785 North Mary Ave. Sunnyvale, Calif. 94086 Clifford Vaughan ASIC Marketing Manager (408) 7.20-1900

PANASONIC INDUSTRIAL CO.

1610 McCandless Dr. Milpitas, Calif. 95035 Terry Toyooka Resident Engineer (408) 946-4311

PLESSEY SEMICONDUCTOR. 1500 Green Hills Rd. Souts Valley, Calif. 95066 Phillip Pollok Director of Marketing (408) 438-2900

POLYCORE ELECTRONICS 1107 Tourmaline Dr. Newbury Park, Calif. 91320 S.K. Leong Vice President (805) 499-6777

RAYTHEON SEMICONDUCTOR 350 ELin St. Mountain View, Calif, 94039 Jack Van Den Heuvel Marketing Manager for ECL Products (415) 968-9211 (415) 966-7734 Peter Goshgarian Marketing Manager for CMOS Products (415) 966-7628

SEATTLE SILICON CORP. 3075 112tb Ave. N.E. Bellevne. Wasb. 98004 Dick Ahlquist ASIC Marketing Manager (206) 828-4422

SIERRA SEMICONDUCTOR 2075 N. Capitol Ave. San Jose, Calif. 95132 Don MacLennan Director, Custom Marketing (408) 263-9300

SIGNETICS CORP. / PHILIPS 811 E. Arques Ave. MIS 25 Summytale. Calif: 94086 Don Schare Marketing Manager, CMOS Semicustom (408) 991-5401

SILICONIX INC. 2201 Laurelwood Rd. M/S 44 Santa Clara, Calif. 95054 Joe Baranowski IC Markering Manager (800) 554-5565 x1900

SILICON SYSTEMS INC. 14351 Myford Rd. Tustin, Calif, 92680 Peter Putnam Product Sales Manager (714) 731-7110

SILICON WEST INC. 5470 Anabeim Rd. Long Beach, Calif. 90815 Edward Evans President (213) 494-4588

S-MOS SYSTEMS INC. 2460 N. First St. San Jose, Calif. 95131 Joel Silverman Director of Marketing (408) 922-0200

STANDARD MICROSYSTEMS CORP. 35 Marcus Blvd. Hauppauge, N.Y. 11788 Brian Cayton Director of Marketing (516) 273-3100

TACHONICS CORP. 107 Morgan Lane Plainsboro, N.J. 08536 Michael Zyla Marketing Manager (609) 275-2504

TEKTRONIX Integrated Circuits Operation P.O. Box 14928 Portland, Ore. 97214 Customer Inquiries (800) 835-9433 x100

TEXAS INSTRUMENTS INC. 8390 LBJ Expwy. P.O. Box 655303 M/S 3670 Dallas. Tex. 75265 Jerry Koontz ASIC Marketing Communications Manager (214) 997-2031

TLSI INC. 790 Park Ave. Hintington. N.Y. 11743 Frank Nartowicz Director of Marketing (516) 549-6300

TOSHIBA AMERICA INC. 1220 Midas Way Sumyvale, Calif. 94086 Allan Cox Director of Marketing Semicustom Products MOS IC Division (408) 733-3223

TRIQUINT SEMICONDUCTOR P.O. Box 4935, Group 700 Bearerton, Ore. 97075 Louis Pengue Product Marketing Manager (503) 644-3535

UNICORN MICROELECTRONICS CORP.

**CURP.** 99 Tasman Dr. San Jose. Calif. 95134 H.Y. Liu Sales Manager (408) 433-3388

UNITED SILICON STRUCTURES (US2) 1971 Concourse Dr. San Jore. Calif. 95131 Steven Eliscu Product Marketing (408) 435-1366

UNITED TECHNOLOGIES MICROELECTRONICS CENTER 1575 Garden of the Gods Rd. Colorado Springs, Colo. 80907 Ronald Hehr

Konald Hehr Manager, Semicustom Products (719) 594-8124

VITESSE SEMICONDUCTOR 741 Calle Plano Camarillo, Calif, 93010 Joe Welsh ASIC Product Marketing Manager (805) 388-3700

VISI TECHNOLOGY INC. 1109 McKay Dr. San Jose. Calif. 95131 Bill Murray Tactical Marketing Manager (408) 434-3100

VTC INC. 2401 E. 86th St. Bloomington, Minn. 55425 John S. Monson ASIC Product Marketing Engineer (612) 851-5200

WAFERSCALE INTEGRATION INC.

47280 Kato Rd. Fremont, Calif. 94538 Rich Talburt Manager, CSD Design (415) 656-5400

XEROX MICROELECTRONICS CENTE 701 S. Aviation Blvd. El Segundo, Calif. 90245 Gary Perrov Manager, Regional Design Support Centers (213) 333-7701

XILINX INC. 2069 Hamilton Are. San Jose, Calif. 95125 Lee Farrell Product Marketing Director (408) 559-7778

ZYMOS CORP. 477 N. Matbilda Ave. Sannyvale, Calif. 94088 Vic Pasini Tactical Marketing Director (408) 730-5400

## CUSTOMIZING IMAGE PROCESSOR CHIPS WITH PLDs

BOBBY SAFFARIAND PAUL T. SASAKI, SIGNETICS CO., DIVISION OF NORTH AMERICAN PHILIPS CORP., SUNNYVALE, CALIF.

**IN THE AREAS** of image processing and graphics, intensive software and hardware design efforts have become necessary to satisfy increasing demands for performance. These demands have forced designers to use either specialized parts or user-designed (i.e., semicustom) ICs. Each method has its advantages and disadvantages.

Specialized graphics ICs provide hardware specifically geared to the designer's class of application. This solution

generally involves the use of a programmable processor coupled with surrounding chips. The designer tailors the device to his system requirements by writing algorithms or graphics primitives (or both) in software for the processor. A programmable processor gives the designer the freedom to change his design during the later stages of his design cycle. With this approach, however, the designer must be extremely careful in the selection of devices to maintain a high level of throughput. Also, the code must be carefully written to guarantee the required performance.

These disadvantages could be circumvented by using a semicustom solution. This approach, however, entails an NRE charge and the possibility of a relatively long design cycle. These problems could be compounded if a designer is forced to start his design without having fully determined his design requirements just to avoid a late entry into the marketplace. Fortunately, another user-designed alternative—programmable logic—has achieved levels of density and performance sufficient for graphics and imaging functions.

Until recently, most PLD architecture had usable gate counts of under 600. They were excellent at consolidating random logic but could not implement whole functions, as gate arrays could. Smaller PLDs have been fast enough to meet the necessary requirements of graphics and image processing systems, but too many PLDswere called into play, consuming both board space and power. Those PLDs that had sufficient density to integrate complete functions were generally too slow.

The introduction of dense, high-speed PLDs finally makes programmable logic appropriate for graphics and image-processing functions. To demonstrate the use of such large PLDs in graphics and imaging systems, a member of the Signetics Programmable Macro Logic family-the PLHS502 (see sidebar)-is used to implement two specific functions: sort processing and morphology processing. The second function, in fact, has been implemented and placed on a frame-buffer board. Using Optivision image-processing software from Automated Visual Inspection, a specimen-an image called a Chinese hamster-was used to demonstrate its operation (Figure 1).

### SORT PROCESSOR

The first function, the sort processor, is used primarily to search large databases. Sort processors are useful in graphics and imaging

PROGRAMMABLE LOGIC DENSITIES AND PERFORMANCE CHALLENGE GRAPHICS APPLICATIONS



Figure 1. Morphology operations, a subset of image processing, submit a video image (a above) to a structuring element that processes it according to its shape, resulting in new forms for the image (b below).

when items in a database represent such data as color, intensity, or the shape of an object. Graphics systems display the data as images for the purpose of human interaction. Image processing, on the other hand, extracts facts about an object and analyzes them based on some type of criteria. Even though image processing and graphics sound distinct, they share many similarities. Both operate on picture elements (pixels) and both use the same basic hardware architecture. A dedicated graphics chip, such as a sort processor, can therefore be applied to some areas of image processing.

This sort processor example provides the minimum and maximum of a set of data inputs. This type of function is very useful for enhancement and analysis routines in image-processing systems and for special effects in graphics systems. As an example of image enhancement, median filtering is a process in which scattered random noise throughout the image is removed or reduced by statistically comparing each pixel with its closest neighbor. This operation



"cleans up" an image without blurring the sharp edges. The sort routine would be used to rank the pixels, then another routine could examine each value to see which ones were in the neighborhood. Since the values would be ordered, only the extremes of the set would have to be examined.

Image analysis, such as edge detection, constitutes another group of image processing routines that could benefit from dedicated sort-hardware. Edges are normally associated with the high frequency components of signals present in an image. In edge detection, the original image is typically convoluted with a template whose coefficients suppress the low frequency component of the signal. The maximum edge magnitude generated by these operations would be selected to indicate the presence of the best edge. Sort operations could examine the edge magnitudes generated by different convolutions and select the maximum magnitude for that pixel location.

# Our ASICs



# are boring.

### They're easy to design. They're ready on time. And first-time success is virtually 100%.

You've heard all about the excitement of ASICs.

They improve performance, lower costs and make many new designs possible.

But, unfortunately, you've probably also heard about one big potential problem: while many ASICs pass the tests specified by the designer, they don't always work in the real world. And that causes excitement you can do without.

### How to get first-time success.

It starts with our Design Simulation Software. It's been rated the best in the industry by the people who should know—designers who have used it. Within three days, you can be up to speed, working at any of the major workstations in the industry, creating and revising your ASIC with ease.

### The standard cell advantage.

You'll really appreciate the power of our standard cells, which allow you to integrate a whole system, including macros, memories, logic and peripherals, onto a single chip.

We have cells with effective gate length as small as  $1.5\mu$  (.9 $\mu$  coming soon). And doublelevel metal for higher-density chips that can handle higher clock speeds.

You can choose from a wide range of Supercells, including the leading-edge RS20C51 core micro, RAMs, analog functions, bit-slice processors, HC/HCT logic, Advanced CMOS Logic, and high-voltage cells.

If they aren't enough, we can even generate

Supercells to your specs.

And we're also in the forefront of silicon compiler technology. So we can offer you the ability to create designs that are heavily BUSstructured, with your ROMs, RAMs, PLAs and ALUs compiled right into the design.

We also bring you the resources of some very powerful partners, thanks to our alternatesource agreements with VLSI on standard cells; WSI on macrocells and EPROMs; and a joint-development agreement with Siemens and Toshiba on the Advancell<sup>®</sup> library of small-geometry cells.

### Gate arrays, too.

If gate arrays are better for your design, you'll be able to choose from our full line up to 50,000 gates, with effective gate length as small as 1.2µ and sub 1 ns gate delays.

These gate arrays use "continuous gate" technology for up to 75% utilization. They are an alternate source to VLSI Technology arrays.

We also alternate source the LSI Logic 5000 series.

And we have a unique capability in high-rel ASICs, including SOS. Our outstanding production facilities here in the U.S. produce high-quality ASICs in high volume at very low costs.

It almost sounds exciting for something so boring, doesn't it?

For more information, call toll-free today 800-443-7364, ext. 25. Or contact your local GE Solid State sales office or distributor.

In Europe, call: Brussels, (02) 246-21-11; Paris, (1) 39-46-57-99; London, (276) 68-59-11; Milano, (2) 82-291; Munich, (089) 63813-0; Stockholm (08) 793-9500.







Figure 2. The PLHS502-based sort processor uses multi-level pipelining and parallelism to implement a binary "compare and exchange" concept know as a bubble sort.



Figure 3. The sort cell uses a gated magnitude comparator to compare two pieces of data and a crossbar switch to direct the data to the appropriate outputs, based on their magnitudes.

Sort operations also have many uses in graphics applications. Pixel manipulations, for example, can use the sort routine to find the minimum or maximum values for a group of pixels. Consider a yellow circle that could be placed on a red triangle with a blue background. These objects can be ordered so that some appear in the front while the others appear behind. If two bright objects overlap each other and they are color coded, they could create a "hot spot," or saturation point, as the color values are added. As a result, the objects become indistinguishable. A sort processor can select objects for the background or foreground, thus allowing objects to be smoothly combined.

### PARALLEL PIPELINES

The PLHS502-based sort processor uses multilevel pipelining and parallelism to achieve a high computational throughput (Figure 2). It can be considered to have a SIMD (Single Instruction Multiple Data) architecture. The processor sorts any four serial random numbers that are shifted into the device from their most significant bits (MSB) to their least significant bits (LSB). By feeding results back into inputs, cascading this design creates a processor with no restrictions on the word size.

The algorithm used for the logic implementation of this device is based on a binary "compare and exchange" concept know as a bubble sort. The total function can be divided into smaller identical modules called cells to form a systolic array. Four serial bits of data enter through the input ports A—IN, B—IN, C—IN and D— IN. The clock CLK—PHASE[0:2] and control lines CNTRL[0:3] dictate the operation of each cell. Sorting takes place "bit serially" and is pipelined at the bit level.

Each sort cell consists of a gated magnitude comparator and a cross-bar switch (Figure 3). Once two serial pieces of data enter the sort cell (through C—IN and D— IN), it compares them and directs the



Figure 4. In a typical graphics application -- image recognition and scene analysis for robotics -- the sort processor can be used as a high pass filter to perform edge extraction, simplifying the task of the image processor.



Figure 5. The morphology processor generates 9-bit neighborhood information (in block SER2D) and performs morphology functions in the NLU based on the structuring element help in the mask latch (MSKLATCH). A data selector module (DATASEL) routes the completed data to the image processor.

larger number to the upper output channel (high) and the smaller number to the lower channel (low). The CLK0 input controls the timing of the sort modules. The supporting PLD design software called SNAP (see sidebar) allows a designer to implement these functions by either schematic entry or Boolean equations.

The logic necessary for the main sort module and cross-bar switch is ideally implemented in the foldback gates. Since everything is buried, a high level of speed—clock speeds of up to 50 MHz can be obtained. To reduce the number of delay flip-flops required for synchronous operation, a multiphase clock scheme is used to generate the proper timing for sampling the data at the appropriate time intervals.

### ADDING TESTABILITY FEATURES

The other inputs, such as SCAN—IN (Figure 2), are used for testing purposes. Testability features were also added that would bypass the normal system clock and provide a scan path to test the logic. The testing circuitry enables the sort cells, and can load data either in parallel or serial. A test clock is then used to clock the data out. This circuitry is shown in the figures but for the sake of brevity is not discussed in detail.

Timing and control logic compromises a companion module necessary for the sort processor. The 502 PLD's combination of D and RS flip-flops make it very easy to implement not only the counters but the synchronization and arbitration logic. Since a pipelining feature is used, the timing generator separates the master clock (MSTR—CLK) into four clock signals, and controls whether the master clock or test clock (TEST—CLK) is used.

Figure 4 shows how the sort processor could fit into a typical graphics application-image recognition and scene analysis for robotics. This application can be used by a robot to either sort parts by type or remove defective parts in an inspection system. The camera of the robotics system looks at the image of the parts. The digitized data would then normally be processed by the image processor to determine the type of object. The sort processor can be used as a high pass filter to perform edge extraction, simplifying the task of the image processor. The sort processor off-loads the image processor and speeds up the overall response of the system.

### ■ MORPHOLOGY PROCESSOR

The binary morphology processor is another custom processor useful for highspeed image-processing systems. This example of such a processor, based on the PLHS502, performs morphology operations such as dilation, expansion, and chain coding. To understand the design, a brief discussion of morphology is appropriate.

Mathematical morphology, or shape analysis, provides a method of processing digital images based on their sizes and shapes. It's particularly suited for tackling problems in machine vision applications





More design engineers choose ABEL™, Data I/O®'s high-level design software. Because this universal, industry-standard tool offers more PLD choices.

**UNIVERSAL DEVICE SUPPORT.** ABEL supports virtually every PAL®, PLA, FPLA, EPLD, FPGA, and GAL<sup>™</sup> on the market, including both simple and complex architectures.

**UNIVERSAL VENDOR COVERAGE.** ABEL supports 100% of the semiconductor manufacturers.

**UNIVERSAL INPUT METHODS.** 

Describe your design in behavioral terms using high-level equations, truth tables, or state diagrams whichever works best for the particular circuit.

### UNIVERSAL PLATFORM SUPPORT.

ABEL runs on multiple hardware platforms including Sun, PC, Apollo, and VAX.

To find out more, call today for our free PLD Development Kit.

PLD Development Kit





**CIRCLE NUMBER 14** 

### The Wrong Place To Find Out Your ICs Aren't Rad-Hard Enough.

### Harris guarantees performance of its rad-hard circuits. Looking for the best protection for your systems? Come to the most specified source for military rad-hard ICs...Harris.

Our technology credentials span more than two and a half decades of programs, from Minuteman and Polaris to Trident II. Soon SDI.

The only way to stay a leader in rad-hard and hi-rel circuits is to know where technology has been, and where it's going. Our know-how shows through...from more progress in new isolation technologies like Silicon-On-Insulator to continued advances in tapping the inherent speed of GaAs. Your job's not finished so neither is ours. Count on us for the rad-hard military and commercial range ASICs you need to keep your systems at peak performance.

Our Rad-Hard/Hi-Rel Data Book tells the whole story of our products and processes. To order

your copy, call Harris Semiconductor Custom Integrated Circuits Division. In the U.S.: 1-800-4-HARRIS, Ext. 1908. In Canada: 1-800-344-2444, Ext. 1908.





©1988, Harris Corporation

**CIRCLE NUMBER 16** 



Figure 6. Module SER2D accepts three video signals, two of them delayed versions of the original, that form a 3 X 3 array of pixels called the neighborhood. The neighborhood is passed in a parallel fashion to another module as input for the morphology operations.

such as parts inspection and medical image enhancement. In morphology, the basic tool is to use elementary patterns called structuring elements. The structuring element is usually stored within the system as the set of coordinates of its points.

For the purposes of explanation, we will focus on dyadic operations which combine two images into one. For two images, possible logical combinations include the union, the intersection, and the difference of their areas. In simpler terms, these are equivalent to the logical operations of OR, AND, and XOR. Results of dyadic morphology functions presented here are shown in Figure 1.

### DILATION AND EROSION

The first two dyadic operations are dilation and erosion. Dilation is defined as the union (OR operation) of all the comparisons of the area of interest by the structuring element. Erosion can be defined as the set of points in which the structuring element fits into the area of interest. In simpler terms, dilation can be considered as expansion and erosion as shrinking.

The combination of erosion and dilation leads to two other functions in morphology called opening and closing. Opening is an erosion followed by dilation, while closing is a dilation followed by erosion. Opening is often referred to as a sizing operation. In essence it's a filtering operation that removes from the image those regions in which we cannot fit the given structuring element and leaves those that do fit. In contrast, closing is a filtering operation where an enlarged image is obtained. These operations are used for filtering the undesirable portion of an image without impacting the overall shape of the object, making them highly useful in the field of image processing.

Chain coding is another useful function in image-processing applications. An image that is represented as an array of picture elements (pixels) takes enormous amounts of storage. In robotic applications involving image recognition, the system can spend large amounts of time moving data between main memory and secondary storage devices. Chain coding mitigates this problem by representing the image only by its outline. It partitions the image into regions and uses a single entry to store the location of a first entrythe origin. Subsequent entries are numbers giving the direction between each point in the outline and its neighbor.

The binary morphology processor could fit into the same system as the sort processor. In Figure 4, the video camera sends a digitized video signal to the image processor, where a decision is made based on the results. The morphology processor can be used to take the filtered video image from the sort processor, further refine the filtering with a  $3 \times 3$  pixel array structuring element, and then produce a chain code of the image. The image processor could compare this representation, which is much smaller than the original pixel representation, to reach a decision about the





For complex PLD designs, choose GATES<sup>™</sup> Logic Synthesizer, Data I/O<sup>®</sup>'s most advanced PLD design software.

**ADVANCED DEVICE INDEPENDENT SPECIFICATION.** The behavioral design specification in GATES gives you more flexibility by deferring device selection and implementation until the end of the design process.

### ADVANCED INTERACTIVE ENVIRONMENT. GATES gives you immediate feedback during every step of the design process.

**ADVANCED LOGIC SYNTHESIS.** Use GATES factoring to combine common terms, and use smaller gates, so you can take advantage of the feedback and multi-level logic capabilities of the latest devices.

### **ADVANCED PARTITIONING AND**

**DEVICE SELECTION.** Design without concern for the size or number of devices needed. Then, simply select a group of outputs

to partition, GATES does the rest. To find out more, call today for our free PLD Development Kit.

PLD Development Kit

1-800-247-5700 Ext. 335

**CIRCLE NUMBER 15** 

video object. The morphology processor that is implemented also has the ability to use other  $3 \times 3$  pixel structuring elements to perform comparisons on the video image.

The hardware implementation of these functions can substantially improve the speed and performance of any system. Unlike standard signal processing routines, these functions do not require a multiplier or an accumulator, Instead, they are logic intensive and use many logic gates such as AND, NAND, OR, and NOT. Because of its many "foldback" gates, the 502 easily implements these functions.

### NEIGHBORHOOD WATCH

The morphology processor was designed using a modular hierarchical approach. The first of the four modules in the system (Figure 5) generates the 9-bit neighborhood information (SER2D). Another holds the mask information that represents the structuring element in a 9-bit latch (MSKLATCH). The third is a logic unit (NLU) used to generate the morphology operations and chain codes, and the last, a data selector module (DATASEL), routes the completed data to the image processor.

SER2D accepts three video signals, two of

them delayed versions of the original (Figure 6). Shifted in serially, they form a  $3 \times 3$  array of pixels (the "neighborhood"). The middle bit (SG—4) is the one of interest. The  $3 \times 3$  pixel array then passes in a parallel fashion into the neighborhood logic unit (NLU). Both SER2D and MSKLATCH were designed with schematic capture, using flip-flop macro functions provided in the SNAP software.

The NLU performs transformations on the center pixel based on the values of the center and its eight neighbors. The morphological operations will filter the original video image. A chain code is then

### Using PML is a SNAP

The PLHS502 (Figure A), like its predecessor, the PLHS501, combines buried logic with an interconnect array that allows complete freedom in connectivity. Highspeed shifter circuits can be implemented in the chip's eight D-type and eight RS-type flip-flops that can toggle at rates up to 50 MHz. The PLHS502's 64 foldback NAND gates and the interconnect NAND array can readily be used to implement logic-intensive designs. These same gates can also be used to create latches or flip-flops at the inputs, or they can be "buried" inside the inner core. The clock NAND array, which accepts the outputs from each flip-flop as inputs, offers a choice of clocking strategies. Because the circuits are all buried and signal paths can remain on chip, the resulting performance is enhanced.

To fully utilize the complexity of PML, the SNAP (Synthesis Netlist, Analysis and Programming) software uses a design flow similar to that of gate arrays. Capable of running on a standard PC, the software can take a designer from basic schematic entry to programming the finished devices. The software provides a choice of entry formats: standard schematic entry, Boolean equations, state equations, or any combination of the three. Counters for timing control are best implemented by schematic entry. Multiplexers or decoders are easier to implement with equations than with schematic entry. The software will combine these methods to create a complete system. Also, SNAP includes a logic simulator with timing analysis, fault simulation, and an automatic test pattern generator.





Figure 7. The morphology operations are easily implemented in Boolean equations. For example, EXPAND is nothing more than "ANDing" each individual pixel in the neighborhood with its corresponding MASK bit and combining the results with an OR operation.

created for the purpose of comparison to stored images. The results are then fed to the central processor for decision making.

The inputs to the NLU are the nine pixel bits from the video (SG[0:8]) and the nine bits from the masking image (MASK[0:8]). The data from each row of pixels from the digitized image are also used as inputs. The SHRINK and EXPAND outputs are the results of erosion and dilation operations, respectively. MATCH—STICK indicates the end-points of the skeleton (outline) of the image, and JOINT—STICK indicates where the images lineand the structuring elements cross.

### BOOLEAN EQUATION IMPLEMENTATION

Because the module is logic intensive, it is very natural to implement this section from the Boolean equations (Figure 7). To understand why Boolean equations are used, one should consider the transformation referred to as expansion (dilation). Since this is in essence an OR function between the image of interest and the structuring element (mask), entering Boolean equations can be much easier than drawing an array of gates. EXPAND is nothing more than taking each individual pixel in the neighborhood and "ANDing" it with its corresponding MASK bit. The results are combined together (ORed) to form the final transformation. The NLU also generates the chain code which the last module, DATASEL, will convert into the directional values between 0 and 7.

The last module, DATASEL, is implemented using a mixture of schematic capture and Boolean equations. Figure 8 shows the block diagram of the module. The inputs, as discussed earlier, are the results of the chain coding and morphology operations. Control signals \$0 and \$1 are used to route the appropriate result of the morphology section to the image processor. This module also uses an 8-bit encoder to convert the chain code into the necessary directional coordinates and send



Figure 8. The DATASEL module routes the results of the chain coding and morphology operations under the direction of control signals S0 and S1. An 8-bit encoder converts the chain code into the necessary directional coordinates.

them to the image processor.

The SNAP software allows each section to be designed and individually tested for timing and logic functionality. When all modules are completed, the final operation is to merge all the sections together to complete the final design. Now a final logic simulation can be performed and the final results can be implemented in the PLHS502—which is now ready for insertion into a system.

### REFERENCES

- LOUGHEED, R., ET AL, 1980, "Cytocomputers : Architectures for Parallel Image Processing" IEEE Workshop on Picture Data Description and Management, August 1980.
- RUTTIMANN, U., ET AL, 1986, "Fast Computing Median Filters on General Purpose Image Processing System", Optical Engineering, Vol. 25, No. 9, September 1986.

SIGNETICS PROGRAMMABLE LOGIC DATA

MANUAL. Signetics Company, 1987. TMS34010 USER'S GUIDE. Texas Instruments, 1986.

### ABOUT THE AUTHORS

**BOBBY SAFFARI** is a senior applications engineer at Signetics, where he also helps define architectures and software tools for programmable gate arrays. He holds a BSEE from California State University at Northbridge and is pursuing a Masters Degree in the field of digital signal processing and computer architecture. When not engaging his primary interest in the development of distributed co-processors for fifth generation computers, he enjoys nature photography, reading, and biking.

**PAUL SASAKI** is the product architecture manager at Signetics, where his responsibility includes the development of new programmable logic architectures. He holds a BSEE from the University of California at Berkeley and an MSEE from San Jose State University. He enjoys golf, softball, reading, and fishing.

### AN ENGINEERING INFORMATION SYSTEM

A DOD Standard for Integrating Design Automation Systems

### IMPLEMENTING

### EIS BOGGLES

DAVID SMITH, SENIOR EDITOR, VLSI SYSTEMS DESIGN

this decade, the United States Department of Defense (DOD) has exercised its economic clout to develop some

standard engineering practices. For example, it set a standard for IC processing technology through its very-high-speed integrated circuit program (VHSIC). While in the process of establishing VHDL as the defacto language standard for describing electronic hardware, the DOD is also applying its muscle to the problem of incompatible design-automation software. The

results of these efforts, which will create a candidate standard for design-automation integration and management, is called the engineering information system, or EIS.

The EIS is a set of proposed standards for integrating engineering tools and managing design data; it is not a single implementation of a specific CAD system. The EIS framework consists of a set of fundamental services and a series of specifications, forming a baseline for communication and implementation. It addresses incompatibilities between engineering design tools and systems as well as the dearth of database management functions for engineering information. EIS aims to provide a framework for tool integration based on information sharing without compromising proprietary tools or corporate internal business practices.

The EIS is not used to design an electronic system. Rather, it is a complimentary information management environment in which CAD systems can function. It is a database program that addresses the incompatibilities of engineering design tools by allowing them to exchange data. However, it does not supply specific database manipulation functions; it relies on a local database management system (DBMS) to access the database.

The EIS may eventually be implemented in several different ways by many of the vendors of design automation programs. Any environment that contains all the pieces should be able to use any EIS-compatible tool or data source. Some commercial vendors are involved in special interest groups to influence the standard according to their experience. However, EIS describes the particular system that has its concepts and requirements defined in DOD documentation (Linn and Winner, 1986). It should not be used generically to describe any system with DOD-specified goals.

### ■ EIS HISTORY

In 1985 and 1986, the Defense Department developed the EIS requirements in response to the growing problem of engineering information management within its programs. However, since the EIS concepts had considerable potential for benefiting industry and academia as well, these groups were invited to help in its creation.

In July 1987, the DOD commissioned a three-year program to develop EIS specifications and to build and demonstrate a prototype. The EIS program is managed by the U.S. Air Force VHSIC program office at Wright-Patterson Air Force Base. Honeywell Inc., the prime contractor, is leading the development of the specifications, design and production of a prototype system, insertion of EIS technology and coordination with industry and the academic community. The present schedule calls for a definition of a specification this year,



reviews of the prototype design in 1989, and an EIS prototype demonstration at the beginning of 1990.

### ■ THE EIS TEAM

Responsibilities are divided among EIS team members (Table 1). The Computer Corp. of America is responsible for object management and access. TRW Inc. will lead prototype acceptance testing, engineering information modeling tasks and demonstration efforts. CAD Language Systems Inc. will provide data exchange adapters. McDonnell Douglas Astronautics Co. will aid demonstration efforts and assist in EIS insertion. Finally, Arizona State University will provide workshop and training facilities and will be available to house the active prototype demonstration system. To encourage cooperation with industry and academia, the EIS program hosted the first workshops at Arizona State University for more than 90 representatives of industry, government and academia. Five special interest groups were formed to provide input and review for following topics: the engineering information model, the object management system, the user interface system, adapters, and real-

### TABLE 1. EIS PARTICIPANTS

### CONTRACTORS

#### Honeywell Inc.

Prime contractor, leads the development of specifications, design and development of a prototype system, insertion of EIS technology and coordination with industry and academia.

### **Computer Corp. of America**

Has responsibility for object management and access.

### **TRW Electronic Components Group**

Leads prototype acceptance testing, engineering information modeling tasks, and demonstration efforts.

### CAD Language Systems Inc.

Provides data exchange adapters.

#### **McDonnell Douglas Astronautics Corp.**

Will aid demonstration efforts and assist in EIS insertion.

### Arizona State University

Will provide workshop and training facilities and will be available to house the prototype demonstration system.

### SPECIAL INTEREST GROUPS (SIGs)

#### EIM SIG

Reviews syntax, semantics and draft model of EIM.

### OMS SIG

Reviews the OMS and proposes candidate standard object models.

#### **UIMS SIG**

Focuses on how users view a system.

#### Scenario SIG

Devise EIS usage scenarios for EIS test and evaluation.

#### Adapter SIG

Evaluates EIM in regards to tools and workstations.

In addition, there are four working groups for four perspectives: the Department of Defense, design and engineering users, management and administrative users, and tool and workstation developers.

life scenarios. The representatives were also organized into working groups representing different viewpoints: DOD personnel; management and administrative users; tool and workstation developers; and design and engineering users.

By 1990, the EIS program will develop a prototype software system to demonstrate the merit of the recommended guidelines for the way engineering data is created, displayed, maintained, stored, and communicated. The prototype EIS will consist of a network of different host systems, operating systems, DBMSs, and CAD tools. All will be made compatible and interoperable through the EIS software.

### ■ EIS OBJECTIVES

According to Katie Rotzell, a Hewlett Packard Co. software development engineer who serves as the chairperson for the Object Management System Special Interest Group (OMS SIG), EIS differs from some commercial efforts at tool integration because it provides an "illusion of tool interoperability." Other tool-integration efforts, such as the CAD framework initiative, provide a specific framework and database that tools plug into. The EIS also contains longer-term requirements that extend beyond inter-operability, such as allowing execution of a tool to be suspended and restarted.

EIS will create a system that promotes compatibility and inter-operability between CAD tools, the data they generate, and the systems or methods used to store and group data. In addition to improving integration and portability, EIS seeks to encourage design-environment uniformity, simplify the exchange of information, and improve design management.

### ■ EIS TO ENCOURAGE INTEGRATION AND PORTABILITY

While it will not be a self-contained design automation system, EIS serves as a foundation for the integration of costeffective, efficient design tools, both new and existing. In addition, it will encourage the portability of tools by providing cost-saving services and specifications. Portable tools should also enhance the portability of design databases because design data will exist independently of the tools. Independence of data from tools allows users to plug tools into a CAE system, which can immediately work with the data at hand. Tool developers will find that they won't have to support as many versions of a tool. And, more tools will be available for selection when they can be easily moved without changing them.

EIS should facilitate design information exchange. Its model for engineering data, data functions, and operations for accessing and storing data lets a variety of tools work from the same database. Any tool designed to work with the EIS specifications can access an EIS environment.

In defining an EIS environment, the issues to be considered include inter-tool interfaces, network and operating system interfaces, consistent user interfaces, standardization efforts and policies, and the migration of existing tools into an integrated EIS environment. Interfaces between the tools, database, and the underlying hardware and operating system are provided, so the same software can run anywhere. Standards for developing interfaces also allow the same "look and feel" with different software and hardware combinations.

The implementation of these policies and a database methodology support design management and the reuse of previous designs. The EIS allows controlled sharing of preliminary design data, protection of released design information, reuse of past designs, and monitoring of in-progress design methods. Implementation and enforcement of local policies allow companies to control designs however they choose.

EIS will provide information management for control of data and versions of designs, for example. The system's administration functions provide the tools and specifications for managing the data dictionary, tools, workstations, user profiles, and control rules.

### PROPOSED FEATURES FOR EIS

To meet all these goals, the proposed EIS will have to have the following features:

• Inter-operability—the means for the interchange and reuse of product-related information;

• External interface support—communication through standard facilities with the various interfaces required in the design process;

• A tools interface—generic facilities for input and output, translations, routing, and dialog manager services;

• Multiple host support—the ability to run on one or more diverse computers and operating systems;

• An engineering information model—a

# Can you solve this problem with a one-clock telecom tester?



### This ISDN transceiver requires

synchronized transmit/receive data at 15.36 MHz *and* a bus interface pattern at 20 MHz. Given the tester's single master clock, what frequency do you program? What integer ratios do the dividers need?



If you settle for anything less than Synchromaster, the new

resource-per-pin mixed-signal test system from LTX, you're going to wind up one clock short. In order to produce test frequencies of 15.36 MHz and 20 MHz with a single-clock test system, you would have to choose integer ratios of 125 and 96 and set the pattern generator at 1.92 GHz — well beyond the typical 100-200 MHz range.

Only Synchromaster can produce the exact combination of frequencies this IC requires. Its Dual Synchronous timing system uses *two* high-resolution generators, so patterns and waveforms aren't constrained to just ratios of a single frequency, as they are in single-generator testers.

We've been through exercises like this many times, for many years. In fact, no one else comes close to LTX in mixed-signal testing experience. That's why the Dual Synchronous timing system is a design fundamental. And that's why Synchromaster

### Need more time? Get the tester with two clocks.



signal resource-per-pin design: 96 pins with complete analog, digital and DSP. System-wide coherence, eight timing markers per pin, on-the-fly time set switching, and pattern rates up to 80 MHz. *And* techniques for solving the problems of jitter, pulse mask testing and other telecom measurements ... without compromise.

Send for our White Paper: "Telecom Testing Without Hangups," for the details on Synchromaster's Dual Synchronous timing system. Better yet, use the telephone. Call Carol Everett at (617) 461 1000. Synchromaster. The new mixedsignal tester from LTX.



**CIRCLE NUMBER 17** 

It's why time has run out on one-clock testers.

standard for translation of engineering objects to and from different representation formats;

• An object-oriented design methodology—an approach for maximum system flexibility and extensibility;

• An Ada basis—a software standard for increased reliability and portability throughout the system; and

• Multiple languages—the ability to work with other popular languages, such as C.

### COMPONENTS OF EIS

To provide these features, EIS has been broken up into eight interrelated components (Figure 1 and Table 2). These components, which include both static (data) and dynamic (routines) parts of the specifications of EIS, are as follows:

• The engineering information model (EIM). This is the formal statement of the information the EIS will track. The EIM is the cornerstone for data exchange and tool inter-operability because it gives EIS-managed information a structure and semantics. For the prototype EIS, the EIM describes electronic-engineering data, but it is extensible and can be updated to include other types of data such as mechanical and software-engineering data. According to the EIS project, the only sound way to achieve tool inter-operability is to develop a common information model.

For an engineering environment supported by EIS, the EIM provides a model of the classes of engineering information that are needed to describe the semantics of that information. The EIM won't represent engineering data itself; that is the purpose of a common exchange format like EDIF. Instead, it defines the information classes and modeling rules that form the basis for formulating a conceptual framework for information exchange.

According to Bill Johnson, the director of development at EDA Systems Inc. and a member of the EIM SIG, the EIM has an enormous number of objects and relationships to model. To reduce the total number of elements and relationships between them, some EIM objects may become attributes of others. This reduction will probably be necessary before EIM becomes a practical schema (a definition of the classes of object types and the functions relegated to a particular class).

The EIM uses three views to accommodate specific uses of the EIS-controlled data: an EDIF view for data exchange, a VHDL view for hardware modeling, and an EIS administrative view, which deals with configurations and versions. These views will be defined in terms of OMS objects and functions.



Figure 1. The eight components of the EIS integrate disparate tools, interfaces and databases, providing a common information model, object management system, and interfaces for engineering design data.

The EIM will be described in English, pictorially represented with IDEF1X-standard figures, supplemented with template descriptions and coded in a machine-executable language called OODL. It will be both stored and able to be queried in the prototype.

• The modeling method and language (MML). It defines a syntax for expressing the information within the EIM. It explains how to express the information in the EIM as objects, functions or types.

The MML supports abstract data types for object-oriented database management. It provides the ability to describe queries, including parameterized queries to the information described by the EIM. It must support the concept of imprecise values for properties, such as ranges, and means with standard deviation.

MML serves as a base for object-oriented data language (OODL), a modeling language being developed for EIS. OODL is an interface to underlying data servers. It can access existing database management systems and helps the incorporation of new ones.

• The *object management system* (OMS). It plans request execution and decomposes requests into steps to be distributed across DBMSs and computer systems. It consists of a functional model specification, the objects and their functions and facilities to map the model to underlying databases.

The OMS is not an object-oriented DBMS. It is the specification for the functions that the underlying DBMS must perform. This system is necessary to support EIS' object-oriented paradigm across the underlying file servers and DBMSs that may or may not be object-oriented.

It also provides a method for handling vast amounts of data in a "natural" way. Object-oriented data modeling and programming manipulate data in the same way that people mentally manipulate objects. Object-oriented programming, by making both tools and data into objects, therefore, can allow the computer to assume more information management effort.

• The database and file system adapters (DFSA). They translate the object-oriented expressions of the OMS into the specific query and update the data-definition languages accepted by various DBMSs or file systems. They give the user a choice of DBMSs and file systems for the OMS.

• The *tool and data exchange adapters* (TDEA). They attach tools to an EIS. They translate the requests and information from the tool into the appropriate actions by the OMS and return information from the database to the tools for processing.

• The user interface management system (UIMS). It allows an EIS implementer to build user interfaces, tools, terminal types, and dialog styles separately. The UIMS won't be another windowing standard, but a set of design guidelines and computer programs that guide and support development, execution, and maintenance of user interfaces. It manages the front-end capture and display of data on terminals and workstations.

• The service lattice. It allows the user to

### Saratoga FIFOs.

**Our new FIFOs** are the world's fastest. Available now in 10, 15, 25,40 and 50 MHz.

Slow interprocessor communication headaches. You thought you'd tried every buffering remedy in the book to get rid of them.

But here's one you haven't: raw FIFO speed. Using Saratoga's new family of BiCMOS FIFOs—the world's first 50-MHz first-in, first-out memories.

by-5 bits wide, these RAM-based

devices deliver performance unmatched in the industry-at 10, 15, 25, 40 and 50 MHz.

Even so, they consume no more power than CMOS FIFOs, while offering high output drive that's TTL compatible. And they can be cascaded to expand in word width and depth. Plus they're available in both commercial and military temperature ranges, in industrystandard pin-outs.

This new generation of FIFOs

will soon include 64 by 9 and larger density 512, 1K and 2K by 9 devices. Joining Saratoga's existing lines of high-performance TTL and ECL static RAMs—also among the fastest now available. And all made possible by our proprietary BiCMOS technology—SABIC<sup>™</sup>-which combines the best of both the bipolar and CMOS worlds.

So if system timing headaches have got you down, take one of our new FIFO buffers. And call us in

the morning: (408) 864-0500. Or write: Saratoga Semiconductor, 10500 Ridgeview Court, Cupertino, CA 95014.

| Saratoga FIFO Memories    |                             |  |  |  |  |
|---------------------------|-----------------------------|--|--|--|--|
| Clock Frequency           | 50 MHz (40 MHz<br>military) |  |  |  |  |
| Data Access Time          | 15nsec                      |  |  |  |  |
| Data Set-up and Hold Time | 3 nsec                      |  |  |  |  |
| Bubble-through Time       | 25 nsec (max)               |  |  |  |  |
| Power Consumption         | 385 mW                      |  |  |  |  |
| Output Drive              | 16mA                        |  |  |  |  |

Saratoga Semiconductor )( The Technology Leader in BiCMOS Organized as 64 words by-4 and The First 50-MHz FIFC  $\mathbb{CN}$ 

**CIRCLE NUMBER 18** 

### TABLE 2. EIGHT EIS COMPONENTS

### **Engineering Information Model (EIM)**

Content, structure and semantics of information in an EIS.

### Modeling Method and Language (MML)

Defines basic concepts of objects, functions and types to use in describing information in the EIM.

### **Object Management System (OMS)**

Manages objects and their registration, including data, instructions, requests and operations.

### Plans

Requests execution and decomposes requests into steps to be distributed across other DataBase Management Systems (DBMS) and systems.

#### Database and File Server Adapters (DFSAs)

Translates object-oriented expressions of the OMS into the specific query, update and data-definition languages accepted by various DBMSs or file systems.

### **Tool and Data Exchange Adapters (TDEAs)**

Components to attach tools to an EIS.

### User Interface Management System (UIMS)

Establishes guidelines and basic functions for creating consistent user interfaces.

### Service Lattice

Allows user to tailor EIS services for local policies such as version control and audit trails.

### **Portability Services**

Virtual interface between EIS and its underlying operating system

tailor EIS services for local design- and database-management policies. It provides basic services for tool builders and EIS administrators for configuration management, version control, and audit trails. The existence of the service lattice suggests that some EIS functions are not standardized, but open to various implementations. As a result, engineering efforts at each facility will be necessary to implement policies.

HP's Rotzell emphasizes the importance of the service lattice, because EIS developers use it to tailor and customize the capabilities and constraints of the EIS. It acts like a filter between the UIMS and the OMS, with restrictive policies to control the enormous number of operations possible within an EIS. It not only controls, it also simplifies by providing utilities for users to do meaningful design management.

• The *portability services*. They provide a virtual interface between an EIS and its underlying operating system. They also provide the capability to implement EIS on different operating systems and across multiple operating systems.

### A MONSTER TASK

The EIS project will cover different hardware platforms, operating systems, tools written in a variety of programming languages, database management systems, networks, and user interfaces. Imagine trying to produce a set of standards that can guarantee data veracity and portability over such a wide range.

Some closely related to EIS are over<sub>7</sub> whelmed by its scope. "A lot of good will come of the project, but implementing it boggles my mind," said EDA's Johnson. He explains that his company's EDA framework, which already has 30 man-years of effort behind it, performs perhaps 10 percent of the functionality proposed for EIS. As EDA's framework represents a subset of the overall system proposed by EIS, the company intends to make it compatible with the standards, perhaps becoming a portion of the standard itself.

Just the OMS itself presents a major leap in CAD database technology. Most existing CAD databases have used a relational model, which stores only static information with no procedural information. The EIS, like other new database development projects, is attempting to use functional models within an object-oriented schema. Now, data is stored as objects that have clearly defined procedural behaviors (relationships or functions) between them. This approach provides clear benefits, for example, in a board design, where components have many attributes identified with them that are important for different tools.

Rotzell agrees that the EIS group "has taken on a monster task." In addition to developing significant new technology, the EIS must use some tools more appropriate for existing technology. Rotzell cites as an example of the types of drawings used—IDEF1X—which incorporate boxes to represent classes and lines to represent relationships. These drawings were developed to describe relational systems and don't have the capability to describe some of the characteristics of object-oriented systems.

### A HEADSTART

Fortunately, some of the pieces of the EIS may already be available in the industry, such as the framework technology from EDA Systems, Cadence Design Systems Inc. and the efforts of the CAD Framework Initiative (CFI). The CFI, which includes members of EDA, Cadence and the EIS group, is also attempting to establish vendor-independent methods for allowing engineering tools to interact. Although not as complete as the EIS, particularly in the areas of object and interface management, CFI enjoys more direct input and support from the community of design automation vendors. The CFI also aims to integrate only tools for electronic design automation, eschewing mechanical and software engineering to simplify its task.

Although the first meeting of the CFI only occurred in May of this year, it's smaller scale, and more direct vendor support may result in practical implementations before the EIS prototype is up and running. In addition, because CFI members also work in EIS SIGS, EIS should be influenced by the CFI efforts, and vice versa. In the end, the efforts of EIS and CFI may be less competitive than complementary, if not redundant.

Other pieces of EIS, such as objectoriented programming and user-interface standards, are slowly emerging in CAE and CAD programming. Given awareness of the EIS program and the feedback channels of the SIGs, developers of CAE and CAD will probably mirror the technology being developed within EIS. This synergy may be the biggest contribution that the EIS project makes to most users of design automation. When EIS proposals come into consideration as standards, hopefully they will tie together existing capabilities, making integrated design environments available quickly and inexpensively.

### REFERENCES

- EIS UPDATE NEWSLETTER, vol. 1, nos. 1-3, Honeywell Inc., Minneapolis, Minn., July to September, 1988.
- LINN, J. and WINNER, R. (editors), 1986, The Department of Defense Requirements for Engineering Information Systems, Volume 2: Requirements, The Institute for Defense Analyses, Alexandria, Va., July 2, 1986.

### ARE YOU USING ...

- CON Mentor Graphics' IDEA Series™? Meta's Mentor Server version of HSPICE interfaces directly into the **IDEA MSPICE environment.** 
  - Cadence EDGE<sup>™</sup> Design Framework<sup>™</sup> System? Meta's HSPICE accepts full hierarchical netlisting and generates WAVES output.
    - EDA's Electronic Design Management System? EDMS provides an open framework for electronic design activity incorporating HSPICE.
      - CAECO Schematic™? HSPICE interfaces directly with CAECO's full-function hierarchical schematic editor.
        - Teradyne/Case Stellar Schematic Capture System? Teradyne/Case supplies a fully functional CAE package interfacing with HSPICE on standard system configurations.
          - Performance CAD's Circuit PathFinder? CPF extracts HSPICE netlists of critical paths from large circuits.
            - Analog Design Tools' Analog Workbench? The Workbench version of HSPICE runs in ANALOG's design and simulation environment, providing access to advanced analysis tools.
              - Interactive Solutions Limited's MINNIE? Meta's HSPICE interfaces with ISL's interactive graphical circuit design system.
                - IBM VM/CMS? Meta-Software's HSPLOT high-resolution interactive graphics post-processor drives all devices supported by IBM's GDDM.
                  - VIEWlogic® Workview™? Workview covers the IC, ASIC and PCB engineer's total workday needs, including integrated circuit simulation using HSPICE.
                    - HSPICE accepts a standard SPICE netlist, making it compatible with most electronic design tools.
                      - Interfaces currently under development include the IBM Circuit Board Design System (CBDS), mixed-mode analog/digital simulation and more.

### NO MATTER HOW COMPLEX THE PROBLEM, META OFFERS THE CIRCUIT SIMULATION SOLUTION!

Software evaluations are available at no charge. For detailed information on Meta-Software products, please contact us!

### META-SOFT WARE

Meta-Software, Inc. • 50 Curtner Avenue, Suite 16 • Campbell, CA 95008 Phone (408) 371-5100 • FAX (408) 371-5638 • TLX 910-350-4928 Toll Free (800) 346-5953 **CIRCLE NUMBER 19** 

# An Ideal Mixed - Mode SINULATOR

GEOFFREY SAMPSON, MICROELECTRONICS DIVISION, NCR CORP., FORT COLLINS, COLO. ruly integrated simulation tools for validating mixed analog/digital circuits are alive and thriving. In 1985, 22 percent of all semicustom IC designs combined digital and analog functions (according to The Technology Research Group Inc., Boston, Mass.), and this will jump to 39 percent by 1990. As chip density increases, the analog cells will also increase in size and complexity. But, can present-day mixed-mode simulators cope with so many large, complex, analog blocks combined with dense digital functions? In this article, we will examine the current state of mixed-mode simulation and see how close present-day simulators come to the capabilities of an "ideal" simulator. Then we will look beyond

AN INDUSTRY STANDARD DIGITAL SIMULATOR CAN PROVIDE THE FOUNDATION

today's ideal simulator to tomorrow's "dream" simulator.

Today, mixed-mode simulation is viewed as an integration of existing analog and digital simulation techniques. The real challenge to designers of mixed-mode simulators is the interface that provides communication and synchronization between the digital and the analog sides.

In advancing towards an "ideal" simulator, a number of solutions have emerged that provide satisfactory results, albeit for a limited range of applications and needs, depending upon circuit topology and the mix of analog and digital circuits. Before discussing the ideal mixed-mode simulator we will examine some of the applications that lend themselves to these

### partial solutions.

### ■ APPLICATIONS VS. SOLUTIONS

• Analog circuits with a few digital Parts. Some circuits, while being essentially analog, contain some digital glue logic, such as a phaselocked loop. In this case an analog simulator that can model the digital devices at the appropriate level (gate, functional, or behavioral) will suffice. A simulator with fully integrated digital and analog simulation capabilities is not needed. These simulators combine SPICE, or a SPICE-derivative, with analog models of digital gates. The evaluation is generally two orders of magnitude slower than a digital simulator, but for an analog design with just a few digital gates it

is a workable solution.

• Digital circuits with a few analog parts. In a mostly digital environment, analog simulator precision is sometimes required for systems that utilize charge sharing. The small number of analog parts can be modeled as digital parts, using piece-wise linear approximations, so long as the analog and digital elements are loosely coupled. Digital simulators with analog models (found primarily in foundry-specific mixed-mode simulators) handle loosely coupled analog simulation reasonably well. This kind of simulator does not deal with analog models separately from digital models. Instead, it simulates the entire mixed circuit at one time. In the process, each analog model is indepenently


INCREASINGLY COMPLEX MIXED-MODE ICS CHALLENGE TODAY'S SIMULATORS



Figure 1. An eight-bit successive approximation analog-to-digital converter. Our ideal simulator should allow architectural experimentation by entering at a functional description level. Note that the feedback loop contains digital elements (glue logic and successive approximation flip-flops), an analog element (high speed comparator) and an interface element (DAC). Validating this circuit requires a mixed-mode simulator that uses hierarchy, allows mixed analog/digital/interface elements within a feedback loop, and has sufficient accuracy to demonstrate monotonicity (if true) at eight bits or better accuracy.

informed of changes at its terminals. It then responds to the changes and independently updates its terminals. Thus, an analog or mixed-analog-and-digital signal propagates through the simulated circuit by a sequence of model interactions. The processing of the models can be synchronized to handle feedback between analog and digital elements. The interaction sequence is controlled in an event-driven manner. Intelligence may be built into the analog models so that errors are flagged.

In a digital simulator with analog parts, the analog models must be custom crafted for each cell, so, unfortunately, this foundry-specific solution is not generic. Adding new analog cells is very difficult since a 10-bit A/D converter model, for example, may require thousands of lines of code. A more generic approach allows the user to write his own analog behavioral models in a high-level language like C, but this is a heavy burden for the designer. It is necessary then to have standard-part model libraries and ASIC model libraries readily available for the designer. In any case, with the digital simulator that has analog parts, the models do not contain the transistor-level detail of a SPICE simulation. Therefore the models are not as accurate . Also, behavioral models have limited ability to handle transient signals such as spikes and oscillations.

• Circuits containing many analog and digital parts. Designs incorporating extensive analog and digital elements, whose elements interact and control each other, require a tightly integrated solution. That solution must allow for both analog and digital hierarchies. Such tightly coupled electronic circuits include data converters, modems, and digitally controlled adaptive filters. Further, the ideal simulator must extend the hierarchy to include electromechanical devices so that servo control systems, for example, can be simulated.

#### PARTIAL SOLUTIONS

Loosely coupled simulators. If both an analog and a digital simulator are available, it is always possible to run the simulations separately, and to work out the analog-todigital or digital-to-analog interface. Traditionally this interfacing has been performed as a separate task after the simulations have been run, although there are now CAE tools that automate the translations. This approach only works for loosely coupled circuits without feedback. Still, this is a solution sometimes taken by CAE workstation vendors who have not yet achieved a tightly coupled integration.

Core solutions use just one simulator, either an analog simulator with a few digital models, or a digital simulator with a few analog models. As already discussed, it is possible to incorporate isolated models of analog components in a logic simulator, with some serious trade-offs. The inherent gate isolation of MOS devices provides decoupling between interface elements, so simulation is practical; but not so for bipolar interface elements.

Similarly, it is possible to include a few isolated digital parts in an analog simulation; but SPICE, with its matrix-solving algorithms, slows the simulation exponentially as components are added. The SPICE simulation typically analyzes every node at each time-step and, for digital circuits, it cannot take advantage of the inherent latency of digital circuits where, for a given clock cycle, only a relatively small portion of the gates change state. • A "general purpose" simulator. One compromise solution that handles both analog and digital circuit elements is to provide a simulator that is more accurate than a switch-level logic simulator, but not as accurate as SPICE. For instance, if you've designed an op amp at the transistor level, this solution can be helpful within a larger circuit. Using piece-wise linear models, this solution assumes the device is operating in a linear fashion avoiding the need to solve differential equations with a matrix inversion. The digital models are all represented at the gate level, and they are event-driven so they do not have to be analyzed at every time-step.

Tightly coupled simulators. The ideal approach, combining both speed and accuracy, closely couples the matrix solution techniques of an analog simulator with an event-driven digital simulator. To assure proper synchronization and minimize execution time, the simulators pass information back and forth while controlling one another's progress. Both simulators should ease the use of hierarchy all the way from primitive modeling (analog transistors and digital gates) through functional modeling (op amps and shift registers) to behavioral modeling. Such use of hierarchy permits the designer to make architectural trade-offs early in the design process and to use simulation time efficiently.

#### SIMULATOR INTERFACING

The challenge in providing tight coupling between the simulators is dealing with the A/D and D/A interfaces, and in synchronizing the simulators. At the analog/digital simulator interface, considerations include: the impedances of the digital parts that drive analog signal levels; the drive strength; threshold levels; exception handling; and accounting for unknown states.

Careful attention must be paid to modeling the impedances at the interface. The model must account for non-linearities and second-order effects. There is considerable variation in the robustness of interface models currently offered.

Output levels of logic devices are not always ones and zeros, sometimes they are in the unknown, or X-state. This is not an error condition, but rather a natural outcome of a set of possible nodal conditions. For instance, a given node may be simultaneously driven by a one and zero so that the actual status of the node is unknown. If the logic simulator does not initialize every node, then many nodes may be set to X at the start of a simulation. Two signals on the input of a device may transition simultaneously, yielding a temporary unknown state at the output. The unknown state may also result from a condition in which the node oscillates.

Digital simulators are designed to handle the X-state and to minimize the time spent propagating X's. In the analog domain, propagating X's causes a number of problems. First, modeling would be complicated by building X-handling into each model. In theory, X would be propagated throughout the signal paths, and, with feedback to the digital system, X would be propagated everywhere. The final result would be of little use and take a great deal of processing time.

Instead, the X-state should be treated as some specific analog condition, while alerting the designer that an unknown condition exists. There are five ways of driving an unknown node: selecting zero or one at random; forcing the node to oscillate at each time-step; always treating X as zero; always treating it as one; or leaving it at the last known state.

The best solution is the approach that makes the best approximation to the actual state of affairs at the affected node. This "best guess" is to place the node at its last known state, if it was determinate, or to randomly select a value of one or zero if the previous state was unknown.

#### ANALOG MODELING LANGUAGE

The word "model" can have many meanings. Sometimes it represents a complex component by means of a set of parameters, like the beta of a bipolar transistor or the open-loop gain of an op amp. At other times it means the equations that use such parameters. In an ideal simulator, the "model" is the complete mathematical description-equations and parameters-of a component.

Such an ideal model would consist of two parts: a template that describes a component class in general terms and the set of parameter values that describes the particular component. For example, a model representing a resistor includes a primitive-level template that includes the voltage/current equation and a single parameter: the resistance value. The particular parameter value could then be the single number 1,000.0, which describes a l-kohm resistance. A more complex primitive, like a transistor, would need a set of parameter values to describe it.

A circuit-level template of an op amp describes the interconnections of primitive transistors, capacitors, sources, and other parts to emulate its performance. At the next stage of complexity there might be a behavioral-level template, such as an op amp with open-loop gain, slew rate, and gain bandwidth, or a set of differential equations that describes the behavior of an electromechanical element, like a motor.

If a simulator accepts only a predefined set of templates, then modeling is reduced to a process of determining the parameter values of the item being modeled. However, if the simulator accepts the addition of user-defined templates, then it becomes possible to build the templates themselves, creating models for a wide range of components and systems. The template should be completely separate from the

simulator, allowing the addition of components without having to delve into simulator details.

In the past, analog simulators have mainly addressed the lowest levels of the circuit hierarchy for a restricted set of analog systems. For example, they have supplied predefined primitive-circuit elements, such as transistors and capacitors, as well as blocks of subcircuits. For systems in which the predefined elements did the job, these simulators have given good solutions.



119 Russell St. Littleton, MA 01460

In MA: (508) 486-8929 Outside MA: (800) 255-7814

**CIRCLE NUMBER 20** 

## E<sup>2</sup>/DIGITAL/ANALOG. COMBINATION Y



## THE TECHNOLOGY OU CAN BANK ON.

To be perfectly honest, we didn't invent the concept that says high integration equals high profit. But as you can see from the application diagram on this page, we definitely perfected it. With our Triple Technology,<sup>m</sup> a process that allows you to combine E<sup>2</sup>, digital, and analog functions on the same chip. And, create higher levels



Single chip measurement and control system, integrating several EEPROM, analog, and digital functions.

of integration than ever before.

In this case, our customer's last product was a medical instrument the size of a paperback, with 70 different components. By combining a sophisticated 8-bit controller, RAM, ROM, A/D converter, and 256 bytes of EEPROM on the same chip, we helped them shrink the same instrument to the size of a matchbox. And cut the costs just as dramatically.

As a result, they have a product that sets new standards for the industry. And for their shareholders. And by working closely with their designers, we were able to create this one-chip solution with standard cells from our library. In fact, our customer only had to design about 200 gates of logic using our standard digital cells.

Turnaround time from code to first silicon was only 18 weeks. And because of our development tools and mixed-mode simulation (MIXsim<sup>™</sup>), the first prototypes worked.

Of course, this is only one example. With 250 digital, 50 analog, and over 20 EEPROM cells in our library, we can create literally thousands of combinations. Including Analog/ $E_{2}^{2}$ ,  $E_{2}^{2}$ /Digital, Analog/Digital, and  $E_{2}^{2}$ /Analog/Digital. For every application you can imagine. And we can execute them all in high performance CMOS.

So, no matter what you're designing, call or write for our complete library card. And we'll show you a combination you can always bank on. Your ideas and our technology.



2075 North Capitol Avenue, San Jose, California 95132. Telephone (408) 263-9300 CIRCLE NUMBER 21



Figure 2. Once architectural trade-offs have been made at the functional level, the eight-bit successive approximation analog-to-digital converter is simulated at a lower hierarchical level. Mixed-mode simulators that don't use matrix solving techniques do not provide sufficient accuracy to determine offset voltages for the comparators, or DC levels, linearity, or settling time for the DAC.



Figure 3. The analog output of the internal DAC is shown superimposed on the eight bits of digital output (for the converter in Figures 1 and 2). Glued-together simulators, at best, deliver glued-together output displays; the digital waveforms and analog waveforms may be seen simultaneously using windowing, but they appear in separate windows. This makes it difficult to properly scale the results, and almost impossible to superimpose the results. A tightly integrated solution allows the analog and digital to be displayed on the same axis with identical time scales.

Designers (digital designers at least) have come to expect the ability to model hierarchically. Consider the design of an 8-bit successive approximation analog-todigital converter ASIC using CMOS standard cells. Our ideal simulator should allow architectural experimentation by entering at a functional description level (see Figure 1). Note that the feedback loop contains digital elements (glue logic and successive approximation flip-flops), an analog element (high-speed comparator), and an interface element (DAC).

Validating this circuit requires a mixed-mode simulator that handles hierarchies, allows mixed analog/digital-interface elements within a feedback loop, and has sufficient accuracy to demonstrate monotonicity (if true) at an accuracy of 8 bits or better. In addition, if the circuit is implemented in various mixed technologies, such as bipolar, ECL and/or TTL along with the CMOS standard cells, the simulator would allow for tight coupling between all circuit elements. The designer must then be able to descend the hierarchy to simulate at the level indicated in Figure 2 complete with gates, flip-flops, comparators, and a DAC macrocell. Mixed-mode simulators that don't use matrix-solving techniques do not provide sufficient accuracy to determine offset voltages for the comparator's, or DC level's, linearity, or settling time for the DAC. Matrix solutions provide the additional benefit of permitting ac analysis, Fourier, Monte Carlo, and noise analysis separately on the analog circuitry.

But, by their very nature, the analysis routines found in conventional analog simulators usually require all components to have continuous first derivatives. Moreover, unless predefined components are acceptable as an electrical analog (or the user is willing to alter the simulator), they cannot handle multi-discipline systems comprising electrical, electromechanical, and electro-optical subsystems.

In contrast, by not requiring components to have continuous first derivatives (although the function itself must be continuous) and by internally supporting a hierarchy, our ideal simulator can handle a wide variety of behavioral, functional, and primitive components and levels for any analog system. Additionally, the separation of the modeling aspects of the program from the analysis would allow new models to be added without recompiling or relinking.

#### THE USER INTERFACE

"Glued-together" simulators, at best, deliver glued-together output displays; that is, the digital waveforms and analog waveforms may be seen simultaneously using windowing, but they appear in separate windows. This makes it difficult to properly scale the results and almost impossible to superimpose the results. A tightly integrated solution lets you display analog and digital waveforms on the same axis with identical time scales. For instance, the display in Figure 3 shows the analog output of the internal DAC superimposed on the 8 bits of digital output for the 8-bit analog-to-digital converter illustrated in Figures 1 and 2. Note that three different input voltages were applied (1.5 V at t=0, 2.5 V at t=20 us, and OV at t = 40us) and that with each time-step the output of the internal DAC closes in on the input voltage.

Users of digital simulators have come to expect some degree of interactivity. Similarly, with a mixed-mode simulator they want to be able to stop the simulation during the run, examine simulation results in either or both domains, and then resume the simulation from that point in time. While digital simulators typically save internal states (at least for predefined nodes), analog simulators do not; they tend to run as batch processes. Saving analog nodal information is an I/O-intensive process and lengthens simulation time, but it is required for simulation to resume from its temporary stop point.

No system can be considered truly interactive unless the simulation is executed in the shortest possible time. To assure reasonable run times a hierarchical approach is mandatory for both analog and digital circuit elements. This has generally been the case for digital simulators, but not for analog simulators. Since SPICE must always run at the level of transistor primitives, using SPICE in a mixed-mode simulator would be a serious drawback. High-level analog behavioral modeling is a must for efficiently executing boardlevel designs.

#### ■ TOWARD THE IDEAL SIMULATOR

To gain widespread acceptance, today's ideal simulator will need to combine an industry-standard digital logic simulator



#### Your Source for Silicon Prototyping

#### Lowest Cost

Since 1981 MOSIS has been providing a low-cost prototyping service to IC designers by merging designs from many users onto multi-project wafer runs.

#### **Highest Quality**

Photomasks are purchased to zero defect density specifications. Parametric test structures on the wafers are measured to ensure compliance with vendor process specifications. Standardized yield monitors measure defect density.

#### Wide-Ranging Technologies

MOSIS supports several different technologies and fabricators. Among them are:

- CMOS double-level metal at 3.0, 1.6 and 1.2 microns from Hewlett-Packard
- CMOS double-level metal at 2.0 microns from VLSI Technology
- · CMOS double-level metal with second poly option at 2.0 microns from Orbit

Projects can be designed with design rules from either MOSIS, the wafer fabricator or the DoD. MOSIS also distributes a library of DoD-developed standard cells (3.0, 2.0 and 1.2 microns) to designers interested in semi-custom design.



For more information, contact Christine Tomovich or Sam Delatorre at (213) 822-1511.

The MOSIS Service, 4676 Admiralty Way, Marina del Rey, California 90292-6695

#### **CIRCLE NUMBER 22**



Figure 4. Synchronization between analog and digital simulators can be accomplished using a "leapfrogging" technique. Instead of providing a traditional lock-step algorithm, where the simulators have to reach a certain point in time before continuing, the analog simulator is permitted to run as far ahead in time as is required. When a digital event occurs that requires analog processing, the simulator reevaluates its solution and either continues forward in time or adjusts backwards in order to maintain accuracy.

with an analog simulator that provides true matrix solutions. The analog side will need to use SPICE-equivalent models to take advantage of the existing model databases developed at great effort and expense, and will require extension to behavioral modeling to achieve reasonable execution time. Furthermore, it will have to provide a clever scheme to synchronize the time-steps of the analog simulator with the event queue that drives the digital simulator. Only with such synchronization can the mixed-mode simulator handle feedback between analog and digital.

One such scheme splits the simulator into three parts: the analog simulator, the digital simulator, and the simulation control process. Using multitasking operating systems, the digital and analog simulators run as separate subprocesses under the simulation control process. The control process is responsible for initialization and synchronization of the analog and digital simulation subprocesses. Synchronization of the simulators is then performed by an algorithm that has access to information about the analog simulator's internal time-step and the digital simulator's event wheel. Logic events are scheduled in regular fashion, and the analog simulator's time-steps are adjusted only when a signal that affects both digital and analog circuitry changes. If the amount of activity across the boundaries between analog and digital circuits is small in comparison to the activity in the rest of the circuit, reasonable performance is possible.

A better technique breaks up the lockstep synchronization between the simulators by allowing "leapfrogging" (Figure 4). Instead of providing a traditional lockstep algorithm, where the simulators have to reach certain points in time before they continue, the analog simulator is permitted to run as far ahead in time as it needs to. When a digital event occurs that requires analog processing, the simulator reevaluates its solution and either continues forward in time or adjusts backwards in order to maintain accuracy. With this leapfrogging approach, both simulators analyze the system efficiently, sharing intermediate results of the solution. This allows feedback to propagate through the analog and digital simulators as required, and greatly decreases simulation run time.

In addition to synchronization of the two simulators, special attention must be given to cells that bridge the analog/digital domain. In one scheme, special analog devices model the interface between the logic simulator and the circuit simulator: a digital-to-analog (D/A) interface and an analog-to-digital (A/D) interface. Analog model statements control the characteristics of the interface devices. By varying these models, the user can create interfaces for different logic families.

Another approach to the A/D interface uses "hypermodels." These models can be looked upon as behavioral models that have interprocess communications capabilities built into them. In this scheme, where an A/D interface occurs in a circuit, nodes are split into two interface models; one digital and one analog.

All of the component tools and processes needed to synthesize the ideal mixed-mode simulator are present. The separate simulators are available and the problems of integrating them are understood. The marketplace is now seeing at least a few simulators that come very close to reaching this ideal.

#### • BEYOND THE IDEAL SIMULATOR: THE DREAM SIMULATOR

It is interesting to speculate on the capa-

bilities that the next generation of mixedmode simulators may provide, and to think about a wish-list for a "dream simulator." At present, even the close-to-ideal simulators suffer from the need for interprocess communications. Only a unified simulator with new algorithms that operate on all circuit elements will suffice. Such a simulator would likely come from a single company, not from a melding of two simulators, since neither company is likely to divulge the full source-code to the other.

Next-generation simulators might have the capability to automatically extract simulation models by making measurements on existing parts similar to the way that parameter extraction programs work to extract SPICE data from transistors under test.

The "dream" simulator would extend hardware modeling, now available in the digital domain, to the analog domain, so that analog components such as A/D converters, op amps, comparators, and phaselocked loops could be plugged into the modeler and made a part of the simulation. To provide accurate timing information, at actual operating frequencies, careful attention would have to be paid to packaging and controlled-impedance interconnects.

This new simulator would extend software and hardware acceleration to the analog portions of the simulation. At present a number of dedicated logic simulation accelerators achieve 1,000X + performance improvement by embedding the simulation algorithms in custom silicon or by microcoding. SPICE acceleration, on the other hand, has concentrated on parallel processing, taking advantage of the coarse grain parallelism inherent in operating on a number of SPICE circuits simultaneously. SPICE execution time increases exponentially with circuit size. Relaxation-based techniques require only a linear time increase with circuit size, but do not provide accurate results for tightly coupled circuits. The recent emergence of algorithms with the accuracy of SPICE but with better inherent performance has successfully addressed this problem.

#### ABOUT THE AUTHOR

**GEOFFREY SAMPSON** is a principal engineer in the Microelectronics Division of NCR Corp. He joined the company in 1986. Prior to that, he worked as an analog designer in the Communications Division of Tektronix Inc. Presently he is actively involved in analog circuit simulation, modeling, and mixed analog/digital simulation. He received a BSEE degree from the University of Colorado. Boulder, in 1984.

## 17 MIPS. OK transistors. R o get

#### To build the world's highest performance RISC microprocessor, AMD turned to Mentor Graphics IC layout tools.

It was a bold, ambitious project: build the fastest 32-bit  $\mu$ P in existence. One delivering a 5X to 7X performance improvement over existing 32-bit processors.

So Advanced Micro Devices turned to Mentor Graphics' Chip Station<sup>®</sup> to get the Am 29000 into silicon in a single iteration. Why? Because Chip Station provided the most advanced capabilities available, yet could also emulate AMD's existing tools.

#### Sharpen your competitive edge.

Look inside Chip Station and you'll find features like advanced traversal capabilities that make moves through the hierarchy as simple as point and click. And polygon-based editing that prevents problems like self-intersecting data. Also, programmable stroke recognition, which immediately converts cursor movements into commands. And now, the industry's fastest VLSI color plotting solution.

#### **Complete compatibility with** your existing environment.

Chip Station's programmable user interface shortens your learning curve by emulating the commands of your current system. At the same time, Mentor Graphics helps you adapt to the rich feature set of Chip Station and graduate to a truly advanced IC layout methodology.

Structured Chip Design lets you represent cells symbolically so the organization and management of large designs is greatly simplified. And REMEDI™ expands DRACULA II<sup>™</sup> LVS checks to include graphic correlation of errors in both L'ANTINATION IN schematics and lavouts.

AMD's new RISC-based, 32-bit Am 29000 microprocessor operates at a 25 MHz clock rate with a 40 ns instruc tion cycle time. It can bit a peak execution rate of 25 MIPS, with a sustained performance of 17 MIPS.



#### The emerging standard.

Mentor Graphics' IC design and layout tools have already earned a solid reputation for productivity on large, complex VLSI projects. As a result, we're the world's fastest growing supplier of IC layout systems.

It's all part of a vision unique to Mentor Graphics, the leader in

electronic design automation. Let us show you where this vision can take you.

Call us toll-free for an overview brochure and the number of your nearest sales office.

1-800-547-7390 (in Oregon call 284-7357).



DRACULA II is a trademark of Cadence

Asia Pacific Headquarters, Tokyo, Japan: Phone: 81-3-505-4800, Telex: 2427612 Middle East, Far East, Asia, South America, Mentor Graphics Corporation, International Department, Beaverton, Oregon, U.S.A.: Phone: 503-626-7000, Telex: 160577 Mentor Graphics Corporation, European Headquarters, Velizy, France: Phone: 331-39-46-9604, Telex: 696805 Mentor Graphics Corporation, North American Headquarters, Beaverton, Desage: Phone: 508-826, 2000 Telex: 160577 Oregon: Phone: 503-626-7000, Telex: 160577.

Yourideas. Our ex

#### t t 2 U 0 a m KP I

#### RONALD AYERS, MOSIS PROJECT, UNIVERSITY OF SOUTHERN CALIFORNIA, MARINA DEL RAY, CALIFORNIA

he innovative part of VLSI chip design is often a set of custom layout blocks, blocks which by themselves have been cleverly planned and tuned. The remainder of the VLSI design is less innovative. This part of the design is completed as these blocks are placed in relation to one another, and then finally wired and given exact geometric placement.

This article will address the first of these two steps, automatic floor-planning. (The second step, fusion, implements the wiring and presume less area than a single array.

cisely positions the blocks.)

There are two levels of floorplanning. On a small scale, within an individual layout block, the process is a manual task. This kind of floor plan is part of the innovation of that block-the custom tiny cells, such as one bit of RAM, having been designed so as to fit most snugly within the floor plan.

Large-scale floor-planning (Figure 1) deals with layout blocks, that were not designed to fit snugly with one another. These large blocks of layout generally have unrelated sizes and pinouts.

Large-scale automatic floorplanning becomes indispensable as the number of blocks increases. For example, random logic might be implemented by several blocks, which usually perform better for the entire random logic and con-

Automatic floor-planning becomes even more indispensable when accessing blocks from a library, which may offer multiple layouts for functions that differ, perhaps, in aspect ratio. If there are multiple layouts for several blocks, the total possible arrangements quickly increases.

Automatic floor-planning is most needed when the cells are computer generated. Often the size and number of cells are not known in advance. In addition, manual floor-planning could destroy an otherwise completely automatic generation of VLSI designs.

Figure 2A shows the minimum-bounding-boxes (MBBs) for a set of possible layouts of a given function. They are all centered at the origin. Since they all have

nearly the same minimal area, the upper-right corners of the MBBs lie approximately on a "1/x" curve.

The following scenario should remind designers that they can't rely on a packing algorithm that opts for a minimal area solution at each and every step. Figure 2B shows that combining the minimal area solution with another block (on the right) may result in an overall area that is far from minimal. Figure 2C shows that another solution for the left block (although not of minimal area) yields minimal area overall.

Another consideration is that blocks that communicate heavily with one another (via many wires) should be close together in the final floor plan. This communications optimization can conflict with optimal packing. A good packing solution that includes large distances between heavily communicating blocks may backfire when all of the wires are implemented. The wires take up space, and may render the once good packing as sub-optimal.

The automatic floor-planner described here has two major phases. The first pulls together blocks that communicate most heavily with one another. The second does the packing, although greatly influenced by the closeness that was developed in the first phase.

For the remainder of the article the term "cell" will be used inter-

INNOVATIVE **BLOCKS REQUIRE** INNOVATIVE PLACEMENT ALGORITHMS

100

-



Figure 1. The above layout of an eight-channel, 64-level light controller chip is a result of the automatic floorplanner described in this article.

changeably with "block."

#### REPRESENTATION OF FLOOR PLAN

A floor plan for a set of cells can be represented by a hierarchy, or tree, whose leaves are the individual cells (Ayres, 1983). The branches are nested lists. At the lowest levels in the hierarchy are lists whose elements are cells.

Figure 3 shows three distinct hierarchies, and the floor plan that each implies. A hierarchy is mapped into a floor plan using the following rule: Lists at the lowest levels in the hierarchy place their constituent cells left to right (Figure 3A). Lists just above those place their implied layouts from bottom to top (Figure 3B). The next higher lists place their implied layouts from left to right.

In general, each level in the hierarchy, places its cells alternately from left to right or bottom to top. This alternation gives rise to two-dimensional layouts.

In fact, each list always places its elements left to right. But there is a final rotation applied to the left-to-right row, turning it into a bottom-to-top column. Nested applications of this "left to right then rotate" is what generates the the alternating left-toright/bottom-to-top placement.

Enclosing a cell with an extra pair of brackets effectively rotates that cell. Enclosing a list with an extra pair of brackets rotates its placement, converting an originally left-to-right placement to a bottom-to-top placement, and vice versa. Thus, it is easy for a computer program to manifest a hierarchy in order to come up with another one that implies whatever floor plan the computer program dictates.

The hierarchy not only represents a two-dimensional floor plan, but also represents "closeness" among the cells. Cells belonging to the same list are located closest together. Thus the hierarchy represents both the closeness of the communicating cells and the packing of all cells.

Our automatic floor-planner produces two different hierarchies. The first, "grouping by communications," might represent poor Efficient floorplanning must include closeness of communicating blocks

## Get the Oki Advantage

#### Everything you need for ASIC success from one reliable source

An ASIC project is a major commitment of your budget and man hours. Give yourself the advantage of working with a powerful partner. Oki Semiconductor has the experience, resources, and commitment you can rely on to help ensure your ASIC VLSI success.

#### Advanced ASIC products and technologies

**O**ki Semiconductor has complete ASIC capabilities, from full custom to semicustom ICs. Our three families of advanced CMOS ASIC products have been designed to meet all of today's high-density, high-speed device requirements.

► Sea-of-gates:

new sea-of-gates channelless arrays provide an available 100,000 gates and a minimum 40,000 gate circuit logic density of 640 picoseconds.

Channelled array:

new 1.2  $\mu$  channelled arrays provide speed in the subnanosecond range together with a logic density of up to 30,000 usable gates.

► Standard cell:

the new 1.2  $\mu$  standard cell family offers density up to 60,000 gates and an average speed of 600 picoseconds, plus memory capability of 32K bits RAM and 128K bits ROM.

#### ATG and logic transparency

With automatic test-point generation built into each of these new products, test programs can be generated in a fraction of the time you'd normally spend—without sacrificing logic or speed. All three product families also use the same cell design library, for logic transparency.



### Complete ASIC support

Working with Oki means you can draw on our vast resources and experience to back you up at any stage of the development process. We have one of the finest ASIC teams in the industry to

support you. We also provide the state-of-the-art design tools, packaging options, and manufacturing capabilities to successfully implement your project. With so much on the line, give yourself the security of working with Oki—the one source you can rely on for all your ASIC needs.

| Please send complete technic<br>□ Sea-of-gates<br>□ Standard cells | al data/specs on Oki c<br>□ Channelled ar<br>□ Full customs | capabilities in:<br>rays |
|--------------------------------------------------------------------|-------------------------------------------------------------|--------------------------|
| Please call. We have imme                                          | diate requirements.                                         | VLSIDG1188               |
| )                                                                  |                                                             |                          |
| Phone                                                              |                                                             |                          |
| Name                                                               |                                                             |                          |
| Fitle                                                              |                                                             |                          |

Attach coupon to business card or letterhead and return to: ASIC Customer Service, Oki Semiconductor, 785 North Mary Avenue, Sunnyvale, CA 94086. Phone: (408) 720-1900.





Figure 2. An algorithm that opts for a minimal area solution at each step may not provide the best solution.

packing. The second modifies this hierarchy slightly to produce good packing. By modifying the hierarchy, instead of creating one from scratch, some degree of closeness of cells is preserved in the final, well-packed hierarchy.

#### ■ GROUPING BY COMMUNICATIONS

In gathering the highly communicating cells together, we might be given a single list of cells to start out with. In this case, the entire hierarchy would have to be synthesized. Alternatively, we might start out with a hierarchy, in which case the task is to refine that hierarchy.

Each list in the hierarchy has an associated "interface." The interface represents the pinout of the layout that will be derived from that list. This pinout consists only of signals, not layers or positions. Since each point in the hierarchy has such an interface, we can measure the "closeness" of two sub-hierarchies by counting the number of signals they have in common in their interfaces. The more signals they have in common, the greater the need for increased closeness.

The operation of grouping by communications takes place one list at a time. The operation must be applied recursively to each element in the list. Then the number of signals that each pair of elements has in common must be evaluated. This pair-by-pair communication bandwidth determines whether any two particular elements are communicating more with each other than any other elements. Then the identified pairs are combined: If one element is a list, the other is placed into it. If neither is a list, both cells are enclosed within a new pair of brackets.

After dispersing cells with such obvious communication preferences, the element pairs must be considered again to determine the greatest common interface within any pair. Then chains of elements are constructed in which each chain represents a set of elements, all of which communicate with one another at that maximum bandwidth. There may be several such chains. Figure 4 shows two groups with the maximum of three wires. We know that the cells within these groups communicates more with each other than with any cell outside the group.

If all the cells communicate with one another at the same maximum bandwidth, there is only one chain, and hence nothing has been gained by this attempted grouping. In this case, we leave this point in the hierarchy unchanged.

If the grouping is non-trivial, brackets are placed around each group, thereby refining the hierarchy. Then the grouping is performed recursively on each of these newly formed groups by the communications operator. (We flag the recursion so as to avoid duplicating the process on any of the original elements). The grouping algorithm has an n-squared behavior given a list length of n. If n is above 50, the given list is arbitrarily cut into shorter lists of less than 50. Within each list a nonrecursive group-by-communications is performed to acquire bundles of the most actively communicating cells. Each list of 50 is thus shortened, and bundles are now referenced instead of individual cells. The shortened lists are recombined into a smaller set of lists of length 50. This operation is repeated until there is only one list of length 50 or less. At this point, the grouping algorithm takes over.

#### ■ WEIGHTING SIGNALS WITHIN A LIST IN THE HIERARCHY

Not all wires are given the same weight in the preceding discussion. Wires that are shared more heavily are given lesser weights. That is, a wire that connects only two elements is given a weight of one. A wire that connects three elements is given a weight of one half. In general, we assign the weight 1/(N-1) to each signal that connects N elements together. N is derived by counting the number of elements within whose interfaces the signal resides, including the interface for the list at this level in the hierarchy.

Figure 5 illustrates the rationale for reducing the weights of highly shared signals. Part A shows what four distinct signals cost in terms of routing requirements. The channel above that row is four deep. In contrast, one signal shared among the four cells (part B) incurs a cost only one-quarter as high. Part C shows what our pair-by-pair formalism requires us to see. (Each pair is connected by what looks like a distinct wire). To continue to use the pair-by-pair model, we must apply a weight of only one-quarter to each "distinct" wire in order to accurately represent the real situation as illustrated in part B.

Figure 6 shows the effect of such weighting with regard to a multiplexer (MUX). Part A shows that K wires are shared among  $2^{K}$  cells. Part B shows that the total weight between any pair of MUX elements is less than one. The "unshared" wires, between each MUX element and the block that it drives, all have a weight of one. This forces the grouping shown in part C, as opposed to the grouping in part D. Part D shows  $2^{K}$  distinct signals as yet to be wired, whereas part C shows only K distinct signals yet to be wired.

#### PREPARATION FOR PACKING

The packer will turn each list in the hierarchy into overall rectangular packing. After grouping by communications, some lists in the hierarchy may come up short. Packing many elements together is often more efficient than packing fewer, larger elements. Therefore, the hierarchy is then modified by removing some pairs of brackets, which makes longer lists. The goal is list lengths of up to 7 or 8.

#### ORDERING WITHIN EACH LIST

The order of elements within a list can be optimized. For example, if cell A talks to B, and B talks to C, then the order ABC is more optimal than, say, CAB. In this case, the new order will assure that cells that communicate most heavily with one another will appear closest together. So at this point, highly communicating cells have not only been brought into the same list within the hierarchy, but that list has been organized to further reduce wiring.

This organization is produced by first picking the element which has the largest interface. The new element is iteratively inserted into the placement built up so far. We chose the element that communicates most heavily with elements already in the order. Each possible insertion is considered, measuring both the cost of the element's communications with others from that position, and the cost of forcing apart the elements which lie to the left and right of the position. The lowest cost insertion is selected.

#### PACKING

The basic packer turns a list of elements into a rectangular packing. This is achieved by adding more bracket pairs. The full recursive packer proceeds from the bottom up, tackling packing lists lowest in the hierarchy first.

The packer does not result in a single rectangular solution, but rather in a set of possible solutions, like those shown in figure 2A. This set is called an "ambiguous" solution, a term borrowed from language processing, where the (temporary) tolerance of ambiguity makes rich languages translatable.

#### BASIC PACKING

The task of basic packing is reduced to one of language processing. Any packing can be specified textually with the use of three operators: two binary operators that specify "abut horizontally (H)" and "abut vertically (V)," and one unary operator, "rotate."

For example, the floor plan in figure 3B can be represented as:

(1 H 2 H 3) V (4 H 5) V (6 H 7)

We consider all possible such phrases. In this example, H or V can be chosen for each



Figure 3. Three distinct hierarchies are shown above together with the floor plan that each implies.



Figure 4. After dispersing cells with obvious communication preferences, the element pairs must be considered once again to determine the greatest common interface within any pair.

of the six in-between positions. Rotation can also be spontaneously applied to any cell, or around any pair of corresponding parentheses.

Notice that for a list of length N, there are at least  $2^N$  possible such phrases. Even in the presence of only one binary opera-

tor, there are many ways to place the parentheses. This placement is very important, as shown in Figure 7. The ability to spontaneously rotate an element, or a combined phrase of elements, is another way to exponentially place many phrases.

The language processing technique that

## The RISC that lets you build faster computers faster.

3099 I: 4 3099 In 4 3099 In 4 3099 I 4 7

**CY7C60** 

### Introducing the RISC 7C600 Family: 20 VAX MIPS, SPARC architecture, and development systems today.

Before you design the next generation of highest performance computers, meet the RISC 7C601 microprocessor from Cypress Semiconductor.

You'll build faster systems because this 20 MIPS RISC chip is available today, running at 33 MHz. It outperforms all others using SPARC<sup>™</sup> (Scalable Processor ARChitecture), the fastest RISC architecture, implemented in our fastest 0.8 micron CMOS technology for outstanding performance and cool low power.

#### A complete chip set.

The fastest microprocessor doesn't stand alone. Besides the RISC 7C601 Integer Unit (IU), you can incorporate our CY7C608 Floating Point Controller (FPC) to interface with a standard floating point unit to perform high-speed floating point arithmetic concurrent with the IU.

Although the IU can function on its own with high speed local memory in a dedicated controller application, for most computer applications our high performance CY7C603 Memory Management Unit (MMU) coupled with the IU and FPC gives you the fastest access to both cache and main memory through the 32-bit address bus and 32-bit data/ instruction bus. It also supports the SPARC Reference MMU architecture giving you compatibility with standard UNIX® operating systems.

Our CY7C153 32Kx8 Cache RAMs and the CY7C181 Cache TAG RAM maximize your throughput by providing a cache selection capable of running at full speed with a 33 MHz IU.

We also deliver the highest performance SRAM, PROM, Logic, and PLD parts. So you can make the most of those MIPS.

#### Develop your systems quickly.

You'll build systems faster because the 7C601 is based on SPARC. You have a choice of powerful development systems already running on the target

architecture. Plus there's a wide range of UNIX-based languages, tools, and utilities that already run on SPARC. You have more proven development tools, making this RISC easy to integrate into your design.

#### Design around a proven architecture.

The 7C601's SPARC architecture has already been embraced by companies like AT&T, Sun Microsystems, Unisys, and Xerox. And SPARC systems are already on the market, like the Sun-4. In fact, AT&T has selected SPARC for the first UNIX Application Binary Interface (ABI), which will allow all SPARCbased computers to run the same off-the-shelf UNIX applications. With our RISC 7C600 family you're designing around an accepted architecture with unlimited potential.

#### Make the fastest decision.

Our free brochure, RISC Factors, will give you more information about the factors affecting RISC microprocessors. Because deciding which microprocessor to use is not a snap decision, but it can be a fast one.

**Call the RISC Factors** Hotline now for your free copy: 1-800-952-6300. Ask for **Department C105**\*



\*1-800-387-7599 In Canada, (32) 2-672-2220 In Europe. Cypress Semiconductor, 3901 North First Street, San Jose, CA 95134, Phone: (408) 943-2666, Telex 821032 CYPRESS SNJUD, TWX 910-997-0753. ©1988 Cypress Semiconductor. UNIX is a registered trademark of AT&T. SPARC is a trademark of Sun Microsystems.



Figure 5. The rationale for reducing the weights of highly shared signals is illustrated above.



Figure 6. The effect of reducing the weights of shared signals with regard to a multiplexer (MUX) is shown above.

handles such enormous possibilities is called parsing. All possible interpretations of the phrase "1 H-or-V 2 H-or-V 3 H-or-V 4 H-or-V 5 H-or-V 6 H-or-V 7" will be considered by parsing this phrase with the following grammar: solution  $\rightarrow$  solution (by rotation). solution H solution  $\rightarrow$  solution (by hori-

zontal abutment)

solution V solution -> solution (by vertical abutment)

This grammar is very ambiguous, meaning that the grammar will understand the overall phrase as a solution in many different ways. The grammar doesn't insist on a left-to-right grouping, and thus considers all possible placements of parentheses.

Parsing can consider all possible solutions in only polynomial time. The trick is to suppress "identical" solutions during the unrestricted application of these grammar rules at all possible sub-phrases.

For example, Figure 8A shows all possible phrase spans for the phrase "1 H 2 H 3 V 4."

Each such span, or parse, contains all possible solutions that involve the cells and operators over which it spans. Figure 8B shows such occupancy. Each time a new solution for a parse is proposed, we compare it against the existing solution in that parse, and select the best solution. A solution is better if it fits inside of the other solution. The occupancy in each parse is limited to approximately 20 distinct, best solutions. By definition, two solutions that have dimensions that are within five percent of one another are declared to be identical, and only the minimum area one is preserved. Solutions whose sizes are non-comparable (where neither one lies entirely within the other) are preserved. The surviving solutions all have nearly minimal area, and differ primarily in aspect ratio.

#### ■ RECURSIVE PACKING AND THE PRESERVATION OF AMBIGUITY

Given a list in the hierarchy, the overall packer first provides an ambiguous solution for each element in the list, using recursion. The ambiguous solutions for the elements are then combined by the basic packer into a single ambiguous solution for the overall list.

Cells represented by the numbers in the previous discussion may actually be ambiguous solutions. For example, even the short phrase "1" (Figure 8B) can have an occupancy of more than one solution. (The "1" thus represents the ambiguous solution obtained from the sub-hierarchy represented by the first element in our list.) The tolerance of ambiguity within individual elements costs nothing more because the parsing algorithm already tolerates ambiguity in all non-trivial phrases, such as (1 H-or-V 2). Thus the currency of this packer, at all levels in the hierarchy, is an ambiguous solution.

The "leaves" at the bottom of the hierarchy can be presented as ambiguous solutions. This enables a desired function to present not one unique solution, but a whole suite of solutions. The "disambiguation" that occurs naturally throughout the packer serves also to decide among multiple solutions at the leaves. The leaf solutions are naturally chosen so as to minimize the overall area.

At the top of the hierarchy, we are also presented with an ambiguous solution. The choice of the overall solution should account for aspect ratios that may be required for subsequent manufacturing and testing.

#### PRESERVATION OF ORDER

All the solutions considered by the packer preserve the order initially imposed upon the lists, preserving the communications considerations. If the packer produces a list as a single row, the original order is clearly preserved. Other solutions are equivalent to the linear solution, with folds inserted. Those folds serve only to bring cells even closer together.

#### ■ ESTIMATE OF WIRING

Within a given list in the hierarchy, the packer, with its grammar, produces all possible solutions, but ignores the space taken by the wiring. Within the parsing, which consumes  $N^3$  of CPU time, wiring is ignored simply for speed.

Therefore, we repack each solution in an ambiguous solution. The topology of each solution is preserved, but extra space is imposed between cells in an attempt to predict wiring space. Wiring thicknesses are derived from the number of interface signals appearing within the hierarchy. These estimates have been tuned so as to provide the most realistic estimates, by looking at the results of the subsequent fusion (see, for example, Figure 1).

#### LARGE N

If a given list in the hierarchy has more than 10 elements, the same packing algorithm applies, but certain between-parse nodes are deleted. That is, after parsing the first 10 elements, the left-most node, between the first and second elements, is deleted. Also deleted are all parses either starting or ending there. One more element can thus be appended on the right, preserving the maximum of 10 betweenparse nodes. In the worst case, this rule may remove from consideration a particular fold, although nearby folds will be preserved. However, the lost fold may still exist within solutions of the remaining parses that span the defunct node.

#### ■ TWO-DIMENSIONAL ORDERING

Once the packing is done, the hierarchy is modified. We can reorder any list in the hierarchy without changing the packing. Thus, we reorder lists to bring heavily



Figure 7. The importance of the placement of the parentheses is shown above.

communicating elements closer together, but this time, we do it knowing what surrounds that list, in two dimensions. The ordering within two dimensions occurs from the top down. For each recursive call, context—which represents the outside world—is passed downwards. This context is a set of signals, where each signal has an interval of residence along each of the four sides. Each list is ordered within this context.

Two top-down sweeps are made. The first sweep propagates order constraints from left to right (or bottom to top for vertical lists). Each list is ordered seeing only the context to the left and below. Context on the other two edges hasn't yet been faithfully propagated.

The second sweep propagates order constraints from right to left (or top to bottom), and all four edges of context are seen. Each list is ordered now in the full context.

We order each list with a slight modification to the ordering algorithm used prior to packing. At each possible insertion location, the cost is augmented to include the communications cost between the inserted cell and the external context.

Mirroring of leaf cells and rotation of "nearly square" cells operations are also used to obtain better solutions.

#### ■ THE PARTICIPATION OF BLOCK GENERATORS IN AUTOMATIC FLOOR-PLANNING

We allow a block generator to produce a "place-holder" cell together with an ambiguous solution. This solution is the generator's way of providing different possible solutions, one of which will be chosen during packing. The place-holder cell exists merely to get through the groupingby-communications phase.

We then assume that the cell chosen by the packer is the cell meant to be produced by the block generator, although that it might again be a place holder, in which case, a "cell regeneration" program is also delivered. That regeneration program will be invoked during two-dimensional ordering, when the top-down algorithm arrives at the leaf cell, knowing the external placement of signals. The regeneration program is given this context, and produces a new cell customized to that environment. For example, logic arrays will respond by ordering inputs and outputs optimized for the given context.

For the regeneration program, care is taken to first orient the external context to match most optimally the place-holder



Figure 8. The occupancy of all possible phrase spans for the phrase "1 H 2 H 3 V 4" (A) is shown in (B).

cell. The regeneration is invoked within the oriented context, relieving the author of the regeneration program from considerations of alternative orientations. The resulting new cell is then oriented optimally within the actual context, as we do for any leaf cell in the hierarchy.

#### ■ EQUATIONS AND MANY-TO-ONE MAPPINGS

Random logic specified as a set of Boolean equations may be implemented by a set of logic arrays. A given logic array may implement more than one equation, as is often the case for the most efficient implementation.

Grouping together highly communicating equations can be handled by the group-by-communications operation. We hide each equation under a dummy cell (size is unimportant) and apply the operation over the set of equations. We further optimize the resulting hierarchy by applying the prepacking ordering algorithm, and thus come up with a hierarchy of equations that has heavily communicating equations close to one another.

Traversing the hierarchy once again, we will see lists of equations at the lowest

level. By combining sequences of adjacent equations into individual logic arrays, the overall hierarchy is transformed into another hierarchy, which has fewer (but real) cells as leaves. The automatic floor-planning can continue at the packing step.

#### CONCLUSIONS

This new automatic floor-planner has been successfully used for more than 100 projects. When the users' cells are blocks, (significantly larger than individual standard cells), the floor plans look almost as though the cells had been designed especially to fit within those floor plans. Figure 1 is a typical finished layout derived from the floor plan. The thicknesses of the wiring shows how well the floor plan brings highly communicating cells together, realizing that floor-planning is not just a packing job.

There are some special cases, such as standard floor plans with standard cells, for which the results are better than our methods. In extreme cases, standard-cell floor plans, with placement solved by simulated annealing, have achieved results 60 percent of the size achieved by our methods. But when cells are small, custom block generators (for datapaths, logic arrays, or standard cells with specific floor plans) produce the best results, and these blocks are the ideal candidates for floorplanning using our methods.

All features described here have been implemented, including the involvement of block generators and the application to sets of equations, with consistently successful results. All logic arrays produced for sets of complex equations were significantly smaller than an equivalent implementation in terms of standard cells.

#### ACKNOWLEDGMENTS

We are grateful to Brent Nelson at the Brigham Young University and to Steve Burns at the California Institute of Technology for submitting the majority of fusion jobs having unspecified floor plans. Steve Burns also provided the simulated annealing alternative for standard cells.

#### REFERENCES

- AYRES, R.; VLSI Silicon Compilation and the Art of Automatic Microchip Design, 1983, Prentice-Hall.
- BROWN, A.D.; "Automatic layout of VLSI circuits" Computer Aided Design (GB), vol. 19, no. 17 383-4, Sept. 1987.
- CHEN, C.; LIU, M.; "An application of binpacking to building block placement," Dept. of Electronic Engineering, Zhejiang Inst. Of Technol., Hangzhou, China, 1987 (IEEE International Symposium on Circuits and Systems).
- MEAD, C.A.; and CONWAY, L.A. ; Introduction to VLSI Systems, Addison-Wesley, 1980.
- RELIS, Y.; VAN DYKE, P; "A customizable refinable automatic floor-planning tool," IBM, Poughkeepsie, NY (Proceedings of the IEEE International Conference on Computer Design: VLSI in Computers).
- WILK, A.; MARTIN, G.; "TIARA: a hierarchical VLSI constraint-driven layout system," Bell-Northern Research, Ottawa Ontario, Canada (Proceedings of the IEEE International Conference on Computer Design: VLSI in Computers).

#### ABOUT THE AUTHOR

**RONALD F. AYRES**, is a member of the computer science faculty at the California Institute of Technology, where he received his Ph.D. in computer science. He's also chief of software development at the MOSIS project (University of Southern California/Information Sciences Institute). As a pioneer in the field, he authored "VLSI: Silicon Compilation and the Art of Automatic Microchip Design," and also invented ICL (Integrated Circuit Language).

## The right tool on the right platform puts the squeeze on time.

You're pushing the limits of gate-array design in both density and clock performance. You've got a deadline. And they've turned up the heat to have working silicon...now.

#### It can be done.

When SGS-THOMSON Microelectronics needed to fast-track the first



member of its ISB12000 Continuous Array™ series, they picked Silvar-Lisco's Avant GARDS™ above all other gate-array

development CAE software. Because Avant GARDS delivered automatic hierarchical floorplanning. 100% automatic placement and routing. Timingdriven net optimization. And the efficiency needed to manage the full 8,000 to 128,000 gate potential of SGS-THOMSON'S ISB12000 series of 1.2 micron HCMOS sea-of-gates arrays. Without eating up precious time.



SGS-THOMSON's choice of platform was Digital's VAX<sup>™</sup> 8800 computer. Ideally suited to the intensive demands of a high-performance design tool.

The result? Within seven weeks of design acceptance, first pass working silicon was in the customer's hands. And SGS-THOMSON had time on their side once again.

**CIRCLE NUMBER 25** 

Silvar-Lisco's GARDS<sup>™</sup> family of advanced gate array design software operates on all popular platforms including Digital, Sun, Apollo, and IBM. Running Silvar-Lisco's software tools on your present platform is an unbeatable solution for beating the clock.

For more information, call toll-free: 800/624-9978.



1080 Marsh Road Menlo Park, California 94025 800/624-9978

Silvar-Lisco, Avant GARDS, and GARDS are trademarks of Silvar-Lisco. Continuous Array is a trademark of SGS-THOMSON Microelectronics, VAX is a trademark of Digital Equipment Corporation. Apollo is a trademark of Apollo Computer, Inc. Sun is a registered trademark of Sun Microsystems, Inc. IBM is a registered trademark of International Business Machines Corporation. © 1988 Silvar-Lisco. All rights reserved.

## Heterostructure FETS

#### Building a Better Transistor, Atom By Atom

RODERIC BERESFORD, SOLID STATE EDITOR

BEHIND THE CLOSED doors of the electronics industry's solidstate technology laboratories, scientists and engineers are scouting the prospects for a next-generation compound semiconductor technology that will produce a faster, higher transconductance, lower noise, more manufacturable transistor than today's best gallium arsenide MES-FET process can muster. With the rapid developments and promising results to date, the question is not so much if but when heterostructure FET technology will make a contribution to digital LSI circuits.

No one knows the exact answer to that question, although some people say three years and some say much sooner. Industry insiders think that the first applications will be inside a Fujitsu Ltd. supercomputer. Fujitsu

chooses not to say so explicitly; its published technical accounts call heterostructure FET ICs "ready for the next-generation mainframes and supercomputers."

In the U. S., AT&T Bell Laboratories is the acknowledged front-runner, thanks to the Defense Advanced Research Projects Agency, which is funding a pilot fabrication line for HFETS—also called high electron mobility transistors (HEMTS). Research programs are also underway at other laboratories, including those of Hughes, Honeywell, IBM, and Hewlett-Packard.

That research and development has been driven primarily by the extremely high electron mobility that can be achieved in aluminum gallium arsenide/gallium arsenide heterostructures grown by molecular beam epitaxy. While these intrinsic FET performance measures, obtained near absolute zero, far surpass anything available in conventional GaAs or silicon technologies, they may not be important or even relevant to digital applications of HFETs. To help in understanding what will be important, this article paints a portrait of HFET technology today, including device principles, circuit design, demonstration ICs, and recent research results, such as the highest transconductance and cutoff frequency yet for any FET. A comparison with heterostructure bipolar technology—preferred by companies such as Rockwell International and Texas Instruments—rounds out the picture.

#### ENGINEERED MATERIALS

Molecular beam epitaxy is the key to fabricating heterostructures, which require atomically perfect interfaces between different semiconductors. Heterostructures in turn are the key to a higher performance FET, whose high transconductance is mostly a matter of engineering a high electron density in a thin layer of extremely pure GaAs or a related semiconductor. (For an introduction to the basic concepts of heterostructure devices, see "Inside High-Mobility Devices" on page 100.)

As shown in Figure 1, an advanced MBE system priced at well over \$1 million consists of several ultrahigh vacuum chambers and occupies a large room. The system pictured is built by Varian Associates (Palo Alto, Calif.), at the moment the only U.S. source of MBE equipment (Japanese and French companies also produce the gear). MBE growth tends to be slow, not batch-oriented, and therefore expensive: Commercially available MBE material on GaAs substrates may cost up to \$4,000 per wafer.

There are currently three MBE systems on line at AT&T Bell Laboratories' HFET pilot fab in Reading. In its second year of a four-year DARPA contract, AT&T appears bullish on HFETs. In fact, according to Stuart H. Wemple, department head for GaAs IC Products, the AT&T program results suggest that there will be a yield advantage to HFETs compared with conventional GaAs MESFETs, thanks to better parameter control.

"This is going to end up being the lowcost way to go for GaAs ICs," he predicts. The advantage comes from the use of MBE, in which layer thickness and composition can be controlled precisely, and the fact that HFET parameters like threshold voltage are determined by the epitaxial growth conditions. In contrast, conventional GaAs MESFET parameters depend on channel implants, which are poorly controlled in comparison. Thus, the relatively



Figure 1. One growth chamber of the three-chamber molecular beam epitaxy system in operation at Columbia University in New York City. Under the direction of Professor Wen I. Wang, the facility is used to develop new materials and devices for electronics and optoelectronics.

high cost of MBE material may be more than offset by the effects of its processcontrol advantages.

While "scaling up" efforts such as AT&T's swing into high gear, researchers continue to exploit MBE in pursuit of ultimate performance. If the first chapter in this story was the precise control of layer composition and thickness, leading to the HEMT, the second chapter, now being written, is the technology of pseudomorphic heterostructures, in which material structure itself comes under the engineer's control.

All epitaxy needs a starting substrate, which normally dictates the lattice constant (atomic spacing) of the subsequent layers. The only suitable substrates at this point are GaAs and InP, limiting technologists to two "families" of materials. In pseudomorphic growth, however, a thin epitaxial layer is coaxed into adopting the lattice constant of the substrate instead of its own preferred spacing. In this way materials can be optimized for their transport properties with less regard for the constraints of crystal growth.

#### RECORD-BREAKING DEVICE PERFORMANCE

Pseudomorphic HFETs hold the records at the moment for FET performance. In a development that will be presented at the upcoming International Electron Devices Meeting in San Francisco (December 11-14), the husband-and-wife team of U. Mishra and A. Brown along with S.E. Rosenbaum of Hughes Research Laboratories, Malibu, Calif., have investigated the dc and rf performance of  $0.1-\mu m$  gate length pseudomorphic HFETs in the AlIn-As/GaInAs system. These are the first 0.1µm pseudomorphic HFETs on InP substrates and they show a transconductance of 1160 mS/mm, the highest value ever reported for a HEMT. Furthermore, the extrapolated cutoff frequency is 205 GHz, making this the first transistor to crack the 200-GHz barrier. Mishra and Brown were also invited to speak on the subject at the recent Gallium Arsenide IC Symposium, held November 6-9 in Nashville, Tenn. (The pair recently left Hughes for North Carolina, she to the Army Research Office and he to North Carolina State University.)

Although widely considered outstanding work, the Hughes efforts are by no means singular. In fact, since pseudomorphic HFETs are a natural follow-on to HFETs, they are evolving in parallel at the major laboratories. AT&T's Wemple notes that Bell Labs in Murray Hill, N.J. is also



Figure 2. Comparison of  $1-\mu$ m gate length (20- $\mu$ m width) FETs: drain current characteristics show the high current and transconductance attained by a pseudomorphic HFET. The table also includes data for a lattice-matched HFET.



Figure 3. Typical dc characteristics of a  $1.2-\mu m$  gate length HEMT (after Watanabe et al., 1987). Because the transconductance falls off at higher gate voltages, HEMT logic families need to limit voltage swings to about 0.7 V.

pursuing pseudomorphic HFETs (although not under the DARPA program) and has "seen results comparable to any of the 'hero' papers," a light-hearted reference to recent communications in *Electron Device Letters*, which typically report about a 50 percent higher carrier velocity in pseudomorphic GaInAs compared to GaAs. PHFET results have been reported by many groups, including General Electric, Texas Instruments, Matsushita, Cornell University, Massachusetts Institute of Technology, and the Universities of Illinois, Michigan, and Minnesota.

The question of performance compari-

son among PHFET, HFET, and conventional MESFET technologies is a sticky one, thanks to the usual practice of omitting from published accounts some of the details necessary to completely characterize a given technology. However, until last month when its doors were shut due to financial problems, Gain Electronics Corp. of Somerville, N.J., was selling MBE material for HFETs, and according to Rudi Hendel, vice president of Process Development, the company had done comparison studies at the device level on all three technologies.

The GaInAs material involved here has a 15 percent lattice mismatch with GaAs, which can be tolerated for channel thicknesses up to 10-20 nm. Gain's standard HFET AlGaAs/GaAs technology gives 250 mS/mm transconductance for a 1-µm device, while a comparable pseudomorphic device has 450 mS/mm. In Figure 2, the comparison data for PHFET, HFET, and MESFET devices clearly show the significant advantage in current drive obtained with PHFETs, thanks to the higher transconductance. This comparison is not entirely fair, in that the experimental devices do not have the same threshold voltage as the production MESFET; however, the discrepancy handicaps the HFET devices so that the advantages are presumably even greater than what's shown.

Gain also put target PHFET device parameters into a SPICE simulation to compare the performance of gate array macros like flip-flops and found the improvement to be at a factor of two. Hendel summed up the advantages this way: "You can either keep the device area the same and use the increased current to drive the interconnect capacitance faster or you can shrink the transistor and get the same speed [as MESFETS] with a smaller die size and smaller capacitances."

Although increased drive current may be an HFETs most important advantage when it comes to contemplating LSI circuit applications, it is not the only improvement over MESFETS. For a given gate length, you get a cutoff frequency that's about two times higher with HFETs than it is with MESFETS (Abe et al., 1987), as well as what appears to be an inherently lower noise figure. Both of these pluses are important for analog applications.

In fact, at Triquint Semiconductor (Beaverton, Ore.), a prominent supplier of GaAs MESFET technology, HFETs are viewed as a much less certain step in the digital realm than in microwave applications. Rich Koyama, director of Triquint's manufacturing, says that "ion-implanted MESFETs, properly designed, are almost the equal of HFETs in transconductance.' On the other hand, he notes that even today, 0.25-µm HFETs are practically the norm in microwave applications. While it may be true that MESFETs can almost keep up with HFETs in transconductance, data from Fujitsu clearly show that MESFETS suffer major short-channel effects (threshold voltage shifts) at gate lengths below 1 µm, while HEMTs are pleasantly wellbehaved (Notomi et al., 1987).

#### HFETs IN CIRCUIT DESIGN

From the circuit designer's perspective, HFETs have so much in common with MESFETs that digital circuit designs developed for GaAs MESFETs can be ported virtually unchanged. HFET ICs have used, for example, direct-coupled FET logic (Fujitsu) and capacitively enhanced logic (Hughes). What circuit designers would really like, however, is not a power-inefficient depletion-load circuit family, but a complementary device technology like CMOS. Researchers at IBM are in fact developing complementary HFETs, which would create the circuits of choice for data processing applications, provided the pchannel device parameters can be improved.

As is the case with MESFETS, HFET logic swings are limited because the gate contact is a Schottky barrier that will conduct excessively if the forward bias is too large.

## **PERFORMANCE**

## **16-bit MICROPROCESSOR**

RRRRRRR

#### 16-bit Performance Boost for 6502 Designs

**Upgrade with Ease.** With the 16-bit G65SC816 you can design embedded control using what you already know. It is fully software compatible with a performance boost of 16 megabyte addressing, 24 addressing modes, 91 instructions and 255 op codes. All built on a familiar base–easy to use without compromising functionality.

**Flexibility.** Both G65SCO2 and G65SC816 code can be run by switching from Emulation mode to Native mode through software control. Coprocessors supported through both software and signal pins.

**Performance.** High performance CMOS for low power consumption, high noise immunity and high speeds.

**Compatibility.** The world's most popular 8-bit microprocessor family of peripherals is completely compatible and available for immediate delivery. And, if pin-for-pin and software compatibility are key, the G65SC802, with internal 16-bit architecture, is ready for plug-in upgrading.

**Performance Products From a Performance Company.** We're solid and fully resourced, including microprocessor families, telecom devices and thin film resistor networks. We offer services in wafer fabrication, ASIC design and packaging technologies. You're invited to see our performance first hand.

Call Steve McGrady, Marketing Manager at (602) 921-6526.

California Micro Devices Corp. Microcircuits Division 2000 West 14th Street • Tempe, AZ 85281 (602) 921-6000 • FAX (602) 921-6298 • TLX 187202

©Copyright California Micro Devices Corp. 1988 1900-8011

**CIRCLE NUMBER 26** 

## The time and space saving Signetics PLHS501.

Our instant gate array blows away your development bottleneck.

No ifs, AND/ORs or buts!

## Call (800) 227-1817, ext. 9781

© Copyright 1988 North American Philips Corporation. PAL is a trademark of Advanced Micro Devices/Monolist :

# Breakthrough

Programmable Macro Logic. An architectural innovation that breaks through the barrier of AND/OR design constraints. This unique single NAND array architecture simplifies design and eliminates constraints by delivering total utilization of on-chip resources. Each NAND gate connects with any other NAND gate—there are no interconnect restrictions.

#### A programmable "instant gate array" with no "gate-arisk." The high-



speed ( $t_{PD} = 22ns$ ) PLHS501 Programmable Random Logic unit is the first of our powerful new family of Programmable Macro Logic (PML) devices.

It blows away your gate array development time. And with it your NRE, inventory problems and quality concerns. It's programmable or reprogrammable within hours—not weeks. And delivered on schedule, fully tested. **Single-chip space saver.** The PLHS501 provides 1300 effective gates—a complete solution in a single 52-pin PLCC package.

**Software that simplifies.** All Signetics PML devices are supported by our powerful AMAZE software that makes complex designs easy by simplifying logic entry, simulation and device programming.

Third generation single NAND array architecture with NAND foldback paths. The direct internal foldback supports multiple levels of logic without wasting I/O resources or suffering routing channel congestion. We've got the guts! That's right, we have those essential PLD devices you need to

improve total system performance. PAL\*-types, PLAs, Logic Sequencers and our new PML products such as the PLHS501, that simplify complex design problems via innovative architecture supported by powerful software.

**Break your bottleneck!** Call Signetics at (800) 227-1817, ext. 978I, for a PLHS501 Development Kit, including a free sample.



a division of North American Philips Corporation





the dopant atoms transfers to the "notch" just right of the heterojunction. Below, sectional view of an HFET shows how the gate metal may be used to self-align the source/drain implant; the alternative is to alloy the source/drain contacts.

### How do you justify going with the runner-up in PCB layout?

OCTOBER

#### You don't. Especially when Mentor Graphics' Board Station<sup>®</sup> takes the lead by winning 15 out of 15 recent benchmarks.

One meeting from now, you're going to commit to a new PCB CAD system. Not an easy decision. You need speed, reliability and a guaranteed growth path, all in a single product.

So where to turn? Simple. To the sales and performance leader in PCB layout, Mentor Graphics.

More CAD managers are purchasing Board Station than any other PCB layout system. And with good reason. Board Station's technical performance is second to none. Good enough, in fact, to recently win 15 benchmarks in a row against the former industry leaders!

### Unequaled PCB design productivity.

How did we achieve a position of leadership in PCB design automation? By reacting promptly to the critical issues facing CAD departments everywhere.

Based on total PCB design turnaround.

Like the need to mix interactive and automatic operation in a way that boosts quality without sacrificing speed. And the demand for rule-based layout tools which produce correct designs in a single iteration. And the importance of a neutral ASCII database that readily adapts to heterogeneous computing environments. And the added flexibility achieved through macro

programming.

#### A universal solution.

Besides unmatched performance in PCB CAD, Board Station participates directly in the entire Mentor Graphics Electronic Design Automation (EDA) environment. Which means you can refer to on-screen schematics during layout, or back-annotate net lengths to design files, or export layouts to mechanical packaging, or track ECOs through system-wide documentation tools.

#### To be continued.

It's all part of a vision unique to Mentor Graphics, the leader in electronic design automation. Let us show you where this vision can take you.

Call us toll-free for an overview brochure and the number of your nearest sales office.

> 1-800-547-7390 (in Oregon call 284-7357).

ourideas. Our experience.

Asia Pacific Headquarters, Tokyo, Japan: Phone: 81-3-505-4800, Telex: 2427612 Middle East, Far East, Asia, South America, Mentor Graphics, International Department, Beaverton, Oregon, U.S.A.: Phone: 503-626-7000, Telex: 160577 Mentor Graphics Corporation, European Headquarters, Velizy, France: Phone: 33-1-39-46-9604, Telex: 696805 Mentor Graphics Corporation, North American Headquarters, Beaverton, Oregon: Phone: 503-626-7000, Telex: 160577. HFETs have another related limitation, which is illustrated in Figure 3.

Above about 0.5 V, the HFETs high transconductance starts to roll off. Therefore, to maintain high performance, logic swings need to remain around 0.7 V or lower. That, according to Fujitsu, is the reason to prefer direct-coupled FET logic, whose logic swing nicely matches that requirement. Figure 4 shows the DCFL circuit technique, along with the buffered FET logic (BFL) and capacitively enhanced logic (CEL) circuit techniques—the other two most common circuit families. DCFL has the drawback that the device parameters must be tightly controlled. Fujitsu also builds two different versions of DCFL, with different depletion thresholds for operation at room temperature and at 77 K. For low temperature operation, the depletion threshold is more

#### Inside High-Mobility Devices

Heterostructure FET evolution began with the high electron mobility transistor (HEMT, SDHT, MOD-FET), a field-effect device in which the carrier density in a semiconducting channel is changed by the voltage on a metal gate. The more electrons, the more conductive is the channel. So far, that's precisely the same principle as a MOSFET or conventional MESFET. Since the voltage cannot be increased substantially, the number of electrons in a conducting channel has a practical maximum. However, the conductance can also be increased if the electrons move faster, hence the HEMT. How fast they go, roughly speaking, depends on how often they scatter and lose energy.

In a perfect infinite crystal at absolute zero, an electron will never scatter—it is infinitely mobile. In a real finite crystal at non-zero temperature, an electron can scatter from crystal structure defects, from the lattice vibrations excited thermally, and from impurities in the crystal. Even at room temperature, impurity scattering is important, and as the temperature is reduced, it is a major limitation unless exceptionally pure material is used. As it happens, we can make material that pure, but without intentional doping, there won't be enough electrons around even to measure their mobility, much less make a useful device.

The HEMT is made possible by two maneuvers: The dopant atoms are removed to a nearby layer, leaving the gallium arsenide channel region pure (see Figure A on page 98). Just as important as this "modulation doping," however, the nearby doped layer must have less affinity for electrons. The alloy aluminum gallium arsenide typically is used for the low-affinity layer.

AlGaAs is a useful material because its lattice constant matches that of GaAs and its bandgap changes with the fraction of Al in the alloy. The conduction bands of GaAs and AlGaAs line up such that electrons see about a 0.3-eV barrier between the two materials in a typical device (the heterojunction effect). Under these conditions, the electrons contributed by dopants in the AlGaAs transfer to the GaAs channel region. Since they are then separated from the dopant ions, the electrons' scattering is much reduced. A typical HEMT channel exhibits electron mobility at room temperature 5-10 times higher than that of doped GaAs.

#### ■ SATURATION VELOCITY IS THE KEY

Unfortunately, that high mobility is found at low electric fields only. At higher fields, the mobility quickly heads toward zero: Once "velocity saturation" is reached, pumping more energy to the electrons just increases their scattering, transferring the energy to the crystal lattice instead of into electron motion. This phenomenon is illustrated in Figure B,



Figure B. Electron velocity as a function of electric field. Indium gallium arsenide alloys have significantly higher carrier velocities than gallium arsenide for moderate fields, leading to improved device transconductance.

which plots electron velocity versus applied electric field for two materials. In transistor applications, several volts may be applied across a channel of a micron or less, putting us well into the high-field regime. Thus, the more important parameter for devices is the saturation velocity, not the low-field mobility.

Realizing this distinction, researchers have considered indium arsenide, which exhibits a saturation velocity 4-5 times greater than that of GaAs. Prospects for an InAs transistor technology are unclear, because the material is not well developed and semi-insulating substrates are not available. However, indium phosphide is available as a semiinsulating substrate and, with just the right compositions, the alloys GaInAs and AlInAs lattice-match InP. So a heterostructure FET can be migrated from the AlGaAs/GaAs system to the AlInAs/GaInAs system. The saturation velocity of GaInAs improves over that of GaAs, but not surprisingly, it's not as good as for pure InAs.

In order to get around the composition constraint imposed by the need to match lattice constants (and thereby try to improve performance), an approach gaining favor is to grow "pseudomorphic" alloy layers. The name arises from the fact that the epitaxial layer starts growing by adopting the crystal structure of the host (the fake morphology), rather than its own. Only after a certain thickness of material is built up will the internal stress generate defects in the material as it tries to adopt its preferred structure. Pseudomorphic GaInAs and AlInAs layers can be grown on InP or GaAs substrates.



### LOGIC SYNTHESIS GIVES YOU MORE DESIGN CHOICES.

FutureNet® FutureDesigner™ gives you more choices than any other design entry software choices in how you enter your design, in target technologies, and in design output. And only Future-Designer uses logic synthesis to automatically turn your input choices into your output choices, optimizing and streamlining your design for the technology you select.

#### **CHOOSE THE DESIGN ENTRY METHOD.**

Only FutureDesigner lets you describe your design in the easiest, fastest, most natural way. You can enter some functions structurally, using DASH schematics. Others can be described behaviorally with any combination of truth tables, state diagrams, or high-level logic equations. Interactive verification and design rule checking help you catch errors up front, as you design.

CHOOSE THE TARGET TECHNOLOGY.

FutureDesigner is technology inde-



*Choose the platform:* FutureDesigner runs on 80386 and 80286 machines, IBM<sup>®</sup> personal computers, and the Sun-3 Series.

pendent. After you've described your design, you can choose any mix of TTLs, PLDs, LCAs, gate arrays, or other ASIC devices for implementation. It's also easy to migrate designs from one technology to another—for example, from TTL to PLD, PLD to LCA, or PLD to gate array.

**CHOOSE THE OUTPUT FORMAT.** With more than 100 DASH-Partners pro-viding a broad range of comple-

mentary products and services, Future-Designer's industry-standard format is accepted virtually everywhere. When you design with FutureDesigner, you'll have more choices in technologies, CAE systems, foundries, and service bureaus.

#### CHOOSE FUTUREDESIGNER WITH LOGIC

**SYNTHESIS.** With its unique logic synthesis capabilities, FutureDesigner reduces and factors your design, eliminating redundancy and improving efficiency. It optimizes for the particular technology you've selected, making the necessary speed/size trade-offs. Then it generates the schematics, net lists, or JEDEC files for programming PLDs. Automatically.

Call us today for more information. Find out why FutureDesigner is the design entry software of choice.

> 1-800-247-5700 Ext. 143

Data I/O Corporation 10525 Willows Road N.E., P.O. Box 97046, Redmond, WA 98073-9746, U.S.A. (206) 867-6899/Telex 15-2167 Data I/O Canada 6725 Airport Road, Suite 302, Mississauga, Ontario L4V 1V2 (416) 678-0761 Data I/O Europe World Trade Center, Strawinskylaan 633, 1077 XX Amsterdam, The Netherlands + 31 (0)20-6622866/Telex 16616 DATIO NL Data I/O Japan Sumitomoseimei Higashishinbashi Bldg., 8F, 2-1-7, Higashi-Shinbashi, Minato-ku, Tokyo 105, Japan (03) 432-6991/Telex 2522865 DATAIO J

**CIRCLE NUMBER 27** 





Figure 4. Comparison of FET logic families. The asynchronous latch pictured at left would require the load connections shown in the trio of insets, right. (Pull down connections for BFL and CEL are omitted in this drawing.)

negative to take advantage of the increased "drivability" of the gate. In the roomtemperature version, the thresholds are at 0.22 v (enhancement) and -0.55 v (depletion) with a 0.2-v noise margin and 1.6-v supply voltage. Standard deviations in the thresholds across a wafer are reportedly 17 and 59 mV or 7.7 and 10.7 percent for enhancement and depletion devices, respectively (Kajii et al., 1988). A basic DCFL inverter dissipates 1 mW and drives a "standard" load (fan-out of 3 plus wiring) in 110 ps.

BFL can drive high fan-outs faster, but it also consumes more power, as is clear from the circuit drawings in Figure 4. According to the work done at Hughes, where CEL is preferred, the back-biased diode used as a coupling capacitor passes the fast switching currents. Since the current in the level-shifting diodes then does not set the gate speed, that current can be reduced for a power consumption advantage. In 25-GHz divide-by-two circuits built at Hughes, CEL dissipates 64 mW versus 450 mW for BFL (Jensen et al., 1988).

Ultimately, a very-low-power complementary HFET technology may be feasible, based on work underway at IBM's Watson Research Center. Richard A. Kiehl and his colleagues are combining n- and pchannel HFETs by stacking up the necessary epitaxial layers for both devices and etching away one set where the other type is needed (Kiehl et al., 1987). P-channel FETs in gallium arsenide are usually poor performers, because holes are some 20 times less mobile than electrons (5 times less mobile at 77 K). However, based on measurements of 1.5-µm devices, this group projects that they will be able to achieve room-temperature transconductances of 55 mS/mm in 0.7-µm p-channel HFETs, which compares well with 280 mS/mm for the n-channel partner. Kiehl is aiming for a CHFET technology that would offer 160-ps gate delays, and thanks to low-power complementary circuits, a power-delay product about 10 times better than all n-channel HFET technology.

#### ■ TEST DRIVING THE TECHNOLOGY

A useful overall figure of merit for LSI technologies, the power-delay product for HFETs looks good indeed. Fujitsu's 0.5- $\mu$ m HEMT technology sits right around 0.1 pJ (room temperature), based on measured gate delays of 35 ps at power dissipations of 3 mW in 5.5-GHz frequency dividers. Micron for micron, GaAs MESFET technologies are three to ten times worse (slower and higher power).

Most of the significant HFET demonstration vehicles that have been discussed publicly come from Fujitsu, including a 4,096-gate array and 4K static RAM. At AT&T Bell Laboratories, the DARPA pilot line program involves a sequence of demonstration chips of increasing complexity, which so far has resulted in a  $6 \times 6$  multiplier, 16:1 multiplexer, shift registers, and in all, some eight low-integrationlevel test vehicles. According to Wemple, the next round is underway, with 3-5K gate chips in design. Depending on your level of optimism, AT&T could be viewed as two to three years behind Fujitsu, which submitted results on its 4K gate array (a  $16 \times 16$ -bit multiply in 5 ns) more than a year ago.

At the 1988 International Solid State Circuits Conference, Watanabe et al. from Fujitsu described a  $4 \times 9$ -bit data register geared for high data rates and low clock skew among the outputs. At about 1,100 gates, this chip is not pushing the limits of integration, but instead it's pushing the problems of high fan-out and delay variation that must be confronted in making practical circuits. The logic path from clock input to data output operated at 490 ps (an estimated 43 ps per gate), allowing the chip to run at clock rates over 1 GHz. No measurements of clock skew were published.

#### ■ THE PERSISTENT DOUBTS

Are HFETs ready for real applications? The demonstration vehicles described show a capable and valuable technology, but every technology has its bugaboos and critical steps. The two critical ingredients of HFETs are high-quality MBE material and the selective dry etching of GaAs (stopping on AlGaAs). Both those elements have been demonstrated by many groups and in fact have become commercially viable via discrete devices for microwave applications. Still, there are subtle material problems that some think make HFETs a poor choice for LSI.

The AlGaAs alloy usually shows characteristic charge-trapping sites—cryptically called DX centers—that have been implicated in bad behavior of HFETs—collapse of the current-voltage characteristic and a persistent photoconductivity. Those kinds of problems lead George Heilmeier, senior vice president and chief technical officer of Texas Instruments, to say outright, "I don't see HEMTs being a big factor in the

# Great things happen when System HILO<sup>™</sup> is your simulation choice... *design and test efficiency soar!*

VIAZZELETUCH

GenRad has solved the common dilemmas of design and test groups...which simulation system to buy for IC design?...which for PCB design?...can the test group use it?...does it all work together?

Now, for the first time, your design and test people can work with a common, integrated simulation tool set, regardless of whether they're working on design verification or test development for integrated circuits or printed circuit boards.

With GenRad's System HILO, design verification and test development for both chips and boards can take place at the same time. And this means optimum working efficiency between your design and test people. The result is tremendous savings in time and money, as well as better designs and more comprehensive test programs.

The key to System HILO is a new, modular architecture. It lets your design and test people solve a broad range of chip and board problems that cannot be addressed with any single tool. It enables design to proceed in parallel with test development. Utilizing System HILO's Test Waveform Language, the test engineer can use the same simulation data as the designer. The test program can then be downloaded

and run without translation on GenRad's 275X board test systems. The result is faster, more comprehensive program development with maximum diagnostic effectiveness.

There are many more great aspects about this new simulation system from GenRad. Find out more by calling 1-800-4-GENRAD.



The difference in software is the difference in test  $^{\text{TM}}$ 

**CIRCLE NUMBER 23** 

LESTER



Figure 5. Process cross-sections comparing Fujitsu HFET (left) and Rockwell HBT (right). The HFET process requires selective etching to put the enhancement and depletion gates at the right depth (the alloyed ohmic contacts to source and drain are not shown). HBTs need a heavily p-type base and more layers than HFETs.

digital III-V regime." TI instead is emphasizing heterojunction bipolar transistors, which, as Heilmeier is quick to point out, offer higher power levels, lots of gain, and the ability to do analog/digital conversion as well.

HBT technology, like HFET technology, requires mastery of MBE growth (Figure 5). While it does not depend so critically on a selective etch, it has its own unique problem: Making a good HBT requires very high base doping, which may lead to segregation of the dopant and defect-ridden interfaces.

Rockwell International has perhaps pushed the hardest on HBT development, with notable success (Chang et al., 1987). In the words of Peter M. Asbeck, a researcher at the company's Science Center (Thousand Oaks, Calif.), "we have made HBT frequency dividers that operate up to 26.6 GHz, the limit of our test equipment. We believe these are the fastest frequency dividers in any semiconductor technology. For small-scale integration of ultra-high-speed circuitry, HBTs are unequaled. Rockwell is aggressively pursuing HBTs for larger digital circuits and A/D converters."

There is hardly a major electronics company without a stake in heterostructures, whether HFETs or HBTs. If Fujitsu and AT&T are proven correct on the manufacturability issue, HFETs may end up being a more practical technology than GaAs MES-FETs, regardless of performance. With the performance edge already demonstrated, the ongoing research on pseudomorphic structures, and the hard logic of high-end system design, HFETs appear destined for an elite role in the highest clock-rate processors.

#### REFERENCES

- ABE, M., T. MIMURA, S. NOTOMI, K. ODANI, K. KONDO, and M. KOBAYA-SHI. July/August 1987. "Ultrahigh Speed High Electron Mobility Transistor Large Scale Integration Technology," Journal of Vacuum Science and Technology A.
- CHANG, M.-C., P.M. ASBECK, K.C. WANG, G.J. SULLIVAN, N.-H. SHENG, J.A. HIGGINS, and D.L. MILLER. July 1987. *IEEE Electron Device Letters*.
- JENSEN, J.F., U.K. MISHRA, A.S. BROWN, R.S. BEAUBIEN, M.A. THOMPSON, and L.M. JELLOIAN. 1988. "25 GHz Static Frequency Dividers in AlInAs/GaInAs HEMT Technology," International Solid State Circuits Conference, San Francisco, Calif.
- KAJII, K., Y. WATANABE, M. SUZUKI, I. HANYU, M. KOSUGI, K. ODANI, T. MIMURA, and M. ABE. April 1988. "A

40-ps High Electron Mobility Transistor 4.1K Gate Array," IEEE Journal of Solid State Circuits.

- KIEHL, R.A., D.J. FRANK, S.L.
  WRIGHT, and J.H. MAGERLEIN. 1987.
  "Device Physics of Quantum Well Heterostructure MI<sup>3</sup>SFETs," International Electron Devices Meeting, Washington, D.C.
- MISHRA, U.K., A.S. BROWN, and S.E. ROSENBAUM. 1988. "DC and RF Performance of 0.1-µm Gate Length AlInAs-GaInAs Pseudomorphic HEMTs," to be presented at the International Electron Devices Meeting, San Francisco, Calif.
- NOTOMI, S., Y. AWANO, M. KOSUGI, T. NAGATA, K. KOSEMURA, M. ONO, N. KOBAYASHI, H. ISHIWARI, K. ODANI, T. MIMURA, and M. ABE. 1987. "A High Speed 1K × 4 Bit Static RAM Using 0.5-µm Gate HEMT," Gallium Arsenide Integrated Circuits Symposium, Portland, Ore.
- WATANABE, Y., S. SAITO, N. KOBAYA-SHI, M. SUZUKI, T. YOKOYAMA, E. MITANI, K. ODANI, T. MIMURA, and M. ABE. 1988. "A HEMT LSI for a Multibit Data Register," International Solid State Circuits Conference, San Francisco, Calif.
- WATANABE, Y., K. KAJII, Y. ASADA, K. ODANI, T. MIMURA, and M. ABE. June 1987. *IEEE Transactions on Electron Devices*.

R O D U C T S H O W C A S E

The Rapid Prototype Machine implements ASIC designs in PGAs

### ASIC Emulation Debugs ASICs And Their Systems

A S we all know, 95 percent of ASIC designs satisfy prototype test but 50 percent of them bomb when placed in their target system. Some suggest systemlevel simulation to shake out the ASIC design. This approach, unfortunately requires an enormous number of component models and CPU cycles to succeed.

Another solution is programmable gate arrays, but you could be stuck with one of a handful of potential suppliers. In addition, programmable products trail mask-programmed devices in speed and density.

Quickturn Systems, now led by Phil Kaufman, the ex-chief of Silicon Compiler Systems, has unleashed the potential of programmable gate arrays as a development vehicle for mask-programmed gate arrays. This startup's Rapid Prototype Machine (RPM) implements an ASIC design's gates in programmable gate arrays. A stimulus generator and logic analyzer can then exercise the design. Finally, an "in-circuit" interface allows the RPM to emulate the ASIC's function in its target system, acting as an ICE system for ASICs.

The ASIC design must first be processed on a Sun Microsystems' workstation, which can be embedded in the RPM. A fully-configured RPM can accommodate a 100,000-gate design containing one or more ASICs. The design's schematic netlist can be expressed in EDIF 2.0 or in the proprietary format of the following ASIC vendors: LSI Logic Corp., Fujistu Ltd., Daisy Systems Corp. and Mentor Graphics Corp. (an interface to Valid Logic Systems Inc. is due early in 1989). At present the design can use gate-array library components from LSI Logic's LCA10000 family and Fujistu's UH family.

In processing the design, workstationbased RPM software parses and expands the netlist, translates the library elements into elements in the Xilinx PGAs, partitions



Figure 1. Quickturn System's RPM programs ASIC designs into its emulation boards. Users can then simulate the design, through the use of the RPM's stimulus generator and logic analyzer, and emulate the ASIC's function in its target system through an in-circuit interface.

the design between PGAs, places and routes the designs in the PGAs and programs the devices. This overnight process, takes about 12 to 14 hours for a large design (20,000 gates, for example). Once the design is loaded, however, incremental design changes can be incorporated through incremental compiling.

After the design is loaded in, patterns can be run into it from the pattern generator. It is operated similar to a hardwareaccelerated simulator, with gate functions implemented in hardware rather than software. Unlike a hardware accelerator, the entire design, rather than a few gate functions, exists in hardware. In this way, the ASIC design can execute millions of clock cycles each second.

To support the enormous number of vectors required for such simulation, the stimulus generator can accept simulation patterns in Daisy, Mentor and Valid formats, as well as a generic ASCII format. The RPM is most effective when it emulates an ASIC in a target system. It provides that capability, in a manner similar to an in-circuit emulation (ICE) system. The the system plugs into the target system, operates similarly to the ASIC device and provides debugging capabilities. Running in emulation mode, all stimulus comes from the board so the logic analyzer can use all 128 channels.

The RPM chassis holds from one to four emulation modules. Each module contains enough Xilinx LCA programmable gate arrays to implement 25,000 gates of ASIC design. RPM connects to a workstation through a SCSI port.

The base system, with one module, is priced at \$125,000. Shipments will start in the first quarter of 1989.

Quickturn Systems Inc. Mountain View, Calif. (415) 967-3300




#### FOR DESIGNERS OF HIGH PERFORMANCE SYSTEMS



## **INNOVATION.**

Intel. Probably the most innovative force in microcomputer technology. And definitely the most innovative move you could make for your career. We have immediate openings for:

#### **Project Leader/Modeling Engineers**

Requires component model development with VHDL a plus. Have knowledge of industry standard workstations. MSEE/CS.

#### ASIC Design Center Manager

Requires 5 plus years experience in ASIC business. Will supervise 3 Design Engineers. BS/MS EE/CS.

#### **CAD/CAE Managers**

Requires 8 years experience in CAE industry with at least 4 years in a supervisory capacity. MS/CS.

#### **CAD Applications Engineer**

Requires VLSI design, logic design and automated physical design. BS/MS EE/CS.

#### **Product Marketing Engineers**

(Full Custom Product in Santa Clara, CA) (ASIC Products in Phoenix, AZ)

Requires marketing expertise in all economic cycles. Hands on experience with designing components is ideal. Strong negotiation skills and the ability to work with sales and manufacturing is required. BSEE required.

#### **Compiler Code Generation Software Engineers**

Requires broad background in computer systems architecture and compiler/language. MS CS.

If you don't have a resume, please call Rebecca at (408) 765-1546.

Please send your resume to: Intel Corporation, P.O. Box 58119, Dept. S116, Santa Clara, CA 95052. An EEO employer, actively seeking m/f/v/h candidates.

#### **CAREER OPPORTUNITIES**

#### MARKETPLACE

## Bipolar mask layout

Custom, standard, reverse engineering

S.E.C., Inc. (602) 966-5695

2101 E. Broadway Ste. 36 Tempe, AZ 85282

#### **Racal-Milgo**<sup>®</sup>

#### Section Leader, ASIC Design

Racal-Milgo is an international supplier of digital, analog and fiber optic data communications equipment, including network management systems, data encryption devices, modems and multiplexers. We currently seek an experienced professional to supervise the planning and implementation of ASIC designs for data communications systems.

To qualify for this challenging opportunity, you must possess a BSEE with at least 8 years of experience in Gate Array and/or Standard Cell related design technologies. Familiarity with CMOS technologies is required.

Our comprehensive compensation-benefits package includes medical/dental/life insurance, 3 weeks of paid vacation your first year, 401K savings plan and 100% paid tuition. Send your resume and recent salary history in confidence to: Keith Terrell, Sr. Employment Representative; **Racal-Milgo, Inc.;** P.O. Box 407044 (18015); Ft. Lauderdale, FL 33340-7044.

An EEO/Affirmative Action Employer



### CAD SOFTWARE PROFESSIONALS

Ready to experience the challenge of a start-up operation, while enjoying the resources of a \$7 billion industry leader? Then consider Motorola Semiconductor Products Sector in Phoenix. As a major force in microelectronic technology, we have immediate openings available on our CAD Software team.

#### Product Manager

With a CS/EE degree and 5+ years experience, you'll possess strong program management skills and an intuitive sense of the industry's direction. Must also have demonstrated ability to take a fully-integrated CAD system for silicon design from concept through entire product life cycle.

#### Marketing Manager

Responsible for the total marketing function. you'll direct applications engineering, merchandising, product positioning and tactical support. Must be able to articulate detailed CAD product strategies, while cultivating customers and guiding new product development. Successful major account experience needed.

#### Engineering Manager

Will provide leadership to a source level support group for a complete line of workstation-based CAD products on VAX, Sun and Apollo. Seek an individual with aggressive technical management skills and 3-5 years related experience, to include a solid background in software test and QA methodologies. CS or EE degree also required.

#### **Applications Engineers**

Ideal for those seeking to master the industry's hottest CAD tools, these positions involve assisting customers in designing high performance ECL, BIMOS and CMOS system level ASIC architectures. Prefer CS or EE degree, with 2-3 years of logic design work using engineering workstation-based tools.

Based in the beautiful Southwestern city of Phoenix, these opportunities include competitive salary and outstanding benefits. For immediate consideration, send resume and salary history to: **Carl Carrillo, Dept. SPS-252, Motorola SPS, 725 S. Madison, Tempe, AZ 85281.** Equal Opportunity/Affirmative Action Employer.

#### A) MOTOROLA

Semiconductor Products Sector

## Breakthrough ...

Join ACTEL's innovative team developing breakthrough ASIC products based on an exciting new antifuse programming technology. ACTEL has developed the industry's first user-configurable channeled gate array. This promises to revolutionize ASIC use by reducing time-to-market and lowering the start-up costs of ASICs.

We are looking for professionals with exceptional talents and abilities. The following opportunities are available.

**CIRCUIT DESIGN ENGINEERS**–You will be involved in new logic product design and development. Positions available require a BS/MS in EE or CS or equivalent and 2-7 years' experience. You should also have broad knowledge of CMOS circuit design, (particularly electrically programmable circuits), chip architecture, layout and CAD tools.

**SYSTEMS LOGIC DESIGNER**–You will be responsible for hardware system design for the product programming hardware. Requires a BS/MS in EE or equivalent and 5-7 years' experience in logic, systems, microprocessor and/or PC board design. Should also have a familiarity with microprocessor software development.

#### CAE SYSTEMS PRODUCT MANAGER-

You will be responsible for production, cost reduction, quality, engineering support and new product release of CAE software, system hardware and documentation. Requires a BS in EE or CS and a combination of at least 10 years in programming hardware design, and software and hardware manufacturing.

**SOFTWARE ENGINEERS**–Positions available for individuals with experience in Design Automation system software development including simulation, test generation, physical design and system configuration on various CAE workstation platforms. Requires a BS/MS in CS or equivalent and 2-7 years' experience.

ACTEL offers a competitive compensation and benefits package that includes stock options. Interested candidates should forward résumes to Human Resources, ACTEL Corporation, 955 E. Arques Avenue, Sunnyvale, CA 94086. EOE M/F.



# Digital has it now.

#### Make Your Move To Digital

Advanced development ... submicron architectures ... CPU architecture ... CAD tool development ... aggressive IC design ... these are just some of the technologies emerging at Digital's Semiconductor Engineering Group in Hudson, Massachusetts — just 45 minutes outside of Boston. All of which makes Digital a rewarding place for your career.

If you're a Semiconductor Engineer with at least 3 years' experience, we invite you to learn about opportunities with a high degree of engineering control you can enjoy in a stable environment not controlled by the commercial marketplace.

#### Semiconductor Engineering

Apply your skills to VLSI design using emerging semiconductor processes, design tools and packaging technologies. Build advanced CMOS microprocessors for multiprocessor configurations.

Develop advanced CPU and peripheral megacells for use in VAX\*based systems on a chip, working with advanced processes and CAD tools to define design methods and deliver subsystem building blocks for final silicon system products.

#### PRINCIPAL SOFTWARE ENGINEER

Design, prototype and implement Advanced VLSI CAD tools for CMOS full custom and standard cell designs. Responsibilities include planning, development and support of high performance software. This person will be primarily a technical contributor, involved with the work of requirements gathering, specification, algorithm development, implementation and support of tools for data access and sharing, file and data management, and common user facilities. Requires MSCS or MSEE plus 4 years' experience (or BS plus 6 years' experience). Extensive experience in the VLSI CAD or CAD operating systems area and demonstrated ability to work independently as well as on a small team is also necessary.

#### PRINCIPAL VLSI CMOS DESIGN

Technically lead an Advanced VLSI CMOS chip or megacell engineering team from specification to release into production. Ideally you should have at least 4 years in digital VLSI CMOS integrated circuit design. You should be expert in many of the following areas: computer system design, chip specification, micro-architecture definition and behavior modeling, circuit design and verification, layout planning, test vector development and transferring a design into manufacturing.

#### VERIFICATION ENGINEER

Work with design team to verify complex, next-generation, full-custom VLSI chip sets, modules and systems. Plan and create verification tests, and develop tools, methods and techniques to improve the efficiency and quality of the verification process. Develop testability features and evaluate the quality of tests. Requires BSEE or BSCE with 1-3 years' experience in logic design, verification, test/diagnostics, and familiarity with CPU macro- and micro-architectures, design-for-testability concepts and fundamental software programming.

#### SUPERVISOR CAD SOFTWARE

Contribute to Digital's VLSI success through the development and timely delivery of the highest quality VLSI tools. Supervise and direct a team of six CAD Software Engineers developing and maintaining VLSI layout verification tools featuring an interconnect verifier, a wirelist compare utility, and various hierarchical node and parameter extractors. Responsibilities also include understanding and planning future CAD development and coding when necessary. Requires previous VLSI CAD and supervisory experience and an MSCS or MSEE degree.

#### CAD/SIMULATION ENGINEERS

We are looking for experienced Logic Simulator developers to contribute to the further design, implementation, and application of our in-house Logic Simulation systems. Areas of interest include both good and fault simulation development, TEST feature development, behavioral and switch level acceleration techniques in both hardware and software, and general CAD development experience.

Would you like to work with cutting edge semiconductor technology? Then make your move to Digital Equipment Corporation. Send your resume to Gary V. Schipani at Digital Equipment Corporation, Employment Department 1101-8825, 77 Reed Road, HLO2-2/ K12, Hudson, MA 01749-2895.

\*Trademark of Digital Equipment Corporation. We are an affirmative action employer.



#### **ADVERTISERS' INDEX**

| SERVICE<br>NUMBER |                                               | NUMBER          |
|-------------------|-----------------------------------------------|-----------------|
| 30                | AMP                                           |                 |
| 6                 | Applied Micro Circuits Corp.                  |                 |
| 20                | Cad Software                                  |                 |
| 7                 | Cadence                                       |                 |
| 26                | California Micro Devices                      |                 |
|                   | Cypress Semiconductor                         |                 |
|                   | Daisy Systems Corporation                     | 1               |
| 5,14<br>15,27     | 4,Data I/O                                    | 15,55<br>57,101 |
| 10                | Design Workshop                               |                 |
| 4                 | Gazelle Microcircuits                         |                 |
|                   | GE/Solid State                                |                 |
| 23                | GenRad                                        | 103             |
| 16                | Harris Semiconductor                          |                 |
| 17                | LTX Corporation                               | 63,65           |
|                   | Mentor Graphics                               | . 13,79,99      |
| 19                | Meta Software                                 |                 |
| 24                | ОКІ                                           |                 |
| 13                | Plessey Semiconductor                         | 45,47           |
| 3                 | Raytheon                                      | 7               |
| 28                | Samsung Semiconductor                         | CV3             |
| 18                | Saratoga Semiconductor                        |                 |
| 8                 | Seattle Silicon                               | 23              |
| 21                | Sierra Semiconductor                          |                 |
| 33                | Signetics                                     |                 |
| 25                | Silvar-LISCO                                  |                 |
| 2,29              | S-MOS                                         | 5,CV4           |
|                   | Texas Instruments                             | 33-40           |
| 12                | Toshiba                                       |                 |
| 22                | USC/MOSIS                                     | 77              |
| 9                 | Viewlogic                                     | 25              |
| 11                | Zilog                                         |                 |
| This inc          | lex is provided as an additional service. The | publisher does  |

**VLSI** Systems Design PUBLISHER NORM ROSEN (213) 473-9641 NATIONAL SALES MANAGER JOHN C. COX (516) 562-5710 DIRECTOR OF MARKETING JAY McSHERRY (516) 562-5780 NEW YORK WALTER L. OLSON District Mgr. (516) 562-5711 KENNETH D. BEACH District Mgr. (516) 562-5711 DAVID JANOFF District Mgr. (516) 562-5846 EW. ENCL 4ND (612) 264 533 NEW ENGLAND (617) 244-5333 KAREN TALLARIDA, District Mgr DALLAS (214) 661-5673 CLAIRE FLORA, Senior Accounts Mgr. CLAIKE FLORA, Senior Accounts Mgr. CHICAGO (312) 565-2700 MARY SHUTACK, District Mgr. TOM NILSEN, District Mgr. SAN JOSE (408) 322-6191 KATHY MICKELSON, Western Regional Sales Mgr. JULIE TAFEL, District Mgr. TONY UPHOFF, District Mgr. MICHAEL TORCELLINI, District Mgr. UONNO WFULS, Director Mgr. TONY UPHOFF, District Mgr.
MICHAEL TORCELLINI, District Mgr.
JONNO WELLS, District Mgr.
PORTLAND (503) 636-7694
RICHARD CARLISLE, District Mgr.
LOS ANGELES (213) 473-9641
TODD BRIA, District Mgr.
NEWPORT BEACH (714) 851-2022
BILL BARRON, District Mgr.
INTERNATIONAL ADVERTISING
DANIEL H. LEEDS, Vice President (516) 562-5000
STEVE DRACE, Pacific Sales Manager
FEX DRACE, Pacific Sales Manager
FAX 852-5-861-0668
JAPAN, PacificMedia, Inc.
Fax: Tokyo 252-2780
Telephone: 756-4819 Fax: (02) 757-5789
Mr. Owen Wang
TAIWAN, Ace Marketing, Inc.
Telephone: 751-3636 Telex: 78514142
CLASSIFIED ADVERTISING IAIWAN, Ace Marketing, Inc. Telephone: 751-3636 Telex: 78514142 CLASSIFIED ADVERTISING NEW YORK (516) 562-5000 MICHAEL ZERNER, East Coast NEW ENGLAND N.Y. N. Central, District Mgr. SONJA WONG, Advertising Coordinator FELICIA SABATINI, Graphics SAN JOSE (408) 252-6191 LAURIE MUNCE, West Coast District Mgr. DIRECT MARKETING SERVICES PETER CANDITO, Sales Manager ARLENE BROWN, List Sales Representative (516) 562-5000 FAX (516) 365-4829 LYNDIANE HERVEY, Group Mgr. FAY GELLES, Ast Group Mgr. FAY GELLES, Ast Group Mgr. FAY GELLES, Ast Group Mgr. GROULATION & RESEARCH RICHARD MATTUCCI, Circulation Mgr. DANIEL R. CAMPBELL, Electronics Group Res. (516) 562-5882 REPRINTS -5882 REPRINTS KATHI STEBAN (516) 562-5873 CMP ELECTRONICS GROUP KENNETH D. CRON, Vice President/Group Publisher Electronic Buyers' News Electronic Engineering Times VLSI Systems Design

#### **♥BPA**

Copyright © 1988 by CMP Publications, Inc.

CMP PUBLICATIONS, INC. (516) 562-5000 President, MICHAEL S. LEEDS Vice President, DANIEL H. LEEDS Co-Chairpersons, Board of Directors GERARD G. LEEDS, LILO J. LEEDS DISINESS/OPERATIONS Director of Operations, GRACE MONAHAN National Classified Mgr., SANDRA HERMAN Mktg. Srv. Dir., DORIANNE WALTHER-LEE Customer Service Manager, GEORGETTE ROSS Director Manufacturing, STEPHEN J. GRANDE Production Manager, MARIE MYERS Systems Manager, MILDE DONISI Circulation Director, NANCY MERRITT Research Director, MANCY MERRITT Research Director, MANCY MERRITT Research Director, MANCY MERRITT Art Services Supervisor, PAT CARASONE Assistant to the President, NANCY GRABOW

not assume any liability for errors or omissions.

## Design the next EDA standard.

Mentor Graphics Corporation offers you that opportunity. As the international leader in Electronic Design Automation (EDA), Mentor Graphics offers sophisticated tools for every phase of EDA, from design through test and documentation.

These tools will advance EDA standards and offer engineers the systems with which to design the next generation of products. And the environment used to develop and integrate the tools must be even more advanced. It is.

At Mentor Graphics, we're defining a worldclass development environment that covers analog, digital, software and system design. We have opportunities for talented technical professionals to help develop tools using object-oriented methodologies that integrate with our product lines. Our goal is to deliver nothing less than a new standard of EDA productivity to our customers around the globe.

So, if you want to work in a world-class development environment, explore these managerial, senior- and staff-level opportunities with Mentor Graphics:

#### **Product Development** Engineering Managers Technical Leaders

#### Software Development Engineers

- Data Modeling
- User Interface Management Systems
- Design Data Management Systems
- Tool Framework Environment

#### Live where the quality of life is high, and the cost of living is low.

Mentor Graphics is in Beaverton, Oregon, where you'll find affordable housing within easy commuting distance in one of America's best recreation areas.

Along with an environment in and out of work that's the envy of many, Mentor Graphics also offers you excellent compensation and a complete array of benefits, including a comprehensive relocation package.

Find out more — send your resume to: Professional Staffing, Mentor Graphics Corporation, Dept. 2000, 8500 S.W. Creekside Place, Beaverton, Oregon 97005-7191.

We are proud to be an equal opportunity employer committed to affirmative action. We encourage qualified female, handicapped, minority and/or veteran candidates to apply.

Yourideas. Our exp



# We've Given Low-Power Programmable Logic A Feature It's Never Had.

## Introducing Samsung CMOS Programmable Logic

We would never claim that CMOS programmable logic isn't already on the market. Because it is.

But it's never succeeded in becoming a *real* alternative to bipolar PALS<sup>®</sup>—despite the considerable advantages of low power.

High costs and the lack of a strong volume manufacturer have simply kept CMOS programmable logic from being used, in all but a very few designs.

Samsung CPL<sup>™</sup> changes that. We're producing CPL (CMOS programmable logic) in volume. And we're offering it at a price that actually makes it CPL reduces power dissipation 70% compared to bipolar PALs.

Key.



competitive with bipolar PALs. And as a result, CPL is the first *viable* low-power replacement for bipolar PALs.

### Cut your power consumption 70%.

CPL will let you cut your power consumption a full 70%. By directly replacing the bipolar PALs in your existing design.

With no new development tools. And with no redesign.

And that isn't all that CPL will do for you.

It will also give you parts that are more reliable. Because unlike bipolar PALs, our UVerasable CPL devices are repro-

CPL is a trademark of Samsung Semiconductor, Inc. PAL is a registered trademark of Monolithic Memories, Inc. CUPL is a trademark of Personal CAD Systems, Inc.

**Reality**.

grammable. And we use that feature to offer parts that are 100% tested. Every single CPL device we ship has been subjected to programming, AC, and functional testing, and you can design them in with complete confidence.

#### Start prototyping immediately with our CPL starter kit.

Developing new, low-power designs with CPL is easy, and you can do it with existing tools. But we're also offering a lowpriced Starter Kit so *everybody* can get started quickly.

The Starter Kit includes a

software package designed by Personal CAD Systems and based on CUPL. It also includes samples of CPL20 and CPL24 devices, which are supported by the Starter Kit.

Since CPL devices are reprogrammable, this means the Kit provides everything you'll need to prototype and debug new designs.

The Starter Kit also includes CPL20 and CPL24 samples, a CPL data book, a CUPL manual, a Programmable Logic User Guide (PLUG) interactive diskette, and a booklet that leads you step-by-step through programmable logic design. It's priced at just \$220.

Get started cutting power today. Use the coupon below to request free CPL samples, a data book, or CPL Starter Kit information. Or call Samsung CPL Marketing now at (408) 434-5400.

| Send to Sam<br>3725 North H                                   | ung CPL Marketing,<br>irst Street, San Jose, CA 95134-1708 |
|---------------------------------------------------------------|------------------------------------------------------------|
| Please rush n<br>□ Free CPL s<br>□ A CPL date<br>□ Informatio | e:<br>mples<br>book<br>1 on the CPL Starter Kit            |
| Name                                                          |                                                            |
| Title                                                         |                                                            |
| Company                                                       |                                                            |
| Address                                                       |                                                            |
| City                                                          |                                                            |
| State                                                         | Zip                                                        |
| Telephone                                                     |                                                            |



**CIRCLE NUMBER 28** 

## Trust S-MOS. Our ASICs won't leave you out in the woods.

Instead, we'll help you along the path to higher productivity.

Through high-volume, high-yield technology, our manufacturing affiliate Seiko Epson Corp. produces millions of ASIC devices each month.

S-MOS backs up that production with a dependable design program that provides back annotation simulation and fault grades every chip to help your designs succeed.

To keep costs low, there are no CPU simulation charges.

Our full line of ASICs are migratable from gate arrays into standard cells and beyond to our Compiled Cell Custom cell-based designs.

Our ASIC solutions span from 513 to 38,550 gates with technologies down to 1.2 micron (drawn).

To save you time, we can use your existing arrays as future building blocks.

Most ASIC products are available in plastic quad flat packs, pin grid arrays, plastic leaded chip carriers, small outline packages and plastic dual-in-line packages.

#### **CIRCLE NUMBER 29**

So if you're looking for an ASIC program that will get you out of the woods, call us. (408) 922-0200.



S-MOS Systems, Inc. 2460 North First Street San Jose, CA 95131-1002